

# Why Low Power?

- Power↑ → Temperature↑ → Safety↓
- May lead to permanent damage to the chip
- Portable device require low power





### **Outline**

### ✓ Power Dissipation

- Static Power Dissipation
- Dynamic Power Dissipation
- **✓ Low Power Design Introduction**
- ✓ Static Power Reduction
  - Multi-Threshold Voltage
- ✓ Dynamic Power Reduction
  - Multi-Voltage
  - Power Gating
  - RTL and Architecture Design Techniques
  - Clock gating
- ✓ Reference



### **Outline**

### ✓ Power Dissipation

- Static Power Dissipation
- Dynamic Power Dissipation
- **✓ Low Power Design Introduction**
- √ Static Power Reduction
  - Multi-Threshold Voltage
- **✓ Dynamic Power Reduction** 
  - Multi-Voltage
  - Power Gating
  - RTL and Architecture Design Techniques
  - Clock gating
- √ Reference



# **Power Dissipation**

$$\checkmark P_{\text{total}} = P_{\text{static}} + P_{\text{dynamic}}$$

## √ Static power (leakage power)

- P<sub>static</sub> = I<sub>leakage</sub> \* Vdd
  - I<sub>leakage</sub>: leakage current
- Sub-threshold current
- Reverse leakage current
- Gate Leakage current

### ✓ Dynamic power

- $P_{dynamic} = p_t * (P_{sw} + P_{sc})$ 
  - p<sub>t</sub>: Switching Probability of one clock cycle
- Switching power (P<sub>sw</sub>)
  - Charging and discharging parasitic capacitance
- Short circuit power (P<sub>sc</sub>)
  - Direct path between Vdd and GND when switching





## **Static Power Dissipation**

### √ Caused by leakage current

- Sub-threshold current (I<sub>2</sub>)
  - Dominate the leakage current
  - Increase with temperature
- Reverse leakage current (I<sub>1</sub>)
  - Happen when device is reverse biased
  - Increase with temperature
- Gate Leakage current (I<sub>3</sub>)
  - Increase with Vdd



I1-Reverse Bias p-n Junction Leakage

12-Sub Threshold/ Weak Inversion Current

13-Gate Leakage, Tunneling Current through Oxide

14-Gate Current due to hot carrier Injection

Is-Gate Induced Drain Leakage(GIDL)

### √ How to minimize static power?

- Reduce voltage supply (Process dependent)
- In general: the leakage current can't be changed if process and cells are decided

# **Dynamic Power Dissipation**

$$\checkmark P_{\text{dynamic}} = p_t * (P_{\text{sw}} + P_{\text{sc}})$$

- p<sub>t</sub>: Switching Probability
- P<sub>sw</sub>: Switching Power
  - $P_{sw} = C_L * Vdd^2 * f_p$
  - Charge and discharge the loading capacitive
- P<sub>sc</sub>: Short circuit power
  - Both NMOS and PMOS are turned on

### √ How to minimize dynamic power?

- Reduce Vdd (process dependent) □ P<sub>sw</sub> & P<sub>sc</sub>
- Reduce the overlap time of PMOS and NMOS turn-on time, i.e., keep the input signal rise/fall time the same  $\Box$   $P_{sc}$
- Reduce unnecessary switching activities 
   p<sub>i</sub>
  - Gated clock (Turn off unused circuits)
  - Register retiming





## **Outline**

- **✓ Power Dissipation** 
  - Static Power Dissipation
  - Dynamic Power Dissipation
- ✓ Low Power Design Introduction
- √ Static Power Reduction
  - Multi-Threshold Voltage
- **✓ Dynamic Power Reduction** 
  - Multi-Voltage
  - Power Gating
  - RTL and Architecture Design Techniques
  - Clock gating
- √ Reference



# Low Power Design Mehodologies

### ✓ Where to reduce?



REF: H. Mizas, D. Soudris, S. Theoharis, G. Theodoridis, A. Thanailakis, and C.E. Goutis, "Structure of the Low-Power Design Flow," 25/6/1998.

### **Outline**

- **✓** Power Dissipation
  - Static Power Dissipation
  - Dynamic Power Dissipation
- **✓ Low Power Design Introduction**
- ✓ Static Power Reduction
  - Multi-Threshold Voltage
- **✓ Dynamic Power Reduction** 
  - Multi-Voltage
  - Power Gating
  - RTL and Architecture Design Techniques
  - Clock gating
- √ Reference



# Multi-Threshold Voltage (Multi-Vt)

### ✓ Current of MOS



# Vt Scaling

### ✓ As Vt decrease, sub-threshold leakage increases

- Approaching 10% in 0.18 um technology
- $V_t \downarrow$ ,  $I_{DS\_sub} \uparrow$ ,  $I_{D(SAT)} \uparrow$

#### Active Power vs Vdd at Constant Frequency



The x-axis represents the supply voltage required maintain the device at a fixed frequency, while allowing the threshold voltage to vary to meet the fixed frequency specification.

Ref: http://www.design-reuse.com/articles/20296/power-management-leakage-control-process-compensation.html

# Vt Scaling

- ✓ When Power is a concern: High Vt logic gate
- √ When Delay is a concern: Low Vt logic gate



Figure 2-5 Leakage vs. Delay for a 90nm Library

## **Outline**

- **✓ Power Dissipation** 
  - Static Power Dissipation
  - Dynamic Power Dissipation
- **✓ Low Power Design Introduction**
- √ Static Power Reduction
  - Multi-Threshold Voltage
- **✓ Dynamic Power Reduction**
  - Multi-Voltage
  - Power Gating
  - RTL and Architecture Design Techniques
  - Clock gating
- √ Reference



# **Multi-Voltage**

### ✓ Dynamic Power

$$P_{dyn} = \left(C_{eff} \bullet V_{dd}^2 \bullet f_{clock}\right) + \left(t_{sc} \bullet V_{dd} \bullet I_{peak} \bullet f_{clock}\right)$$
Switching power Short circuit power

- Reducing the Vdd is the most straight forward way to reduce the power
- However, decreasing Vdd would cause the circuit delay increasing



\*CMOS example

# **Multi-Voltage Example**



- The cache RAMS are run at the highest voltage because they are on the critical timing path.
- The CPU is run at a high voltage because its performance determines system performance.
- The rest of the chip can run at a lower voltage still without impacting overall system performance.

# Multi-Voltage Strategies

### √ Static Voltage Scaling (SVS)

Different blocks or subsystems are given different, fixed supply voltages

### ✓ Multi-level Voltage Scaling (MVS)

- A block or subsystem is switched between tow or more voltage levels
- Only a few, fixed, discrete level are supported for different operating modes

### ✓ Dynamic Voltage and Frequency Scaling (DVFS)

 An extension of MVS where a larger number of voltages levels are dynamically switched to follow changing workloads

## **Multi-Voltage Strategies**

### ✓ Dynamic Voltage and Frequency Scaling (DVFS)

Compute bound in DVFS

Frequency

- Chips can only work at the region below compute bound
- DVFS must adjust Vdd first before raising frequency, and drop frequency first before turning down Vdd



# ✓ Connecting 2 power domains at different voltage levels can cause design issues

- Timing inaccuracy
- Signals are not propagated

### ✓ A level shifter is required

- High to low
- Low to High























## **Outline**

- **✓ Power Dissipation** 
  - Static Power Dissipation
  - Dynamic Power Dissipation
- ✓ Low Power Design Introduction
- √ Static Power Reduction
  - Multi-Threshold Voltage
- **✓ Dynamic Power Reduction**
  - Multi-Voltage
  - Power Gating
  - RTL and Architecture Design Techniques
  - Clock gating
- √ Reference



# **Power Gating**

- ✓ The basic idea of power gating is to provide two power mode:
  - A low power mode and an active mode
- √ The goal is to switch between these mode to maximize power savings while minimizing the impact to performance
- ✓ Sleep mode (low power mode): shut down power to block of logic



Figure 4-1 Activity Profile with No Power Gating

Figure 4-3 Realistic Profile with Power Gating



### **Power switching fabric**







### **Power switching fabric**



### **Isolation** Low Clamped Isolated Signal





### **Power switching fabric**







### **Power switching fabric**







### **Power switching fabric**





# **Retention registers**

- ✓ States of some registers in shut-down mode need to be preserved
- ✓ Retention registers can store data while in shut-down mode





# **Power Control Sequencing**

✓ Power gating needs a control circuit to schedule the whole procedure



## **Outline**

- **✓ Power Dissipation** 
  - Static Power Dissipation
  - Dynamic Power Dissipation
- ✓ Low Power Design Introduction
- **✓ Static Power Reduction** 
  - Multi-Threshold Voltage
- ✓ Dynamic Power Reduction
  - Multi-Voltage
  - Power Gating
  - RTL and Architecture Design Techniques
  - Clock gating
- √ Reference



#### **Architecture Trade-offs: Power / Frequency / Area**

#### ✓ Dynamic Power

$$P_{dyn} = \underbrace{\left(C_{eff} \bullet V_{dd}^2 \bullet f_{clock}\right)}_{\text{Switching power}} + \underbrace{\left(t_{sc} \bullet V_{dd} \bullet I_{peak} \bullet f_{clock}\right)}_{\text{Short circuit power}}$$

#### √ Trade-off clock frequency for area to reduce power

Consider the following reference design



[A. Chandrakasan, JSSC'92]

# **Pipeline**

## ✓ Area ↑, Vdd↓



$$f_{\text{pipe}} = f_{\text{ref}}$$
  
 $V_{\text{DDpipe}} = \varepsilon_{\text{pipe}} \cdot V_{\text{DD ref}}$   
 $C_{\text{pipe}} = (1 + ov_{\text{pipe}}) \cdot C_{\text{ref}}$ 

$$P_{\text{pipe}} = \varepsilon_{\text{pipe}}^2 \cdot (1 + ov_{\text{pipe}}) \cdot P_{\text{ref}}$$

Shallower logic reduces required supply voltage (this example assumes equal  $V_{DD}$  for par / pipe designs)

Assuming 
$$P_{\text{pipe}} = 0.66^2 \cdot 1.1 \cdot P_{\text{ref}} = 0.48 P_{\text{ref}}$$
  $ov_{\text{pipe}} = 10\%$ 

## **Parallel**

#### ✓ Area↑, Frequency↑, Vdd↓



## **Outline**

- **✓ Power Dissipation** 
  - Static Power Dissipation
  - Dynamic Power Dissipation
- **✓ Low Power Design Introduction**
- **✓ Static Power Reduction** 
  - Multi-Threshold Voltage
- **✓ Dynamic Power Reduction**
  - Multi-Voltage
  - Power Gating
  - RTL and Architecture Design Techniques
  - Clock gating
- **√** Reference



#### ✓ Why do we proceed clock gating

- Reduce the power consumption of registers by turn off the un-used registers
- Reduce the clock switching power

#### ✓ Methods

- Gated clock, Bypass data
- Bypass clock, Gated data







#### √ Gated clock, Bypass data

- For a design on ASIC, we do clock gating to reduce the power consumption
- Notice that the gated condition should be chosen carefully

Gated clock, Bypass data



```
ifdef SUPPORT_POWER_DOWN
  wire G_clock;
  wire G sleep = \sim( reset | ctrl1 | (\simctrl2));
  GATED OR GATED G (
    .CLOCK( clock ),
    .SLEEP_CTRL( G_sleep ), // gated clock
    .CLOCK GATED( G clock )
  );
else
  wire G clock = clock;
endif
always@(posedge G clock) begin
       // bypass data
    if (reset) begin
      ..... end
    else if (ctrl1) begin
      ..... end
    else if (~ctrl2) begin
      ..... end
```

#### √ Gated clock, Bypass data

- For a design on ASIC, we do clock gating to reduce the power consumption
- Notice that the gated condition should be chosen carefully

Gated clock, Bypass data



```
ifdef SUPPORT POWER DOWN
  wire G_clock;
  wire G sleep = \sim( reset | ctrl1 | (\simctrl2) );
  GATED OR GATED G (
     .CLOCK( clock ),
     .SLEEP_CTRL( G_sleep ), // gated clock
     .CLOCK GATED( G clock )
  );
else
                                G sleep = 1
  wire G clock = clock;
                                G_{clock} = 1
endif
                                Clock gated !!
always@(posedge<mark>G_clock)</mark> begin
        // bypass data
    if (reset) begin
      ..... end
    else if (ctrl1) begin
      ..... end
    else if (~ctrl2) begin
      ..... end
```

#### √ Gated clock, Bypass data

- For a design on ASIC, we do clock gating to reduce the power consumption
- Notice that the gated condition should be chosen carefully

Gated clock, Bypass data



```
ifdef SUPPORT POWER DOWN
  wire G_clock;
  wire G sleep = \sim( reset | ctrl1 | (\simctrl2));
  GATED OR GATED G (
     .CLOCK( clock ),
     .SLEEP_CTRL( G_sleep ), // gated clock
     .CLOCK GATED( G clock )
  );
else
                                G sleep = 0
  wire G clock = clock;
                                G \ clock = clock
endif
                                Clock bypass !!
always@(posedge<mark>G_clock)</mark> begin
        // bypass data
    if (reset) begin
      ..... end
    else if (ctrl1) begin
      ..... end
    else if (~ctrl2) begin
      ..... end
```

#### √ Bypass clock, Gated data

- For a design on FPGA, the clock tree is pre-generated. It is difficult to implement dynamic gated clock scheme. Thus we do data gating to minimize signal switching.
- In order to logic equivalent with dynamic gated clock design, the data gating condition should be same with dynamic gated clock condition.



```
ifdef SUPPORT POWER DOWN
  wire G clock;
  wire G sleep = \sim( reset | ctrl1 | (\simctrl2)
  );
  wire G chk en = G sleep;
  GATED OR GATED G (
     .CLOCK( clock ),
     .SLEEP_CTRL( 1'b0 ) // bypass clock
     .CLOCK GATED(G clock)
else
  wire G clock = clock;
 endif
always@(posedge G clock) begin // gated data
  if (!G chk en) begin
    if (reset) begin
      ..... end
    else if (ctrl1) begin
      ..... end
    else if (~ctrl2) begin
      ..... end
  end
lend
```

#### √ Bypass clock, Gated data

- For a design on FPGA, the clock tree is pre-generated. It is difficult to implement dynamic gated clock scheme. Thus we do data gating to minimize signal switching.
- In order to logic equivalent with dynamic gated clock design, the data gating condition should be same with dynamic gated clock condition.



```
ifdef SUPPORT POWER DOWN
  wire G clock;
  wire G sleep = \sim( reset | ctrl1 | (\simctrl2)
  );
  wire G chk en = G sleep;
  GATED OR GATED G (
     .CLOCK( clock ),
     .SLEEP_CTRL( 1'b0 ) // bypass clock
     .CLOCK_GATED(G_clock)
                            G sleep = 1
                           G chq en = 1
 'else
                           Data gated !!
  wire G clock = clock;
 endif
always@(posedge G clock) begin // gated data
  if (!G chk en) begin
    if (reset) begin
      ..... end
    else if (ctrl1) begin
      ..... end
    else if (~ctrl2) begin
      ..... end
  end
lend
```

#### √ Bypass clock, Gated data

- For a design on FPGA, the clock tree is pre-generated. It is difficult to implement dynamic gated clock scheme. Thus we do data gating to minimize signal switching.
- In order to logic equivalent with dynamic gated clock design, the data gating condition should be same with dynamic gated clock condition.



```
ifdef SUPPORT POWER DOWN
  wire G clock;
  wire G sleep = \sim( reset | ctrl1 | (\simctrl2)
  );
  wire G chk en = G sleep;
  GATED OR GATED G (
     .CLOCK( clock ),
     .SLEEP_CTRL( 1'b0 ) // bypass clock
     .CLOCK_GATED(G_clock)
                           G sleep = 0
                           G chg_en = 0
 else
                            Data bypass !!
  wire G clock = clock;
 endif
always@(posedge G clock) begin // gated data
  if (!G chk en) begin
    if (reset) begin
      ..... end
    else if (ctrl1) begin
      ..... end
    else if (~ctrl2) begin
      ..... end
  end
lend
```

# **Dynamic Clock Gating Example**

#### set\_dont\_touch \$clock\_gating\_module\_name

#### GATED\_OR.v

```
module GATED_OR(
  CLOCK,
SLEEP_CTRL,
   RST_N,
   CLOCK GATED
   INPUT AND OUTPUT DECLARATION
WIRE AND REG DECLARATION
reg latch or sleep;
   CLOCK GATING IMPLEMENTATION
always@(*) begin
  if (!RST N)
     latch or sleep = 'd0;
   else if (CLOCK)
      latch or sleep = SLEEP CTRL;
assign CLOCK_GATED = CLOCK | latch_or_sleep;
```

#### clk\_syn.tcl

# **Clock Gating Efficiently Reduces Power**



- ✓ Clock gating can be implemented by either AND-gating or OR-gating
- √ The control signal can only change in specific half cycle
  - For clock rising edge trigger registers design
    - For AND gate, the allow switching cycle is clock at low period
    - For OR gate, the allow switching cycle is clock at high period



- ✓ Clock gating can be implemented by either AND-gating or OR-gating
- √ The control signal can only change in specific half cycle
  - For clock rising edge trigger registers design
    - For AND gate, the allow switching cycle is clock at low period
    - For OR gate, the allow switching cycle is clock at high period



#### √ The method of avoid glitch



#### √ The method of avoid glitch





#### ✓ OR-gating is better

- OR-gating consumes less power than AND-gating
  - For OR-gating, the gated clock is tied at high when the register is turned off
  - No matter data is toggling, the first latch circuits will not be toggled
  - For AND-gating, the gated clock is tied at low when the register is turned off
  - The first latch circuits will consume power as data input is switching
- The gating control signals should be generated from clock rising edge
- Flip-flops → stable gating the clock as clock high period
  - Consistent with original clock rising edge trigger registers design
  - It is easier for timing control and analysis



#### ✓ Notes

 Writing OR gate in a single module can prevent the OR gate form being optimized with other logics during the synthesis



# **Clock Gating**

✓ Power Saving

✓ Simpler skew management, less area





- Keep the gates close to the registers. This allows for a fine-grain control on what to turn off and when. It comes at the expense of a more complex skew control and extra area.
- Move the gating devices higher up in the tree, which has the added advantage that the clock distribution network of the sub-tree is turn off. Modules cannot be turn off as often

## Reference

- ✓ Prof. S.J. Jou, "Low-Power Digital-IC", The lecture note of DIC, 2014.
- ✓ S. S. Wang, "Logic Synthesis with Design Compiler", The lecture of CIC course training, August 2008.
- ✓ M. Keating, D. Flynn, R. Aitken, A. Gibbons, K. shi, "Low Power Methodology Manual".
- ✓ Arman Vassighi, Manoj Sachdev, "Thermal Runaway in Integrated Circuits", June 2006.



## Outline

- ✓ Start PrimeTime
- **✓ Simulation Flow of PrimeTime** 
  - Phase 1 relative file preparartion
  - Phase 2 power analysis
- √ Reports Analysis
- **✓ A Power Analysis Script Example**

## **Start Prime Time**

#### ✓ Interfaces of PrimeTime

- Command-line interface
  - pt\_shell
- Graphical user interface
  - pt\_shell -gui





## **Start PrimeTime**

#### ✓ PrimeTime supports command in tcl mode

Tcl: tool command language (tcl) has a straightforward syntax

#### √ Start using PrimeTime

- Start pt\_shell (the PrimeTime command-line interface)
  - Command : pt\_shell
- Start PrimeTime graphical user interface (GUI)
  - Command : pt\_shell -gui
- Run scripts in pt\_shell gui
  - Command : source filename.tcl
- Get command help
  - Command: man command name
- Exit PrimeTime
  - Command: exit

## **Simulation Flow**



Figure 4: Power Analysis Flows.

**VCD file :** Contains value changes of a signal. i.e. at what times signals changes their values.

**SAIF** file: contains toggle counts and time information like how much time a signal was in 1 state, 0 state, x state. It contains cumulative information of vcd.

Ref:http://www.researchgate.net/post/Whats the difference between a SAIF and VCD file used to evaluate power consumption



## **Simulation Flow**

#### ✓ PrimeTime simulation flow contains two phases

- Phase 1 relative file preparation
  - Technology library
  - Gate-level netlist
  - Switching activity file (Value change Dumpfile or FSDB file)
  - Synopsys design constraint (SDC file)
  - Standard delay format (SDF file)
  - Parasitic file (after APR) (RSPF, SPEF, or DSPF file)

#### Phase 2 – power analysis

- Specify search path and link libraries
- Read design and link design
- Read switching activity file
- Set transition time and annotate parasitic
- Generate power report

#### ✓ Phase 1 – relative file preparation

#### Technology library

- The file contains library cells, which has timing, power and characterization information
- Internal and leakage power are in the library
- The library used for power analysis should be the same with the library used for synthesis
- The technology libraries are provided by foundry, and are specified in the startup file.

## ✓ Phase 2 – power analysis

- Specify search path
  - Search path is a list of directories for PrimeTime to read design and library files
  - Command: set search\_path {absolute\_path or relative\_path}
    - Example: set search\_path {. ./ library ./source\_code}

#### Specify link library

- The link\_library variable specifies where and in what order PrimeTime looks for design files and library files for linking the design
- Command: set link\_library {\* library\_name}
  - Using an asterisk(\*) to make PrimeTime search for designs in memory
  - Example: set link\_library {\* slow.db}

#### Read design

- The design for power analysis must be a structural, fully mapped gate-level netlist
- The netlist cannot contain any high-level constructs
- Command: read\_verilog file\_names
  - Example: read\_Verilog CHIP.v

#### Set current design

- Before link design, specify the current design first
- Command: current\_design design\_name
  - Example: current\_design YOUR\_DESIGN

#### Link design

- Resolve references in a design
- Command: link\_design [design\_name]
  - design\_name: specify design name to be linked (Defualt is current design)
  - Example: link\_design

#### Read switching activity file

- The switching activity information used for power calculation is in the VCD or FSDB format generated and dumped out from the simulation
- Command: read\_vcd [-strip\_path strip] file\_name
  - ◆ [-strip\_path strip]: specifies a path prefix that is to be stripped from all the object
  - names read from the VCD file or FSDB file
  - PrimeTime will transform FSDB file into VCD file automatically
  - ◆ Example : if the VCD or FSDB file is generated from module TESTBED and the instance name of the design is I\_YOUR\_DESIGN
  - → read\_vcd -strip\_path TESTBED/I\_YOUR\_DESIGN CHIP.vcd

#### Read design constraint file

- It is unnecessary to re-specify design constraints. Designer can simply include the SDC file generated during synthesis
- Command: read\_sdc [-syntax\_only] file\_name
  - ◆ [-syntax\_only]: only process the syntax check of SDC file
  - Example : read\_sdc CHIP.sdc

#### Annotate delay information

- Designer can include the delay information generated during synthesis
- Command: read\_sdf [-load\_delay net | cell] [-syntax\_only] file\_name
  - ◆ [-load\_delay net | cell]: indicate whether load delays are included in net delays
  - or in cell delays
  - ◆ [-syntax\_only]: only process the syntax check of SDC file
  - Example : read\_sdf -load\_delay net CHIP.sdf

#### Read design constraint file

- PrimeTime uses the transition time defined at each input port to calculate the cell power consumption and transition times for the following logic stages
- Command : set\_input\_transition transition\_time port\_list
  - ◆ Example : set\_input\_transition 0.1 [all\_inputs]

#### Generate power waveforms

- To save the power values over time, designer can make PrimeTime stores the power for every event within a given time interval in a waveform file.
- Command : set\_power\_analysis\_options -waveform\_interval [-format fsdb | out] [-file file\_prefix]
  - waveform\_interval: specify the sampling interval for power calculation (unit : ns)
  - ◆ [-file file\_prefix]: set the prefix for the output files (default : PrimeTime)
  - ◆ [-format fsdb | out ]: specify the waveform format
    - » fsdb: PrimeTime default value, can be viewed by nWave
    - » out: PrimeTime will output a text .out file
    - » rpt: PrimeTime does not output waveform, but display peak power in .rpt file
  - Example: set\_power\_analysis\_options -waveform\_interval 1 -waveform\_format out waveform\_output vcd

Will create file "vcd.out"

#### Generate power waveforms

- To save the power values over time, designer can make PrimeTime stores the power for every event within a given time interval in a waveform file.
- Command: set\_power\_analysis\_options -waveform\_interval [-file file\_prefix] [-format fsdb | out]
  - -waveform\_output fsdb example



#### Generate default power reports

- PrimeTime can generate a wide range of reports that provide information about the power consumption
- Command: report\_power [-file file\_prefix] [-leaf] [-nosplit][-sortby [power | toggle | name]]
  - ◆ [-leaf]: reports power for leaf instances
  - ◆ [-sortby [power | toggle | name]]: sort the instances in the .rpt file
    - » Power: sort by power values
    - » Toggle: sort by toggle counts
    - » Name sort by name
  - ◆ [-nosplit]: to prevent line-splitting or section-breaking
  - ◆ Example: report\_power -file CHIP -sortby power -leaf

## Reports Analysis

### ✓ Default power report analusis

```
Internal Switching Leakage
                                                 Total
Power Group
                     Power
                              Power
                                        Power
                                                 Power
                                                              %) Attrs
                                0.0000 0.0000 0.0000 (0.00%)
clock network
                        0.0000
register
                    2.213e-03 4.254e-05 1.126e-06 2.257e-03 (81.94%) i
combinational
                     3.232e-04 1.713e-04 2.802e-06 4.973e-04 (18.06%)
sequential
                       0.0000 0.0000 0.0000 0.0000 (0.00%)
                       0.0000 0.0000 0.0000 0.0000 (0.00%)
memory
                       0.0000 0.0000 0.0000 0.0000 (0.00%)
io pad
black box
                        0.0000 0.0000 0.0000 0.0000 (0.00%)
 Net Switching Power = 2.139e-04
                                (7.77%)
 Cell Internal Power = 2.536e-03
                               (92.09%)
 Cell Leakage Power = 3.928e-06
                                 (0.14%)
   Intrinsic Leakage = 3.928e-06
   Gate Leakage
                    = 0.0000
Total Power
                    = 2.754e-03
                                (100.00%)
X Transition Power
                    = 2.613e-06
Glitching Power
                    = 0.0000
Peak Power
                      0.0247
Peak Time
                    = 114120
```

# Appendix A Dynamic Clock Gating For Different Syntheses



#### ✓ A general design Verilog coding

- For ASIC synthesis
  - 'define FPGA\_SYN 0
  - Bypass data, gated clock
- For FPGA synthesis
  - 'define FPGA\_SYN 1
  - Gated data, bypass clock

```
ifdef SUPPORT POWER DOWN wire
 G clock:
 wire G sleep = \sim( reset | ctrl1 | (\simctrl2));
 wire G gated = G sleep & \sim( `FPGA SYN );
 wire G chk en = (^{\text{FPGA}} SYN == 0)? 1'b0 : G sleep;
 GATED OR GATED G (
    .CLOCK( clock ),
    .SLEEP CTRL( G gated ),
    .CLOCK GATED(G clock)
else
 wire G_clock = clock; wire
 G_{chk}en = 0;
endif
always@(posedge G_clock) begin
 if (!G chk en) begin
    if (reset) begin
      ..... end
    else if (ctrl1) begin
      ..... end
    else if (~ctrl2) begin
      ..... end
 end end
```

#### ✓ A general design Verilog coding

- For ASIC synthesis
  - 'define FPGA\_SYN 0
  - Bypass data, gated clock
- For FPGA synthesis
  - 'define FPGA SYN 1
  - Gated data, bypass clock

```
ifdef SUPPORT POWER DOWN wire
 G clock:
 wire G sleep = \sim( reset | ctrl1 | (\simctrl2));
 wire G gated = G sleep & \sim( `FPGA SYN );
 wire G chk en = (^{\text{FPGA}} SYN == 0)? 1'b0 : G sleep;
 GATED OR GATED G (
    .CLOCK( clock ),
    .SLEEP CTRL( G gated ),
    .CLOCK GATED(G clock)
                               FPGA SYN = 0
else
                               G \, chk \, en = 0
 wire G clock = clock; wire
 G chk en = 0;
                               Data bypass !!
endif
always@(pusedge G_clock) begin
(if (!G chk en) begin
   îf (reset) begin
      ..... end
    else if (ctrl1) begin
      ..... end
    else if (~ctrl2) begin
      ..... end
 end end
```

#### ✓ A general design Verilog coding

- For ASIC synthesis
  - 'define FPGA\_SYN 0
  - Bypass data, gated clock
- For FPGA synthesis
  - 'define FPGA\_SYN 1
  - Gated data, bypass clock

```
ifdef SUPPORT POWER DOWN wire
 G clock:
 wire G_sleep = \sim (reset | ctrl1 | (\sim ctrl2));
 wire G gated = G sleep & \sim( `FPGA SYN );
 wire G chk en = (^{\text{FPGA}} SYN == 0)? 1'b0 : G sleep;
 GATED OR GATED G (
    .CLOCK( clock ),
    .SLEEP CTRL( G gated ),
    .CLOCK GATED(G clock)
                                FPGA SYN = 0
else
                                G \, chk \, en = 0
 wire G_clock = clock; wire
 G chk en = 0;
                                Data bypass !!
endif
                                G_gated = G_sleep
                                if G_sleep = 1
always@(r_sedge G_clock) begin
(if (!G_chk_en) begin
                                   G \ clock = 1
   If (reset) begin
                                Clock gated !!
     ..... end
   else if (ctrl1) begin
     ..... end
   else if (~ctrl2) begin
     ..... end
 end end
```

# **Revision History**

Kuan-Ling Kuo (amos@si2lab.org) 2007 2008 Yao-Lin Chen (arryz@si2lab.org) Yu-Tao Yang (futurestar@si2lab.org) 2013 Rong-Jie Liu (johnny510.ee98@g2.nctu.edu.tw) **2014** Hsin\_Yi Yu (cindy19212002@gmail.com) 2015 Sheng Wan (vjod@si2lab.org) Renxuan Yu (yurx1123@gmail.com) 2017 Tsu-Jui Hsu (johnson711309@gmail.com) Po-Yu Huang (hpy35269@gmail.com) 2018 Chien-Hao Chen (coreldraw8083@gmail.com) 2019 Chi-Yuan Sung (sam850325@gmail.com) 2020 Cheng-Han Huang (huang50216@gmail.com) 2021 Shao-Wen Cheng (shaowen0213@gmail.com) 2022 Yu-Lun Hsu (huang50216@gmail.com) Fang-Jui Chang (eric9686.ee07@nycu.edu.tw) Kuan-Wei Chen (bakerchen1018.ee10@nycu.edu.tw) 2023 Hsien-Chi Peng (jhpeng2012@gmail.com)