# NCTU-EE IC LAB - Fall 2021

# Lab06 Exercise

# Design: Security Attack

## **Data Preparation**

1. Extract test data from TA's directory:

% tar xvf ~iclabta01/Lab06.tar

- 2. The extracted LAB directory contains:
  - a. 00 TESTBED
  - b. **01\_RTL**
  - c. **02\_SYN**
  - d. **03 GATE**

# System Integration

# **Design Description**

In mathematics, a finite field or Galois field (so-named in honor of Évariste Galois) is a field that contains a finite number of elements. As with any field, a finite field is a set on which the operations of multiplication, addition, subtraction and division are defined and satisfy certain basic rules.

The most common examples of finite fields  $\mathbf{GF(p)}$  are given by the integers  $\mathbf{mod}\ \mathbf{p}$  when  $\mathbf{p}$  is a prime number, or the field  $\mathbf{GF(q)}$  (k power of p is q, k is an integer) may be explicitly constructed in an chosen irreducible polynomial f(x) in  $\mathbf{GF(p)[X]}(\mathbf{GF(p)[X]}$  is a polynomial finite field with coefficient in  $\mathbf{GF(p)}$  of degree n. Then the quotient ring of the polynomial ring  $\mathbf{GF(p)[X]}$  by the ideal generated by f(x) is a field of order  $\mathbf{q}$ .  $\mathbf{GF(q)} = \mathbf{GF(p)[X]}/(f(x))$ 

Finite fields are fundamental in a number of areas of mathematics and computer science, including number theory, algebraic geometry, Galois theory, finite geometry, cryptography and coding theory.

For example,  $GF(2^2)$  is a finite field has elements only under "4", and the chosen irreducible polynomial is  $f(x) = x^2 + x + 1$ .  $GF(4) = GF(2)[x]/(x^2 + x + 1)$ 

That is the whole elements are  $\{0,1,2,3\}$  or  $\{00,01,10,11\}$ . And arithmetic under GF(4) are described below.

#### 1. Addition (A+B) A is column B is row

|    | 00 | 01 | 10 | 11 |
|----|----|----|----|----|
| 00 | 00 | 01 | 10 | 11 |
| 01 | 01 | 00 | 11 | 10 |
| 10 | 10 | 11 | 00 | 01 |
| 11 | 11 | 10 | 01 | 00 |

|   |   | 0 | 1 | 2 | 3 |
|---|---|---|---|---|---|
| 0 | ) | 0 | 1 | 2 | 3 |
| 1 | • | 1 | 0 | 3 | 2 |
| 2 |   | 2 | 3 | 0 | 1 |
| 3 |   | 3 | 2 | 1 | 0 |

For example : A = 3, B = 2, A+B = ?

$$A = 11 = x + 1$$

$$B = 10 = x$$

$$A + B = (x + 1) + x = (1+1)x + 1 = 0x + 1 = 1$$

#### 2. Substation (A-B) A is column B is row

|    | 00 | 01 | 10 | 11 |
|----|----|----|----|----|
| 00 | 00 | 01 | 10 | 11 |
| 01 | 01 | 00 | 11 | 10 |
| 10 | 10 | 11 | 00 | 01 |
| 11 | 11 | 10 | 01 | 00 |

|   | 0 | 1 | 2 | 3 |
|---|---|---|---|---|
| 0 | 0 | 1 | 2 | 3 |
| 1 | 1 | 0 | 3 | 2 |
| 2 | 2 | 3 | 0 | 1 |
| 3 | 3 | 2 | 1 | 0 |

For example : A = 3, B = 2, A-B = ?

$$A = 11 = x + 1$$

$$B = 10 = x$$

$$A - B = (x + 1) - x = (1 + (-1))x + 1 = (1 + 1)x + 1 = 0x + 1 = 1$$

# 3. Multiplication (A\*B) A is column B is row

|    | 00 | 01 | 10 | 11 |
|----|----|----|----|----|
| 00 | 00 | 00 | 00 | 00 |
| 01 | 00 | 01 | 10 | 11 |
| 10 | 00 | 10 | 11 | 01 |
| 11 | 00 | 11 | 01 | 10 |

| <b>W</b> | 0 | 1 | 2 | 3 |
|----------|---|---|---|---|
| 0        | 0 | 0 | 0 | 0 |
| 1        | 0 | 1 | 2 | 3 |
| 2        | 0 | 2 | 3 | 1 |
| 3        | 0 | 3 | 1 | 2 |

For example : A = 3, B = 2, A\*B = ?

$$A = 11 = x + 1$$

$$B = 10 = x$$

$$A * B = (x + 1) * x = (x^2 + x)\% (x^2 + x + 1) = 1$$

#### Hint:

$$x^2 + x + 1 = 0$$
,  $x^2 = x + 1$ 

$$A * B = x^2 + x = (x + 1) + x = 1$$

# 4.Division (A/B) A is column B is row

|    | 00 | 01 | 10 | 11 |
|----|----|----|----|----|
| 00 | -  | 00 | 00 | 00 |
| 01 | ı  | 01 | 11 | 10 |
| 10 | -  | 10 | 01 | 11 |
| 11 | -  | 11 | 10 | 01 |

|   | 0 | 1 | 2 | 3 |
|---|---|---|---|---|
| 0 | - | 0 | 0 | 0 |
| 1 | - | 1 | 3 | 2 |
| 2 | - | 2 | 1 | 3 |
| 3 | - | 3 | 2 | 1 |

A / B can seen as  $A * B^{-1}$ .

By using Extended Euclid's algorithm can easily find the inverse of divisor B.

- 2 -

For Extended Euclid algorithm has three part

Part A: Polynomial divide

Part B: Multiple quotient

Part C: Multiple inverse

For example, in GF(16),  $f(x) = x^4 + x^3 + 1$ , A = 2, B = 9, find A / B = ?

$$A / B = A * B^{-1}$$

$$B * B^{-1} = 1 \% f(x)$$

Part A: Polynomial divide

Step 1: initial

$$R_{-1} = f(x) = x^4 + x^3 + 1$$

$$R_0 = B = x^3 + 1$$

| i  | Remainder( $R_i$ ) | Quotient( $oldsymbol{Q_i}$ ) | $division(DN_i)$ | $divisor(DR_i)$ |
|----|--------------------|------------------------------|------------------|-----------------|
| -1 | $x^4 + x^3 + 1$    | tem                          | [                | -               |
| 0  | $x^{3} + 1$        |                              | allon O          | -               |

Step 2: divide  $R_i$  until  $R_i = 1$ 

Step 2-1: first divide round

$$R_{-1}$$
 is bigger than  $R_0$ ,  $E_1 = 0$ ,  $DN_0 = R_{-1}$ ,  $DR_0 = R_0$ 

$$DN_1 + Q_1 * DR_1 = R_1$$

$$(x^4 + x^3 + 1) + x * (x^3 + 1) = x^3 + x + 1$$

| i  | R <sub>i</sub> Multim | $Q_{\rm i}$ | DNi             | DRi       |
|----|-----------------------|-------------|-----------------|-----------|
| -1 | $x^4 + x^3 + 1$       | -(7)        | curity \ \ U    | ₹ -       |
| 0  | $x^3 + 1$             | - \         | 8 - 410         | <u> </u>  |
| 1  | $x^3 + x + 1$         | X           | $x^4 + x^3 + 1$ | $x^3 + 1$ |

Step 2-2: second divide round

If 
$$DR_1 >= R_1$$

$$DN_2 = DR_1$$
,  $DR_2 = R_1$ , else

$$DN_2 = R_1$$
,  $DR_2 = DR_1$ 

$$DN_2 + Q_2 * DR_2 = R_2$$

$$x^3 + 1 < x^3 + x + 1$$

$$(x^3 + x + 1) + (x^3 + 1) * 1 = x$$

| i  | $R_i$           | $Q_{\rm i}$ | DNi             | DRi       |
|----|-----------------|-------------|-----------------|-----------|
| -1 | $x^4 + x^3 + 1$ | -           | -               | -         |
| 0  | $x^{3} + 1$     | -           | -               | -         |
| 1  | $x^3 + x + 1$   | X           | $x^4 + x^3 + 1$ | $x^3 + 1$ |
| 2  | X               | 1           | $x^3 + x + 1$   | $x^3 + 1$ |

Step 2-3: i-th divide round

If 
$$DR_{i-1} >= R_{i-1}$$

$$E_i = 0$$
,  $DN_i = DR_{i-1}$ ,  $DR_i = R_{i-1}$ , else

$$E_i = 1,DN_i = R_{i-1}$$
,  $DR_i = DR_{i-1}$   
 $R_i = DN_i + DR_i * Q_i$ 

| i  | R <sub>i</sub>  | $Q_{\rm i}$ | DN <sub>i</sub> | DRi       |
|----|-----------------|-------------|-----------------|-----------|
| -1 | $x^4 + x^3 + 1$ | -           | -               | -         |
| 0  | $x^{3} + 1$     | -           | -               | -         |
| 1  | $x^3 + x + 1$   | X           | $x^4 + x^3 + 1$ | $x^3 + 1$ |
| 2  | X               | 1           | $x^3 + x + 1$   | $x^3 + 1$ |
| 3  | 1               | $x^2$       | $x^{3} + 1$     | X         |

## Part B: multiple quotient

Step 1 : initial

MQ(multiple quotient)

mql(MQ low)

mqh(MQ high)

$$\mathbf{MQ}_{-1} = 0 \qquad \mathbf{MQ}_{0} = 1$$

 $\mathbf{M}\mathbf{Q}_{-1} = 0$   $\mathbf{M}\mathbf{Q}_0 = 1$  Step 2 : find  $\mathbf{M}\mathbf{Q}_n$ , while  $\mathbf{R}_n = 1$ 

Step 2-1: first round

$$mqh_1 = MQ_{-1} \quad mql_1 = MQ_0$$

 $\mathbf{MQ}_1 = mqh_1 + mql_1 * \mathbf{Q}_1$ 

|    |        |         |         |                 | HE STA Administry, Worked Labour. |                 |           |
|----|--------|---------|---------|-----------------|-----------------------------------|-----------------|-----------|
| i  | $MQ_i$ | $mqh_i$ | $mql_i$ | $R_i$           | $Q_{\rm i}$                       | $DN_i$          | DRi       |
| -1 | 0      | (1)     | ibo     | $x^4 + x^3 + 1$ | 1XX                               | -               | -         |
| 0  | 1      |         | Multimo | $x^3 + 1$       | 17-75                             | -               | -         |
| 1  | X      | 0       | 1       | $x^3 + x + 1$   | X                                 | $x^4 + x^3 + 1$ | $x^3 + 1$ |
| 2  |        |         |         | X.LL            | V1-                               | $x^3 + x + 1$   | $x^3 + 1$ |
| 3  |        |         | 11 ==   | 1               | $x^2$                             | $x^3 + 1$       | X         |

Step 2-2: second round

If 
$$DR_1 >= R_1$$
,  $mqh_2 = mql_1$ ,  $mql_2 = MQ_1$ 

else  $mqh_2 = MQ_1$ ,  $mql_2 = mql_1$ 

$$MQ_2 = mqh_2 + mql_2 * Q_2$$

| i  | MQi   | mqh <sub>i</sub> | $mql_i$ | R <sub>i</sub>  | $Q_{\rm i}$    | DNi             | DRi       |
|----|-------|------------------|---------|-----------------|----------------|-----------------|-----------|
| -1 | 0     | -                | -       | $x^4 + x^3 + 1$ | -              | -               | -         |
| 0  | 1     | -                | -       | $x^3 + 1$       | -              | -               | -         |
| 1  | X     | 0                | 1       | $x^3 + x + 1$   | X              | $x^4 + x^3 + 1$ | $x^3 + 1$ |
| 2  | x + 1 | X                | 1       | X               | 1              | $x^3 + x + 1$   | $x^3 + 1$ |
| 3  |       |                  |         | 1               | x <sup>2</sup> | $x^3 + 1$       | X         |

Step 2-3: i -th round

If 
$$DR_{i-1} >= R_{i-1}$$
,  $mqh_i = mql_{i-1}$ ,  $mql_i = MQ_{i-1}$ 

else 
$$mqh_i = MQ_{i-1}$$
,  $mql_i = mql_{i-1}$ 

$$MQ_i = mqh_i + mql_i * Q_i$$

| i  | $MQ_i$          | $mqh_i$ | $mql_i$ | $R_i$           | $Q_{\rm i}$    | DNi             | DRi       |
|----|-----------------|---------|---------|-----------------|----------------|-----------------|-----------|
| -1 | 0               | -       | -       | $x^4 + x^3 + 1$ | -              | -               | -         |
| 0  | 1               | -       | -       | $x^3 + 1$       | -              | -               | -         |
| 1  | X               | 0       | 1       | $x^3 + x + 1$   | X              | $x^4 + x^3 + 1$ | $x^3 + 1$ |
| 2  | x + 1           | X       | 1       | X               | 1              | $x^3 + x + 1$   | $x^3 + 1$ |
| 3  | $x^3 + x^2 + 1$ | 1       | x + 1   | 1               | x <sup>2</sup> | $x^3 + 1$       | X         |

Until n-th round, while  $R_n=1$ ,  $T_{\rm n}$  is the inverse function of B.

$$B^{-1} = x^3 + x^2 + 1$$

$$B^{-1} = 13$$

$$A/B = A * B^{-1} = 2 * 13 = 3$$

In this lab, you need to first design a  $GF(2^k)$  arithmetic soft IP and use it to design a 2 dimension inverse array calculator supports GF(4), GF(8), GF(16) and GF(32).

$$A = \begin{bmatrix} a_0 & a_1 \\ a_2 & a_3 \end{bmatrix}$$

$$A = \begin{bmatrix} a_2 & a_3 \end{bmatrix}$$

$$A^{-1} = \begin{bmatrix} a_3 & -a_1 \\ -a_2 & a_0 \end{bmatrix} * \frac{1}{\det(A)} ; \det(A) \neq 0$$

$$B = A^{-1} = \begin{bmatrix} b_0 & b_1 \\ b_2 & b_3 \end{bmatrix}$$

If A has inverse array, output element of array B by  $\,b_0^{}$  ,  $b_1^{}$  ,  $b_2^{}$  ,  $b_3^{}$ Or output all zero for four cycles.

# **Inputs and Outputs**

| Input signal | Bit width | Definition                                                 |  |
|--------------|-----------|------------------------------------------------------------|--|
| clk          | 1         | Clock                                                      |  |
| rst_n        | 1         | Asynchronous active-low reset                              |  |
| in_valid     | 1         | When in_valid high means in_data is valid. Degree          |  |
|              |           | and poly is valid in first high cycle.                     |  |
| in_data      | 5         | Input array element from $a_0$ , $a_1$ , $a_2$ , $a_3$ .   |  |
| degree       | 3         | finite field $GF(2^k)$ degree data k, eq. if degree k = 2, |  |
|              |           | $GF(2^k) = GF(4)$                                          |  |
| poly         | 6         | Irreducible polynomial f(x) to modulo result to fit finite |  |
|              |           | field $GF(2^k)$ .                                          |  |
|              |           | For example, $f(x) = x^2 + x + 1$ , poly = 6'd7.           |  |

| Output signal | Bit width | Definition                                                       |
|---------------|-----------|------------------------------------------------------------------|
| out_valid     | 1         | Output data is valid                                             |
| out_data      | 5         | Output inverse array elements by $b_0$ , $b_1$ , $b_2$ , $b_3$ . |
|               |           | If there's no inverse array for input array, output "0"          |
|               |           | for 4 cycles.                                                    |

- 1. **in\_valid** will come after reset.
- 2. All input signals are synchronized at **negative edge** of the clock.
- 3. There is only **one reset** before the first pattern, **out\_valid** and **out\_result** should be low after initial reset
- 4. **out\_valid** should not be raised when **in\_valid** is high. And should not be high more than 4 cycles.
- 5. The TA's pattern will capture your output for checking at **clock negative edge**.

#### **Specifications**

- 1. Top module name: **GF\_IA** (design file name: **GF\_IA.v**)
- 2. It is **asynchronous** reset and **active-low** architecture.
- 3. The reset signal would be given only once at the beginning of simulation. All output signals should be reset after the reset signal is asserted.
- 4. The clock period is within **20ns**.
- 5. The input delay is set to **0.5\*(clock period)**.
- 6. The output delay is set to **0.5\*(clock period)**, and the output loading is set to **0.05**.
- 7. The input delay of clk and rst\_n should be zero.
- 8. The synthesis result (syn.log) of data type cannot include any latches and error.
- 9. After synthesis, you can check **GF\_IA.area** and **GF\_IA.timing**. The area report is valid when the slack in the end of timing report should be **non-negative (MET)**.
- 10. The gate level simulation cannot include any timing violations without the notimingcheck command.
- 11. The next degree will come in 1~3 cycles after your **out valid** is pulled down.
- 12. The out valid should be high within 300 cycles after last pulls to low.
- 13. The performance is determined by **area** and **latency**. The lower, the better.
- 14. In this lab, you should write your own **syn.tcl file** and **pattern**.
- 15. Use top wire load mode and compile ultra.
- 16. Use analyze + elaborate to read your design.
- 17. Don't use any wire/reg/submodule/parameter name called \*error\*, \*congratulation\*, \*latch\* or \*fail\* otherwise you will fail the lab. Note: \* means any char in front of or behind the word. e.g: error note is forbidden.
- 18. Don't write chinese comments or other language comments in the file you turned in.
- 19. Verilog commands //synopsys dc\_script\_begin, //synopsys dc\_script\_end //synopsys translate\_off, //synopsys translate\_on are only allowed during the usage of including and setting designware IPs, other design compiler optimizations are forbidden.
- 20. Using the above commands are allowed, however any error messages during synthesize and simulation, regardless of the result will lead to failure in this lab.
- 21. Any form of display or printing information in verilog design is forbidden. You may use this methodology during debugging, but the file you turn in should not contain any coding that is not synthesizable.

# **Specifications (Soft IP)**

1. Top module name: **GF2k** (design file name: **GF2k.v**)

Input signals : POLY, IN1, IN2
Output signals : RESULT

- 2. The clock period is **50ns**. Finish calculating within **one** clock cycle.
- 3. Output loading is set to **0.05**.
- 4. Using **top** wire load mode and **compile ultra**.
- 5. Two parameters: **DEG**, **OP**. DEG means this finite field  $GF(2^k)$  degree k. OP means type of operation of this IP. 0 : addition, 1: substation, 2: multiplication, 3: division
- 6. Input POLY is an irreducible polynomial can expand GF(2) to  $GF(2^k)$ , and its coefficient in every power of x will be given as bits.

Ex : DEG = 2, POLY = 7(111)  $GF(2^k) = GF(2^2) = GF(4)$  Irreducible polynomial  $f(x) = 1x^2 + 1x + 1$ 

- 7. You need to use **generate** to design this soft IP.
- 8. Don't use any wire/reg/submodule/parameter name called \*error\*, \*congratulation\*, \*latch\* or \*fail\* otherwise you will fail the lab. Note: \* means any char in front of or behind the word. e.g: error\_note is forbidden.
- 9. Don't write chinese comments or other language comments in the file you turned in.
- 10. Verilog commands //synopsys dc\_script\_begin, //synopsys dc\_script\_end //synopsys translate\_off, //synopsys translate\_on are only allowed during the usage of including and setting designware IPs, other design compiler optimizations are forbidden.
- 11. Using the above commands are allowed, however any error messages during synthesize and simulation, regardless of the result will lead to failure in this lab.
- 12. Any form of display or printing information in verilog design is forbidden. You may use this methodology during debugging, but the file you turn in should not contain any coding that is not synthesizable.

# **Soft IP Testing environment**

```
//synopsys translate_off
`include "GF2k.v"

//synopsys translate_on

module GF_IA(

// input port

POLY, IN1, IN2

// output port

RESULT

);
....
```





#### Note

You need to fill the space in syn.tcl by yourself, but you don't need to upload to new e3 with your design.

## 1. Grading policy:

RTL and Gate-level simulation correctness: 40%

Performance: 30%

Performance = Simulation Time \* Area

Soft IP function correctness: 30% (No second demo)

- Randomly choose 4 values for DEG(2~8), and for each DEG there are 4 OPs.

em Integration しつ

- OP:
  - Addition : 1.25%
  - Subtraction: 1.25%
  - Multiple : 2.5%
  - Divide : 2.5%

# 2. Please upload the following files on e3 platform before noon (12:00 p.m.) on Next Monday:

- Top : GF\_IA\_iclabXXX.v (XXX = Your account)
- Soft IP : GF2k iclabXXX.v
- Cycle Time : CYCLE\_iclabXXX.txt

Ex: GF\_IA\_iclab999.v \ GF2k\_iclab999.v \ 8.7\_iclab999.txt

If there's naming error, you will lose 5 points.

#### 3. Template folders and reference commands:

01\_RTL/ (RTL simulation) ./01\_run

02 SYN/ (Synthesis) ./01 run dc

(Check the design if there's latch or not in syn.log)

(Check the design's timing in /Report/*CP.timing*)

03\_GATE / (Gate-level simulation) ./01\_run

# **Sample Waveform**



# Hint System Integration I

If you need finite field + - \*/ answer can find out at this web

 $\underline{http://www.ee.unb.ca/cgi-bin/tervo/calc2.pl?num=6\&den=3\&f=d\&p=2\&d=1\&y=1\&m=1$ 

