# **NCTU-EE IC LAB – Fall 2021**

# Lab05 Exercise

# Design: Template Matching with Image Processing

## **Data Preparation**

- 1. Extract files from TA's directory:
  - % tar xvf ~iclabta01/Lab05.tar
- 2. The extracted LAB directory contains:
  - a. Practice/
  - b. Exercise/

## **Design Description**

Template Matching can be seen as a very basic form of object detection. It is a high-level machine vision technique that identifies the parts on an image that match a predefined template, which means we can detect objects in an input image using a "template" containing the object we want to detect. For example,



There're lots of methods of calculating image similarity for finding the matching parts, such as "Sum of Square Differences", "Cross Correlation", "Cross Coefficient"...etc. In this exercise, you are asked to use the "Cross Correlation" method, which is a dot product by taking every pair of pixels and multiply, then sum all products.

■ Formula of Cross Correlation:

$$R(x,y) = \sum_{x',y'} (Template(x',y') \times Image(x+x',y+y'))$$

Image processing is a method to convert an image into digital form and perform some operations on it, in order to get an enhanced image or to extract some useful information from it. In this exercise, you need to build a design to perform template matching by using cross correlation method and doing some image processing. For the matrix requires large space to store, you are suggested to use memory for finishing this lab.

#### ■ Size:

The **image size** will be **4x4**, **8x8** and **16x16** according to the given size value which will be given at the beginning of each pattern. The **template size** will only be **3x3**.

### ■ There are 4 possible operations will be given:

#### • Cross Correlation:

To keep the shape of the matrix, we will also apply zero padding to original data matrix X while doing the cross correlation operation. Finally, we will get a matrix X' which is the same size as original data matrix X.



#### • Max Pooling:

The 2x2 filter will slide through the data matrix, the maximum pixels will be picked out and the rest will be discarded. The stride size will be 2 in max pooling operation.

(This operation will be performed only when the shape of X is 8x8 or 16x16) (If the shape of X is 4x4, the result of max pooling will be still 4x4.)



#### • Horizontal Flip:

Mirror the image in the horizontal direction, which means each pixel will exchange its value with the corresponding horizontal column.



## Brightness Adjustment:

Use a linear function,  $Image'(x, y) = alpha \times Image(x, y) + bias$  to adjust the image brightness, where alpha set as 0.5 and bias set as 50 in this exercise.

| -5 | 4  | 4  | -3 | 3  | 4  | 4  | 5  |            | 47 | 52 | 52 | 48 | 51 | 52 | 52 | 52 |
|----|----|----|----|----|----|----|----|------------|----|----|----|----|----|----|----|----|
| 0  | -2 | -6 | 6  | -4 | -2 | 5  | -8 |            | 50 | 49 | 47 | 53 | 48 | 49 | 52 | 46 |
| 1  | 2  | -7 | -2 | 6  | 4  | -6 | -6 | Brightness | 50 | 51 | 46 | 50 | 53 | 52 | 47 | 47 |
| 1  | 4  | 0  | -2 | -1 | -4 | 2  | 5  | Adjustment | 50 | 52 | 50 | 49 | 49 | 48 | 51 | 52 |
| -8 | -2 | 5  | 0  | -8 | -1 | -6 | 3  |            | 46 | 49 | 52 | 50 | 46 | 49 | 47 | 51 |
| -2 | -1 | 4  | 5  | 6  | 0  | -7 | -4 |            | 49 | 49 | 52 | 52 | 53 | 50 | 46 | 48 |
| -8 | 6  | -3 | 3  | -3 | -8 | -6 | -1 | (0)        | 46 | 53 | 48 | 51 | 48 | 46 | 47 | 49 |
| -6 | -5 | -6 | 4  | -6 | 0  | -5 | 4  | Imple      | 47 | 47 | 47 | 52 | 47 | 50 | 47 | 52 |

- In this operation, the result might be in float format, so we will use the **floor** function to transform it into integer.
- The floor function, denoted as floor(x) or [x], is the function that takes as input a real number x, and gives as output the greatest integer less than or equal to x.
  - For example:
    - floor  $((27 \times 0.5) + 50) = 63$
    - floor  $((-199 \times 0.5) + 50) = -50$

In this exercise, you will get the image, image shape and template at the beginning, then you will get several numbers which range in 0 to 3 as actions. The number of instruction ranges from 1 to 8, and the last instruction is the cross correlation, which represents as 2'b00. Noted that the action 0 will only appear once and must be the last action in each pattern. Ex:  $1\rightarrow2\rightarrow3\rightarrow2\rightarrow3\rightarrow1\rightarrow0$ . After doing cross correlation, you must output the x and y coordinate of the maximum value, the sequences of matching template positions and all the cross correlation values simultaneously. If the indexes of the maximum value are more than one, choose the index which is smaller.

■ For example:



# Example:

At the beginning, you will obtain the image, image shape and template.

| Image |    |    |    |    |    |    |    |  |  |
|-------|----|----|----|----|----|----|----|--|--|
| 3     | -4 | 6  | 6  | 2  | 3  | -2 | -8 |  |  |
| 1     | -6 | 0  | 1  | -3 | -2 | -7 | -1 |  |  |
| -7    | -7 | -2 | -6 | -3 | -3 | -7 | -3 |  |  |
| 0     | -1 | -8 | 3  | -5 | -3 | -7 | -3 |  |  |
| 6     | -2 | -1 | -3 | -5 | -5 | 1  | -7 |  |  |
| 2     | 0  | 2  | 0  | -7 | 3  | 5  | -1 |  |  |
| 2     | -3 | -5 | -3 | -4 | -6 | -6 | -7 |  |  |
| 5     | -1 | -3 | -4 | -2 | 6  | -7 | -5 |  |  |

Template

| -2 | -8 | -4 |  |  |
|----|----|----|--|--|
| 0  | 3  | 2  |  |  |
| 1  | -1 | -1 |  |  |

Image shape: 8

Then you will get the action numbers in sequence. In this case, the sequence of the action number is  $2 \rightarrow 1 \rightarrow 0$ , which means doing "Horizontal Flip", "Max Pooling" and "Cross Correlation".



**Matching template** 

Output the index of x and y coordinate of the maximum value, the sequences of matching template positions and all the cross correlation values.

- X coordinate of the maximum value : 2
- Y coordinate of the maximum value : 0
- Sequences of matching template positions :  $4 \rightarrow 5 \rightarrow 8 \rightarrow 9 \rightarrow 12 \rightarrow 13$
- Cross correlation values :  $9 \rightarrow 18 \rightarrow 18 \rightarrow 12 \rightarrow -27 \rightarrow ..... \rightarrow -37$

# **Inputs**

| Input     | Bit Width | Definition and Description                                                                                                                                                                          |
|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk       | 1         | Clock.                                                                                                                                                                                              |
| rst_n     | 1         | Asynchronous active-low reset.                                                                                                                                                                      |
| in_valid  | 1         | High when input signals are valid.                                                                                                                                                                  |
| in_valid2 | 1         | High when input signals are valid.                                                                                                                                                                  |
| image     | 16        | Element of input image. It will be sent in <b>raster scan order</b> continuously when <b>in_valid</b> is high. The elements are signed integers, which are represented in 2's complement format.    |
| template  | 16 5      | Element of input template. It will be sent in <b>raster scan order</b> continuously when <b>in_valid</b> is high. The elements are signed integers, which are represented in 2's complement format. |
| img_size  | 5         | The signal will be given at the first cycle of <b>in_valid</b> . It defines the size of the image. <b>5'd4</b> : 4x4. <b>5'd8</b> : 8x8. <b>5'd16</b> : 16x16.                                      |
| action    | 2         | The signal will be given when in_valid2 is high. The definition is as following:  2'b00: Cross Correlation. 2'b01: Max pooling.  2'b10: Horizontal flip. 2'b11: Brightness Adjustment               |

# Outputs

| Output Bit Width |    | Definition and Description                                    |  |  |  |  |
|------------------|----|---------------------------------------------------------------|--|--|--|--|
| aut valid        | 1  | High when out is valid. It cannot be overlapped with in_valid |  |  |  |  |
| out_valid        | 1  | signal.                                                       |  |  |  |  |
|                  |    | Result matrix outputted in raster scan order.                 |  |  |  |  |
| out_value        | 40 | The elements are signed integers, which are represented in    |  |  |  |  |
|                  |    | 2's complement format.                                        |  |  |  |  |
| out v            | 4  | The X coordinate of the maximum value.                        |  |  |  |  |
| out_x            | 4  | Range from 0 to 15.                                           |  |  |  |  |
| out v            | 4  | The Y coordinate of the maximum value.                        |  |  |  |  |
| out_y            |    | Range from 0 to 15.                                           |  |  |  |  |
| out ima nos      | 8  | The index of matching template positions.                     |  |  |  |  |
| out_img_pos      |    | Range from 0 to 255.                                          |  |  |  |  |

- 1. The input of **image**, **template** are delivered in **raster** scan order for current size of **matrix**(4x4, 8x8...) cycles continuously. When input of template finish delivered, it will tied to unknown state. When **in\_valid** is low, the input of **image is** tied to unknown state.
- 2. The input of action is delivered for several cycles which depends on the numbers of actions continuously. When in\_valid2 is low, the input of action is tied to unknown state.
- 3. in\_valid2 will be triggered at next negative edge after in\_valid is low.
- 4. All input signals are synchronized at negative edge of the clock.
- 5. The output signal **out\_value** must be delivered for **several cycles which depends on current size of matrix continuously**, and **out\_valid** should be high simultaneously.
- 6. The output signal **out\_img\_pos** must be delivered for **several cycles which depends on current numbers of matching template positions continuously**, and **out\_valid** should be high simultaneously.
- 7. If all the matching positions output are finished, please set **out\_img\_pos** to 0.

#### **Specifications**

- 1. Top module name: TMIP (Design file name: TMIP.v)
- 2. It is asynchronous reset and active-low architecture. If you use synchronous reset (considering reset after clock staring) in your design, you may fail to reset signals should be reset after the reset signal is asserted.
- 3. The reset signal (rst\_n) would be given only once at the beginning of simulation. All output signals should be reset after the reset signal is asserted.
- 4. You can adjust your clock period by yourself, but the maximum period is 20 ns.
- 5. The data type in the synthesis result **CAN NOT** include any **LATCH**.
- 6. After synthesis, the area report is valid only when the slack in the end of timing report is **non-negative** and the result should be **MET**.
- 7. The next input will come in 2~5 cycles after your **out\_valid** is pulled down.
- 8. The **out\_valid** cannot overlap with **in\_valid**.
- 9. The execution latency is limited in **4000 cycles**. The latency is the clock cycles between the falling edge of the **in\_valid2** and the rising edge of the **out\_valid**.

10. In this lab, you must use the memory and generate it yourself. The number of words and the bits per each word is defined by yourself. The total number and kind of memory is unlimited. We will check it at TMIP.area in 02\_SYN/Report/ folder. The area of Macro/Black Box must not be 0. The example is shown in following figure.

```
Combinational area: 1821995.696653

Buf/Invarea: 111973.280126

Noncombinational area: 343750.185371

Macro/Black Box area: 214305.703125

Net Interconnect area: undefined (No wire load specified)

Total cell area: 2380051.585150
```

Fig 1. The area of your memory

- 11. The total cell area should not larger than  $2,000,000 \mu m^2$ .
- 12. If any port of memory is connected with mismatch width, the memory will not be synthesized and you will get an error message as shown in Fig 2. Even though the design may still pass gate level simulation, this situation will be regarded as synthesis fail. In this case, memory area will be 0 in TMIP.area. We will check it at syn.log and TMIP.area.

```
Error: Width mismatch on port 'A' of reference to 'RA1SH_256_32_4' in 'CNN'. (LINK-3) Warning: Unable to resolve reference 'RA1SH_256_32_4' in 'CNN'. (LINK-5)
```

Fig 2. Memory port width mismatch error

- 13. All numbers are signed integers and expressed in 2's complement format. Be sure the operations are done with signed operations.
- 14. Every output signal should be correct when out\_valid is high.
- 15. The input delay is set to **0.5\*(clock period)**.
- 16. The output delay is set to **0.5\*(clock period)**, and the output loading is set to **0.05**.
- 17. The gate level simulation cannot include any timing violations without the *notimingcheck* command.
- 18. Don't use any wire/reg/submodule/parameter name called \*error\*, \*congratulation\*, \*latch\* or \*fail\* otherwise you will fail the lab. Note: \* means any char in front of or behind the word. e.g: error\_note is forbidden.
- 19. Don't write Chinese comments or other language comments in the file you turned in.
- 20. Verilog commands //synopsys dc\_script\_begin, //synopsys dc\_script\_end //synopsys translate\_off, //synopsys translate\_on are only allowed during the usage of including and setting designware IPs, other design compiler optimizations are forbidden.

21. Using the above commands are allowed, however any error messages during synthesis and simulation, regardless of the result will lead to failure in this lab.

#### **Block Diagram**



# **Grading Policy**

The performance is determined by the area and latency of your design. The less cost your design has, the higher grade you get.

• Function Validity: 70%

• Performance: 30% **Area**<sup>3</sup> \* (**Total Latency**)

#### Note

1. Please upload the following file on e3 platform before **12:00** at **noon** on **Oct. 25**:

RTL design: TMIP\_iclabXXX.v (XXX is your account no.)

clock\_cycle\_iclabXXX.txt

Memory file: MEMORY\_NAME\_iclabXXX.v

MEMORY\_NAME\_iclabXXX.db

file\_list\_iclabXXX.f

# • Example:

- Submit your design files:

TMIP\_iclab999.v

18.0\_iclab999.txt

- Given two memories in your design, RA1SH1 and RA1SH2

A. Submit these memory files:

RA1SH1\_iclab999.v RA1SH1\_iclab999.db RA1SH2\_iclab999.v RA1SH2\_iclab999.db

B. Type following in file\_list\_iclab999.f:

../04\_MEM/RA1SH1\_iclab999.v ../04\_MEM/RA1SH2\_iclab999.v

2. Template folders and reference commands:

In RTL simulation, the name of template folder and reference commands is: 01 RTL:

"./01 run"

02\_SYN/ (Synthesis):

./01\_run\_dc

(Check latch by searching the keyword "Latch" in 02\_SYN/syn.log)

(Check the design's timing in /Report/TMIP.timing)

(Check the design's area in /Report/TMIP.area)

03\_GATE\_SIM/:

./01 run

04\_MEM/ (Memory location)

(You should generate your own memory and put the required files here)

• You can key in ./09\_clean\_up to clear all log files and dump files in each folder

# **Example Waveform**

1. Reset signal



2. Input of image, template and image shape



# 3. Input of **template** 4. Input of **action** in\_valid\_2 ≝ image[15:0] template[15:0] img\_size[4:0] 5. Output If all the matching positions output are finished, set **out\_img\_pos** to 0