# ECEN 468/719 Advanced Logic Design Department of Electrical and Computer Engineering Texas A&M University

# Lab 2: Design of UART Transmitter

# **Objectives**

In this lab, we will design a transmitter of Universal Asynchronous receiver/transmitter (UART) with SystemC and will use Vista as a tool for simulation and verification. This module will be attached to our entire system later to transmit data to other devices or processors.

### Introduction

The UART is a type of asynchronous receiver/transmitter, a computer hardware that translates data between parallel and serial forms. UARTs are commonly used with communication standards such as EIA RS-232, RS-422, or RS-485. The universal designation indicates that the data format and transmission speeds are configurable. Figure 1 shows a general description of communication between processors through a serial channel. Those processors communicate internally with parallel data to speed up and use a serial channel to communicate with other processors to reduce the number of wires, so decreasing the cost of hardware.



Figure 1. Communication over a serial channel

For this lab, a UART transmits 8-bit data without a parity bit. For transmission, the modem wraps this 8-bit word with a start-bit in the least significant bit (LSB) and a stop-bit in the most significant bit (MSB), resulting in the 10-bit word format shown in <a href="Figure 2">Figure 2</a>. The first 9 data bits of the word are transmitted in sequence, beginning with the start-bit, with each bit being asserted at the serial line for one cycle (bit-time) of the modem clock. The stop-bit may assert for more than one clock.

|  | Data Data bit 1 bit 2 | I I | 1 1 | ı |  |
|--|-----------------------|-----|-----|---|--|
|--|-----------------------|-----|-----|---|--|

Figure 2. Data format for UART transmission

The simplified architecture of a UART is presented in <u>Figure 3</u>. It shows the signals used by a host processor to control the UART and to move data to and from a data bus in the host machine.



Figure 3. Block diagram of the UART

The input signals are provided by the host processor, and the output signal is the serial data stream. The architecture of the transmitter consists of a control unit, a data register (XMT\_datareg), a data shift register (XMT\_shfreg), and a status register (bit\_count), which counts the bits that are transmitted.

The controller has the inputs (primary/external and status (from the datapath)) listed below. We note that the signal *Load\_XMT\_datareg* could be passed directly to the datapath unit; instead, we pass *Load\_XMT\_datareg* to the control unit and assert *Load\_XMT\_DR* conditionally when the state is *idle*, and the external signal *Load\_XMT\_datareg* is asserted. The status signal,  $BC_lt_BCmax$ , is asserted while bits are being sent, i.e., if  $Bit_count < word_size + 1$ .

- a. Load\_XMT\_datareg: assertion is state idle asserts Load\_XMT\_DR, which loads the content of the Data\_Bus into XMT\_data\_reg.
- b. Byte\_ready: assertion causes Load\_XMT\_shfreg to assert, which loads the contents of XMT\_datareg into XMT\_shfreg.
- c. *T\_byte*: assertion initiates transmission of a byte of data, including the stop, start, and parity bits.
- d. BC\_lt\_BCmax: indicates the status of the bit counter in the datapath unit.



Figure 4. Algorithmic State Machine and Datapath Chart(ASMD) for the UART transmitter

The ASMD chart of the state machine controlling the transmitter is shown in Figure 4. The machine has three states: *idle*, *waiting*, and *sending*. When the active-low, synchronous reset signal *rst\_b* is asserted, the machine enters *idle*, *bit\_count* is flushed, and *XMT\_shftreg* is loaded with 1s. In *idle*, if an active edge of *Clock* occurs while *Load\_XMT\_data\_reg* is asserted by the external host, it will load *XMT\_data\_reg* with the contents of *Data\_Bus*. The machine remains *idle* until the *start* is asserted to drop *XMT\_shftreg*[0].



Figure 5. Waveforms of the 8-bit UART transmitter

<u>Figure 5</u> shows an example of the transmission timing. You can design your testbench referring to this timing graph. Also, you can check your result based on this timing graph.

## Implementation & Simulation

### We will now implement the transmitter part of the UART design.

Please login to the Olympus server and create a working directory for this lab using the following commands.

```
## Create and navigate to the working directory.
mkdir -p $HOME/ECEN468/Lab2/src
cd $HOME/ECEN468/Lab2/src
```

Download the zip file (lab2\_code.zip) from Piazza and extract it. In the extracted folders, you

will find five files named "UART\_XMTR.cpp", "UART\_XMTR.h", "test.cpp", "test.h", and "main.cpp". Copy them to the working directory.

You will implement your code in "UART\_XMTR.cpp", "UART\_XMTR.h", and "main.cpp". Figure 6 shows the hierarchical structure of the files in this lab.



Figure 6. Hierarchy of the files for the UART system

Once you complete the implementation, please verify the correctness of your design by simulation and viewing the waveform as in lab 1. Please take screenshots of the simulation output and the waveform and include them in the report.

### Commands for reference:

```
load-ecen-468 (skip this line on machines in Zach 127)
source /opt/coe/mentorgraphics/vista312/setup.vista312.linux.bash
vista &
source /opt/coe/synopsys/wv/0-2018.09/setup.wv.sh
wv &
```

### Submission

Please only submit one PDF file containing the following items:

- 1. Screenshots of the waveform with analysis.
- 2. Screenshots of the simulation output in Vista.
- 3. Screenshots of your code in this design with reasonable comments.

ECEN 468/719 - Lab 2: Design of UART Transmitter