



# datasheet

PRODUCT SPECIFICATION

1/2.9" color CMOS 1080p ( $1920 \times 1080$ ) high dynamic range (HDR) high definition (HD) image sensor

### Copyright @2019 OmniVision Technologies, Inc. All rights reserved.

This document is provided "as is" with no warranties whatsoever, including any warranty of merchantability, non-infringement, fitness for any particular purpose, or any warranty otherwise arising out of any proposal, specification, or sample.

OmniVision Technologies, Inc. and all its affiliates disclaim all liability, including liability for infringement of any proprietary rights, relating to the use of information in this document. No license, expressed or implied, by estoppel or otherwise, to any intellectual property rights is granted herein.

The information contained in this document is considered proprietary to OmniVision Technologies, Inc. and all its affiliates. This information may be distributed to individuals or organizations authorized by OmniVision Technologies, Inc. to receive said information. Individuals and/or organizations are not allowed to re-distribute said information.

#### Trademark Information

OmniVision and the OmniVision logo are registered trademarks of OmniVision Technologies, Inc. OmniBSI-2 is a trademark of OmniVision Technologies, Inc.

/eir respect. All other trademarks used herein are the property of their respective owners.

color CMOS 1080p (1920x1080) high dynamic range (HDR) high definition image sensor

datasheet (CSP) PRODUCT SPECIFICATION

version 2.0 june 2019

To learn more about OmniVision Technologies, visit www.ovt.com.

# applications

- security and surveillance cameras
- video applications
- smart home

### ordering information

OV02718-H77T-2B (color, lead-free)77-pin CSP

#### features

- support for image size: 1920x1080, VGA, QVGA, and any cropped size
- high dynamic range
- high sensitivity
- low power consumption
- image sensor processor functions: lens correction, defective pixel cancelation, HDR combination, and automatic black level correction
- supported output formats: RAW
- horizontal and vertical sub-sampling
- SCCB for register programming
- high speed serial data transfer with MIPI CSI-2/LVDS
- parallel 12-bit DVP output
- external frame synchronization capability
- one-time programmable (OTP) memory

note To reduce image artifacts from infrared light, and provide the best image quality, OmniVision recommends an IR cut filter

# key specifications (typical)

**active array size:** 1920 x 1080

power supply:

analog: 3.14 ~ 3.47V digital: 1.2 ~ 1.4V DOVDD: 1.7 ~ 1.9V AVDD: 1.7 ~ 1.9V

power requirements:

active: 395 mW software standby: 20 mW

temperature range:

operating: --40°C to 105°C junction temperature (see table 8-2)

stable image: 0°C to +60°C junction temperature (see table 8-2)

 output interfaces: up to 4-lane MIPI CSI-2/LVDS, 12-bit DVP

■ input clock frequency: 6 ~ 36 MHz

lens size: 1/2.9"

- lens chief ray angle: 9° (see figure 10-2)
- output formats: linear 12-bit RAW, 10-bit compressed RAW; single exposure HDR - 16-bit combined RAW, 12-bit compressed combined RAW, 2x12 bit RAW; dual exposure HDR - 16-bit combined RAW + 12-bit VS RAW, 12-bit compressed combined RAW + 12-bit VS RAW, 3x12 bit RAW, 3x10 bit combined RAW, 12-bit (10-bit) RAW (HCG or LCG) + 12-bit (10-bit) VS

**scan mode:** progressive

shutter: rolling shutter

maximum image transfer rate: 30 fps full resolution

■ sensitivity: 26,200 e<sup>-</sup>/Lux-sec @ 530 nm

max S/N ratio: 42.6 dB
 dynamic range: 120 dB
 pixel size: 2.8 µm x 2.8 µm

**• image area:** 5482.35 μm x 3202 μm

package dimensions: 6544 μm x 5734 μm

# table of contents

| 1 | application system                        | 12 |
|---|-------------------------------------------|----|
|   | 1.1 overview                              | 12 |
|   | 1.2 signal description and pin assignment | 13 |
|   | 1.3 reference design                      | 20 |
|   | 1.3.1 external components                 | 22 |
|   | 1.3.2 power on reset (POR) generation     | 22 |
|   | 1.4 power up sequence/boot sequence       | 23 |
|   | 1.4.1 power down sequence                 | 24 |
|   | 1.4.2 operating modes                     | 24 |
|   | 1.4.3 activation sequence                 | 24 |
|   | 1.4.4 deactivation sequence               | 25 |
|   | 1.4.5 early activation                    | 25 |
| _ | sensor architecture                       | 26 |
| 3 | image sensor core                         | 28 |
|   | 3.1 pixel array structure                 | 28 |
|   | 3.2 pixel array access                    | 31 |
|   | 3.3 mirror and flip                       | 32 |
|   | 3.4 sub-sampling                          | 33 |
|   | 3.5 frame timing and maximum frame rate   | 34 |
|   | 3.6 exposure control                      | 38 |
|   | 3.7 black level calibration (BLC)         | 40 |
|   | 3.7.1 advanced operation of the BLC       | 40 |
|   | 3.8 PLL                                   | 46 |
| 4 | image processor                           | 48 |
|   | 4.1 test pattern                          | 49 |
|   | 4.1.1 analog color bar overlay            | 49 |
|   | 4.1.2 digital test patterns               | 50 |
|   | 4.2 lens correction (LENC)                | 53 |
|   | 4.3 auto white balance gain (AWB gain)    | 56 |
|   | 4.4 defective pixel cancellation (DPC)    | 60 |
|   | 4.5 HDR combine principle                 | 70 |
| 5 | image output interface                    | 71 |
|   | 5.1 image output format                   | 71 |



|   | 5.2  | data compression algorithm                                         | 74  |
|---|------|--------------------------------------------------------------------|-----|
|   |      | 5.2.1 16b to 12b                                                   | 74  |
|   |      | 5.2.2 12b to 10b                                                   | 75  |
|   | 5.3  | HDR output                                                         | 76  |
|   |      | 5.3.1 MIPI                                                         | 76  |
|   |      | 5.3.2 LVDS                                                         | 94  |
|   |      | 5.3.3 DVP                                                          | 101 |
|   | 5.4  | instructions for backend control                                   | 108 |
|   |      | 5.4.1 VS data path delay                                           | 108 |
|   | 5.5  | register writing                                                   | 109 |
|   |      | 5.5.1 suggestion for writing register value just after VSYNC or FS | 109 |
|   | 5.6  | embedded data                                                      | 109 |
|   |      | 5.6.1 embedded data format at output                               | 109 |
|   | 5.7  | group hold                                                         | 111 |
|   | 5.8  | cyclic redundancy check                                            | 114 |
|   |      | 5.8.1 embedded data                                                | 114 |
|   |      | 5.8.2 SCCB communication                                           | 114 |
| 6 | SCC  | B interface                                                        | 115 |
|   | 6.1  | SCCB timing                                                        | 115 |
|   | 6.2  | direct access mode                                                 | 116 |
|   |      | 6.2.1 message format                                               | 116 |
|   |      | 6.2.2 read / write operation                                       | 116 |
| 7 | OTP  | memory                                                             | 119 |
|   | 7.1  | OTP memory map                                                     | 119 |
| 8 | oper | rating specifications                                              | 120 |
|   | 8.1  | absolute maximum ratings                                           | 120 |
|   | 8.2  | functional temperature                                             | 120 |
|   | 8.3  | DC characteristics                                                 | 121 |
|   | 8.4  | AC characteristics                                                 | 122 |
| 9 | mecl | hanical specifications                                             | 123 |
|   | 9.1  | physical specifications                                            | 123 |
|   | 9.2  | IR reflow specifications                                           | 124 |
|   | 9.3  | protective film specifications                                     | 125 |
|   |      | PCB design recommendations                                         | 126 |
|   |      | 9.4.1 PCB design recommendations                                   | 126 |
|   |      | 9.4.2 SMT design recommendations                                   | 127 |



| 10 optical specifications         |     |  |
|-----------------------------------|-----|--|
| 10.1 sensor array center          | 128 |  |
| 10.2 lens chief ray angle (CRA)   | 129 |  |
| appendix A register table         | 130 |  |
| A.1 module name and address range | 130 |  |
| A.2 device control registers      | 131 |  |



# list of figures

| figure 1-1  | pin diagram                                               | 15 |
|-------------|-----------------------------------------------------------|----|
| figure 1-2  | OV2718 MIPI reference schematic                           | 20 |
| figure 1-3  | OV2718 DVP reference schematic                            | 21 |
| figure 1-4  | OV2718 power supplies and recommended external decoupling | 22 |
| figure 1-5  | power on timing diagram                                   | 23 |
| figure 2-1  | OV2718 block diagram                                      | 26 |
| figure 3-1  | sensor core block diagram                                 | 28 |
| figure 3-2  | pixel array region color filter layout                    | 29 |
| figure 3-3  | exposures and captures diagram                            | 29 |
| figure 3-4  | integration time diagram                                  | 30 |
| figure 3-5  | pixel array access diagram                                | 31 |
| figure 3-6  | horizontal mirror and vertical flip samples               | 32 |
| figure 3-7  | horizontal and vertical sub-sampling                      | 33 |
| figure 3-8  | row address versus time graph                             | 34 |
| figure 3-9  | frame output timing diagram                               | 35 |
| figure 3-10 | PLL1 control diagram                                      | 46 |
| figure 4-1  | image processor block diagram                             | 48 |
| figure 4-2  | color bar types                                           | 49 |
| figure 4-3  | vertical bars test pattern                                | 50 |
| figure 4-4  | vertical bars with vertical gradient test pattern         | 50 |
| figure 4-5  | vertical bars with horizontal gradient test pattern       | 50 |
| figure 4-6  | vertical bars with diagonal gradient test pattern         | 50 |
| figure 4-7  | vertical bars with rolling line test pattern              | 51 |
| figure 4-8  | random image test pattern                                 | 51 |
| figure 4-9  | color squares test pattern                                | 51 |
| figure 4-10 | black and white squares test pattern                      | 51 |
| figure 4-11 | chart test pattern                                        | 52 |
| figure 4-12 | coefficient gain graph                                    | 53 |
| figure 4-13 | threshold gain curve                                      | 60 |
| figure 4-14 | defect pattern examples                                   | 60 |
| figure 4-15 | adaptive thresholds                                       | 61 |
| figure 4-16 | connected case thresholds                                 | 61 |



| figure 4-17 | HDR combine principle diagram                                             | 70  |
|-------------|---------------------------------------------------------------------------|-----|
| figure 5-1  | 16-bit to 12-bit PWL compression                                          | 74  |
| figure 5-2  | 12-bit to 10-bit PWL compression                                          | 75  |
| figure 5-3  | non-staggered HDR with MIPI virtual channel diagram                       | 76  |
| figure 5-4  | non-staggered HDR with MIPI virtual channel detail diagram                | 76  |
| figure 5-5  | staggered HDR with MIPI virtual channel diagram                           | 77  |
| figure 5-6  | staggered HDR with MIPI virtual channel detail diagram                    | 77  |
| figure 5-7  | non-staggered HDR without MIPI virtual channel overview diagram           | 77  |
| figure 5-8  | non-staggered HDR without MIPI virtual channel detail diagram             | 77  |
| figure 5-9  | staggered HDR without MIPI virtual channel overview diagram               | 78  |
| figure 5-10 | staggered HDR without MIPI virtual channel detail diagram                 | 78  |
| figure 5-11 | 12b linear mode diagram                                                   | 79  |
| figure 5-12 | 10b linear mode diagram                                                   | 79  |
| figure 5-13 | 16b DCG + 12b dual HDR diagram                                            | 80  |
| figure 5-14 | 12b compressed DCG + 12b dual HDR diagram                                 | 81  |
| figure 5-15 | 3x12b (3x10b) DCG dual HDR diagram                                        | 82  |
| figure 5-16 | 12b (10b) RAW DCG (HCG or LCG) + $12b$ (10b) VS dual HDR diagram          | 83  |
| figure 5-17 | 16b DCG single HDR diagram                                                | 83  |
| figure 5-18 | 12b compressed DCG single HDR diagram                                     | 84  |
| figure 5-19 | 2x12b DCG single HDR diagram                                              | 84  |
| figure 5-20 | staggered HDR with LVDS dedicated lane (4-lane) diagram                   | 94  |
| figure 5-21 | staggered HDR with LVDS dedicated lane (2-lane) diagram                   | 95  |
| figure 5-22 | 12 bits linear mode diagram                                               | 96  |
| figure 5-23 | 10 bits linear mode diagram                                               | 96  |
| figure 5-24 | 16b DCG + 12b dual HDR diagram                                            | 97  |
| figure 5-25 | 12b compressed DCG + 12b dual HDR diagram                                 | 97  |
| figure 5-26 | 3x12b (3x10b) DCG dual HDR diagram                                        | 98  |
| figure 5-27 | 12b ( $10$ b) RAW DCG (HCG or LCG) + $12$ b ( $10$ b) VS dual HDR diagram | 98  |
| figure 5-28 | 16b DCG single HDR diagram                                                | 99  |
| figure 5-29 | 12b compressed DCG single HDR diagram                                     | 99  |
| figure 5-30 | 2x12b DCG single HDR diagram                                              | 99  |
| figure 5-31 | DVP diagram                                                               | 101 |
| figure 5-32 | DVP setup/hold time diagram                                               | 102 |
| figure 5-33 | DVP timing diagram                                                        | 103 |
| figure 5-34 | staggered HDR with DVP diagram                                            | 104 |



| figure 5-35 | 12 bits linear mode diagram                |     |  |  |
|-------------|--------------------------------------------|-----|--|--|
| figure 5-36 | 10 bits linear mode diagram                |     |  |  |
| figure 5-37 | 12b RAW DCG (HCG or LCG) + 12b VS diagram  | 105 |  |  |
| figure 5-38 | single exposure HDR diagram                | 106 |  |  |
| figure 5-39 | 2x12b DCG single HDR diagram               | 106 |  |  |
| figure 5-40 | sensor frame control signals diagram       | 108 |  |  |
| figure 5-41 | embedded data layout diagram               | 110 |  |  |
| figure 6-1  | SCCB interface timing                      | 115 |  |  |
| figure 6-2  | message type                               | 116 |  |  |
| figure 6-3  | SCCB single read from random location      | 117 |  |  |
| figure 6-4  | SCCB single read from current location     | 117 |  |  |
| figure 6-5  | SCCB sequential read from random location  | 117 |  |  |
| figure 6-6  | SCCB sequential read from current location | 118 |  |  |
| figure 6-7  | SCCB single write to random location       | 118 |  |  |
| figure 6-8  | SCCB sequential write to random location   | 118 |  |  |
| figure 9-1  | package specifications                     | 123 |  |  |
| figure 9-2  | IR reflow ramp rate requirements           | 124 |  |  |
| figure 9-3  | protective film specifications             | 125 |  |  |
| figure 9-4  | PCB pad example                            | 126 |  |  |
| figure 9-5  | tear drop design example                   | 126 |  |  |
| figure 10-1 | sensor array center                        | 128 |  |  |
| figure 10-2 | chief ray angle (CRA)                      | 129 |  |  |



# list of tables

| table 1-1  | signal descriptions                                    | 14  |
|------------|--------------------------------------------------------|-----|
| table 1-2  | pin states under various conditions                    | 16  |
| table 1-3  | GPIO control registers                                 | 17  |
| table 1-4  | pad equivalent circuit                                 | 18  |
| table 1-5  | power on timing                                        | 23  |
| table 3-1  | register setting for mirror                            | 32  |
| table 3-2  | supported output formats and frame rates for MIPI/LVDS | 36  |
| table 3-3  | supported output formats and frame rates for DVP       | 36  |
| table 3-4  | timing control registers                               | 36  |
| table 3-5  | exposure control registers                             | 39  |
| table 3-6  | BLC control registers                                  | 41  |
| table 3-7  | PLL control registers                                  | 46  |
| table 4-1  | test pattern control registers                         | 52  |
| table 4-2  | LENC control registers                                 | 54  |
| table 4-3  | AWB control registers                                  | 56  |
| table 4-4  | DPC registers                                          | 62  |
| table 4-5  | combine control registers                              | 70  |
| table 5-1  | image output format summary                            | 71  |
| table 5-2  | interface control register                             | 72  |
| table 5-3  | register setting for different output formats          | 73  |
| table 5-4  | supported output formats and frame rates for MIPI      | 78  |
| table 5-5  | MIPI RAW image data types                              | 79  |
| table 5-6  | MIPI control registers                                 | 85  |
| table 5-7  | supported output formats and frame rates for LVDS      | 95  |
| table 5-8  | LVDS control registers                                 | 100 |
| table 5-9  | DVP setup/hold time                                    | 102 |
| table 5-10 | supported output formats and frame rates for DVP       | 104 |
| table 5-11 | DVP control registers                                  | 106 |
| table 5-12 | VS data path delay register s                          | 108 |
| table 5-13 | embedded data registers                                | 110 |
| table 5-14 | group hold control registers                           | 112 |
| table 5-15 | SCCB CRC registers                                     | 114 |



| table 6-1  | SCCB interface timing specifications                         | 115 |
|------------|--------------------------------------------------------------|-----|
| table 7-1  | OTP memory map overview                                      | 119 |
| table 8-1  | absolute maximum ratings                                     | 120 |
| table 8-2  | functional temperature                                       | 120 |
| table 8-3  | DC characteristics (-40°C < TJ < 105°C)                      | 121 |
| table 8-4  | timing characteristics                                       | 122 |
| table 9-1  | package dimensions                                           | 123 |
| table 9-2  | reflow conditions                                            | 124 |
| table 9-3  | ball pad opening size and recommended PCB NSMD ball pad size | 126 |
| table 10-1 | CRA versus image height plot                                 | 129 |
| table A-1  | module name and address range                                | 130 |
| table A-2  | sensor control registers                                     | 131 |
|            |                                                              |     |
|            |                                                              |     |



# 1 application system

#### 1.1 overview

The OV2718 color image sensor is a 1/2.9" optical format, 1920x1080 single-chip, low power CMOS, active-pixel, digital high dynamic range sensor for high end 1080p security market.

The OV2718 features OmniBSI-2™ technology to extend the dynamic range. The OV2718 has the option to output a 16-bit 30 fps video stream with 90 dB dynamic range. The sensor supports staggered HDR for 120 dB, but in this case, the HDR combination is done externally.

The OV2718 performs sophisticated camera functions on-chip controlled via the SCCB interface. These functions include lens shading correction, dual conversion gain (DCG) combination, and defect pixel correction. The OV2718 enables advanced HDR imaging in a simple, cost effective system.



# 1.2 signal description and pin assignment

**table 1-1** lists the signal descriptions and their corresponding pin numbers for the OV2718 image sensor. The package information is shown in **section 9**.

figure 1-1 pin diagram



top view (bumps down)

signal descriptions (sheet 1 of 3) table 1-1

| pin    |              | pin        |                                    |
|--------|--------------|------------|------------------------------------|
| number | signal name  | type       | description                        |
| A1     | NC           | _          | no connect                         |
| A2     | NC           | -          | no connect                         |
| A3     | DOGND        | ground     | ground for I/O and digital circuit |
| A4     | DVDD         | power      | digital circuit power              |
| A5     | NC           | -          | no connect                         |
| A6     | NC           | _          | no connect                         |
| A7     | NC           | -          | no connect                         |
| A8     | DVDD         | power      | digital circuit power              |
| A9     | NC           | -          | no connect                         |
| A10    | NC           | -          | no connect                         |
| B1     | NC           | -          | no connect                         |
| B2     | AGND         | ground     | analog ground                      |
| В3     | AVDD18       | power      | analog power                       |
| B4     | AVDD_LO      | power      | analog power                       |
| B5     | NC           | -          | no connect                         |
| B6     | NC           | -          | no connect                         |
| B7     | NC           | _          | no connect                         |
| B8     | NC           | -          | no connect                         |
| B9     | DOGND        | ground     | ground for I/O and digital circuit |
| B10    | NC           | _          | no connect                         |
| C1     | SVDD_PIX     | power      | sensor power (pixel array)         |
| C2     | SVDD_PIX_CAP | power      | SVDD_PIX capacitor connection      |
| C3     | SVDD         | power      | sensor power                       |
| C4     | NC           | -          | no connect                         |
| C6     | NC           | -          | no connect                         |
| C7     | NC           | -          | no connect                         |
| C8     | NC           | _          | no connect                         |
| C9     | NC           | -          | no connect                         |
| C10    | NC           | -          | no connect                         |
| D1     | HVDD2_CAP    | analog I/O | HVDD2 capacitor connection         |
|        |              |            |                                    |



table 1-1 signal descriptions (sheet 2 of 3)

| table 1 1     | signal description | Jiis (Slieet Z UI J) | 1                                                   |
|---------------|--------------------|----------------------|-----------------------------------------------------|
| pin<br>number | signal name        | pin<br>type          | description                                         |
| D2            | HVDD2              | analog I/O           | HVDD2 regulated supply                              |
| D3            | PWDNB              | input                | power down (active low with pull-up resistor)       |
| D4            | ATEST              | analog I/O           | analog test I/O                                     |
| D7            | NC                 | -                    | no connect                                          |
| D8            | NC                 | _                    | no connect                                          |
| D9            | DOVDD              | power                | I/O power                                           |
| D10           | GPIO0/FSIN         | I/O                  | general purpose I/O/frame sync input                |
| E1            | NVDD               | analog I/O           | NVDD regulated supply                               |
| E2            | DOVDD              | power                | I/O power                                           |
| E3            | MDP2/D0            | output               | MIPI_LVDS data output/DVP data output               |
| E4            | MDP0/D2            | output               | MIPI_LVDS data output/DVP data output               |
| E5            | MCP/D4             | output               | MIPI_LVDS clock output/DVP data output              |
| E6            | MDP1/D6            | output               | MIPI_LVDS data output/DVP data output               |
| E7            | MDP3/D8            | output               | MIPI_LVDS data output/DVP data output               |
| E8            | ТМ                 | input                | test mode (active high with pull-down resistor)     |
| E9            | SCL                | input                | SCCB interface input clock                          |
| E10           | DOGND              | ground               | ground for I/O and digital circuit                  |
| F1            | DVDD               | power                | digital circuit power                               |
| F2            | DOGND              | ground               | ground for I/O and digital circuit                  |
| F3            | MDN2/D1            | output               | MIPI_LVDS data output/DVP data output               |
| F4            | MDN0/D3            | output               | MIPI_LVDS data output/DVP data output               |
| F5            | MCN/D5             | output               | MIPI_LVDS clock output/DVP data output              |
| F6            | MDN1/D7            | output               | MIPI_LVDS data output/DVP data output               |
| F7            | MDN3/D9            | output               | MIPI_LVDS data output/DVP data output               |
| F8            | HREF               | output               | video output horizontal signal                      |
| F9            | SDA                | I/O                  | SCCB interface data pin                             |
| F10           | RESETB             | input                | reset/power down (active low with pull-up resistor) |
| G1            | XVCLK              | input                | clock input                                         |
| G2            | PVDD               | power                | PLL power supply                                    |
| G3            | DOGND              | ground               | ground for I/O and digital circuit                  |
|               |                    |                      |                                                     |



signal descriptions (sheet 3 of 3) table 1-1

|               |             | ,           |                                                  |
|---------------|-------------|-------------|--------------------------------------------------|
| pin<br>number | signal name | pin<br>type | description                                      |
| G4            | EVDD        | power       | digital circuit power                            |
| G5            | EVDD        | power       | digital circuit power                            |
| G6            | DOGND       | ground      | ground for I/O and digital circuit               |
| G7            | D10         | output      | DVP data output                                  |
| G8            | GPIO1/VSYNC | I/O         | general purpose I/O/video output vertical signal |
| G9            | DVDD        | power       | digital circuit power                            |
| G10           | NC          | -           | no connect                                       |
| H1            | NC          | 40          | no connect                                       |
| H2            | PCLK        | 1/0         | DVP clock input                                  |
| H3            | DOVDD       | power       | I/O power                                        |
| H4            | EVDD        | power       | digital circuit power                            |
| H5            | EVDD        | power       | digital circuit power                            |
| H6            | DOVDD       | power       | I/O power                                        |
| H7            | D11         | output      | DVP data output                                  |
| H8            | DOGND       | ground      | ground for I/O and digital circuit               |
| H9            | NC          | _           | no connect                                       |
| H10           | NC          | -           | no connect                                       |
|               |             |             |                                                  |

pin states under various conditions (sheet 1 of 2) table 1-2

| pin<br>number | signal name | RESETB = 0          | RESETB = 1 PWDNB = 1 stream/standby | RESETB = 1 PWDNB = 0 hardware standby/power down |
|---------------|-------------|---------------------|-------------------------------------|--------------------------------------------------|
| D3            | PWDNB       | input               | input                               | input                                            |
| D10           | GPIO0/FSIN  | input               | input (configurable) <sup>c</sup>   | input (configurable) <sup>c</sup>                |
| E3            | MDP2/D0     | output <sup>a</sup> | output (configurable) <sup>b</sup>  | output (configurable) <sup>b</sup>               |
| E4            | MDP0/D2     | output <sup>a</sup> | output (configurable) <sup>b</sup>  | output (configurable) <sup>b</sup>               |
| E5            | MCP/D4      | output <sup>a</sup> | output (configurable) <sup>b</sup>  | output (configurable) <sup>b</sup>               |
| E6            | MDP1/D6     | output <sup>a</sup> | output (configurable) <sup>b</sup>  | output (configurable) <sup>b</sup>               |
| E7            | MDP3/D8     | output <sup>a</sup> | output (configurable) <sup>b</sup>  | output (configurable) <sup>b</sup>               |

pin states under various conditions (sheet 2 of 2) table 1-2

| pin<br>number | signal name                               | RESETB = 0          | RESETB = 1 PWDNB = 1 stream/standby | RESETB = 1 PWDNB = 0 hardware standby/power down |
|---------------|-------------------------------------------|---------------------|-------------------------------------|--------------------------------------------------|
| E8            | TM                                        | input               | input                               | input                                            |
| E9            | SCL                                       | input               | input                               | input                                            |
| F3            | MDN2/D1                                   | output <sup>a</sup> | output (configurable)b              | output (configurable) <sup>b</sup>               |
| F4            | MDN0/D3                                   | output <sup>a</sup> | output (configurable) <sup>b</sup>  | output (configurable) <sup>b</sup>               |
| F5            | MCN/D5                                    | output <sup>a</sup> | output (configurable) <sup>b</sup>  | output (configurable) <sup>b</sup>               |
| F6            | MDN1/D7                                   | output <sup>a</sup> | output (configurable)b              | output (configurable) <sup>b</sup>               |
| F7            | MDN3/D9                                   | output <sup>a</sup> | output (configurable) <sup>b</sup>  | output (configurable) <sup>b</sup>               |
| F8            | HREF                                      | output <sup>a</sup> | output (configurable) <sup>b</sup>  | output (configurable) <sup>b</sup>               |
| F9            | SDA                                       | open-drain          | open-drain                          | open-drain                                       |
| F10           | RESETB                                    | input               | input                               | input                                            |
| G1            | XVCLK                                     | input               | input                               | input                                            |
| G7            | D10                                       | output <sup>a</sup> | output (configurable) <sup>b</sup>  | output (configurable) <sup>b</sup>               |
| G8            | GPIO1/VSYNC                               | input               | input (configurable) <sup>c</sup>   | input (configurable) <sup>c</sup>                |
| H2            | PCLK                                      | output <sup>a</sup> | output (configurable)b              | output (configurable) <sup>b</sup>               |
| H7            | D11                                       | output <sup>a</sup> | output (configurable)b              | output (configurable) <sup>b</sup>               |
|               | ted<br>8[5]: drive-value, 0x34<br>ble 1-3 | 88[4]: drive enable | 0/2/                                |                                                  |

a. tri-stated

GPIO control registers (sheet 1 of 2) table 1-3

| address | register name | default<br>value | R/W | description                                                                |
|---------|---------------|------------------|-----|----------------------------------------------------------------------------|
| 0x3489  | GPIO_OE       | 0x00             | RW  | GPIO Output Enable Bit[1]: GPIO1 output enable Bit[0]: GPIO0 output enable |
| 0x348A  | GPIO_O        | 0x00             | RW  | GPIO Output Value Bit[1]: GPIO1 output value Bit[0]: GPIO0 output value    |



b. 0x3488[5]: drive-value, 0x3488[4]: drive enable

see table 1-3

table 1-3 GPIO control registers (sheet 2 of 2)

| address | register name | default<br>value | R/W | description                                                                                                                                                                       |
|---------|---------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x348B  | GPIO_CTRL     | 0x04             | RW  | Bit[7:5]: gpio_sel0 001: Row trigger 010: Not used 011: Not used 100: PLL1 lock 101: PLL2 lock 110: Watchdog pulse Bit[4:3]: gpio_sel1 01: VSYNC 10: Not used 11: Sequencer GPIO1 |

pad equivalent circuit (sheet 1 of 2) table 1-4

| signal name                                                                                                                                       | equivalent circuit                |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| DOGND, DOVDD, HVDD2_CAP,<br>HVDD2, ATEST, SVDD_PIX_CAP,<br>SVDD_PIX, AGND, AGND_PIX                                                               | PAD DOGND                         |
| DVDD, SVDD, PVDD, AVDD18, EVDD,<br>AVDD_LO                                                                                                        | 5.98 Mohm 5.99 Mohm DOGND DOGND   |
| GPIO0/FSIN, GPIO1/VSYNC, HREF,<br>D10, D11, MDN3/D9, MDP3/D8,<br>MDN1/D7, MDP1/D6, MCN/D5,<br>MCP/D4, MDN0/D3, MDP0_D2,<br>MDN2/D1, MDP2/D0, PCLK | DOUT PAD  23.4 kohm  DOGND  DOGND |
| SDA                                                                                                                                               | DOGND PD PD to core               |



table 1-4 pad equivalent circuit (sheet 2 of 2)

| signal name | equivalent circuit                               |
|-------------|--------------------------------------------------|
| SCL         | PAD PD PD PD PD                                  |
| ТМ          | PAD DOVDD DOVDD DOVDD                            |
| RESETB      | DOGND DOVDD DOVDD DOVDD A5.963 kohm  PAD A1.1 pf |
| PWDNB       | PAD PVDD GND                                     |
| XVCLK       | PAD EN DOGND                                     |
| NVDD        | PAD DOGND                                        |

## 1.3 reference design

The silicon revision can be read from register 0x300D. figure 1-2 shows the power supply and signal connection of the OV2718 when using MIPI interface. The SCCB ID will be defined by voltage level of GPIO1 at power up, after hardware reset (RESETB pin low) and after software reset (0x3013[0] = 1): "6C" by default or defined by 0x300C when GPIO1 has a pull-down resistor; "20" when GPIO1 has a pull-up resistor, which is hard coded and cannot be changed.

figure 1-2 OV2718 MIPI reference schematic



figure 1-3 shows the power supply and signal connection of the OV2718 when using DVP interface.

figure 1-3 OV2718 DVP reference schematic



#### 1.3.1 external components

The pixel array is powered from 3.3V (SVDD). Analog supply is 1.8V (AVDD18). I/O pad power (DOVDD) is 1.8V. Core logic operates on 1.3V (DVDD). The high speed serial MIPI interface is supplied from 1.3V (EVDD). The OV2718 must use external power de-coupling capacitors to reduce noise. The default capacitor value is  $1\mu F$ . At power up, the power supplies should ramp up in 50  $\mu$ s or more to avoid in-rush current during ramp-up.

figure 1-4 OV2718 power supplies and recommended external decoupling



#### 1.3.2 power on reset (POR) generation

Reset can be controlled from the external pin. However, inside this chip, there is a power on reset generation function to auto detect core power at stable state.



### 1.4 power up sequence/boot sequence

figure 1-5 power on timing diagram



When power is applied to the chip, the analog POR module keeps the chip in reset mode until the voltage is high enough to start operation. When the analog POR is released, an additional 9500 XVCLK cycles are used to give some extra time for the system to stabilize (e.g., load OTP memory). To extend this period, keep the RESETB pin low. The chip will then enter software reset state (SW\_RESET). SW\_RESET can also be reached by any other state by writing the software reset bit over SCCB.

T<sub>SCCB</sub> starts from RESETB going high or when XVCLK is present, whichever is last. The XVCLK must be stable before reset mode is released since reset mode release is clocked by XVCLK. When it is finished, the standby state is reached and the sensor can be programmed over SCCB.

table 1-5 power on timing

| parameter         | min  | max | unit         |
|-------------------|------|-----|--------------|
| T <sub>PWDN</sub> | 1    | n/a | ms           |
| T <sub>RST</sub>  | 0    | n/a | ms           |
| T <sub>SCCB</sub> | 9500 | n/a | XVCLK cycles |



#### 1.4.1 power down sequence

When in standby mode, power down mode can be entered by pulling the PWDNB pin low. In this state, all internal clocks are gated and the internal regulator is set in a power-saving low-power mode. When the regulator resumes from low power mode 32767 XVCLK cycles are waited before turning on any clocks to ensure safe operation. The power down mode can only be entered from the standby mode.

#### 1.4.2 operating modes

A software reset is required to reset all registers back to their default values. Set register 0x3013[0] and the sensor will be in standby mode after the software reset. It is highly recommended to wait 10ms before programming other registers after a software reset.

The OV2718 supports the following modes:

- · reset mode
  - enabled when RESETB pin low
  - all modules brought to reset, including registers
  - IOs tri-stated
  - no active clocks
  - disabled SCCB
- power down mode (suspend mode)
  - enabled when PWDNB pin low
  - register values are not maintained
  - IOs de-activated (can be tri-stated or driven high or low by register control)
  - clock input is blocked to internal circuit logic control
  - internal clocks stopped
  - all sensor modules powered off, including SCCB
- · standby mode
  - asserted after power-up and after SCCB command register 0x3012[0]=0
  - all modules powered ON
  - pads are active
  - PLL stopped (if early activation is not enabled)
- streaming mode
  - image capture and output streaming enabled

#### 1.4.3 activation sequence

In standby mode, after setting all registers, including register 0x3012[0] = 1, the necessary analog modules and PLLs are turned on. When the PLLs are stable after 4096 XVCLK cycles, the main clocks are switched from XVCLK to the faster PLL clock. When Tinit is done, streaming is activated. Note that if the sensor re-enters streaming from standby mode, all registers starting with 0x7000 must be resent before setting 0x3012[0] = 1. To save activation time, register settings excluding register 0x3012[0] can also be sent after **section 1.4.4**, deactivation sequence, as long as there is no PWDNB or RESETB pulled down during standby.



#### 1.4.4 deactivation sequence

In streaming mode, by clearing register 0x3012[0], the chip will enter standby after finishing the current frame (finish is signaled by VSYNC at the DVP-FIFO). The main clock is switched from PLL to XVCLK clock. If early activation is not set, PLLs and analog modules are turned off. To further reduce the power consumption from the standby state, the PWDNB pin can be pulled low. When this pin is low, the chip is not accessible through SCCB.

All registers are reset to default values by writing the software reset bit over SCCB. It is highly recommended to wait 10ms before programming other registers after a software reset.

#### 1.4.5 early activation

For faster activation, the user can choose to power up the analog modules and PLLs in standby mode. Since the PLLs are dependent on the analog to be powered up, register 0x3014[2] must be set to turn on the analog modules and for early PLL startup to work. Early PLL startup is enabled by setting register 0x3014[1].



### 2 sensor architecture

figure 2-1 shows the top level block diagram of the OV2718 sensor.

figure 2-1 OV2718 block diagram



The sensor consists of three major functional blocks: image sensor core, image signal processor (ISP), and output interface.

The image sensor core receives the photo signal which generates electrical charge collected by the pixel photo diodes (PDs). During readout, the accumulated charge is converted to a voltage signal in the pixel. This signal is then amplified and converted to a digital signal by the analog-to-digital converter (ADC). Dark current and circuit offsets are compensated by the black level correction circuit (BLC). The correction is implemented purely in the digital domain. Dark current increases exponentially with temperature and the BLC can be configured to automatically re-trigger with changes in junction temperature, in addition to changes in gain.

The OV2718 offers dual conversion gain (DCG) HDR, which means switchable two conversion gain (CG) in one exposure (integration time) – low conversion gain (LCG) for large charge handling capacity in bright scenes and a high conversion gain (HCG) mode with increased sensitivity and low read noise for low-light scenes. Higher CG means higher sensitivity, as one signal electron can be more easily detected. Higher CG also means that the sensor will realize a reduction in read noise. The OV2718 also support a very short (VS) exposure.



The output from the HCG and LCG channels are combined in the sensor to create a 90 dB (16-bit) HDR output image. The sensor also supports staggered HDR for 120 dB (20-bit), but in this case the HDR combination with VS exposure is done externally. The ISP also supports lens correction (LENC), defect pixel correction (DPC), and DCG combine.

The processed linear or combined HDR image is formatted and output through the digital video port (DVP) interface or the MIPI/LVDS interface. Two on-chip phase lock loops (PLLs) generate the required clock signals for all blocks from the XVCLK input clock. The timing generator generates the control signals for the pixel array to reset the PD at the beginning of the exposure, to stop the exposure by reading out the accumulated charge, and also to generate the required control timing for the readout amplifier and ADC. In DVP mode, the horizontal synchronization reference (HREF), vertical synchronization (VSYNC, which can be configured to the GPIO pad), and pixel clock (PCLK) signals are also generated so the backend processor can receive the image data.

The one-time programmable (OTP) memory contains the DPC value, etc.

All functional blocks are controlled by registers. The host controller can program and read back through the SCCB interface.



# 3 image sensor core

figure 3-1 shows the top level block diagram of the OV2718 image sensor core.

figure 3-1 sensor core block diagram



The image sensor core consists of the active pixel array, row access control circuit, column parallel analog-to-digital converter (ADC) with gain control, and analog readout channel. A single analog readout channel is used for the processing of three capture channels (HCG, LCG, VS). This provides optimal matching between the capture channels. Gain and BLC are implemented in digital domain.

### 3.1 pixel array structure

The OV2718 sensor has an image array of 1936 columns by 1096 rows covered with color filters arranged in a Bayer pattern. **figure 3-2** shows the pixel array color filter layout. In addition to the active pixel rows, optical black (OB) pixel rows are embedded to serve as reference pixels for the black level correction (BLC). The OB rows are covered with a light shield (solid metal layer). In order to minimize non-ideal edge effects in the output image, it is not recommended to use the pixels at the lowest and highest row and column addresses.

The entire readable column: 1920 active columns + 8 active border columns (image quality guarantee) + 8 extra active border columns (no image quality guarantee) = 1936 column

The entire readable row: 1080 active rows + 8 active border rows (image quality guarantee) + 8 extra active border rows (no image quality guarantee) = 1096 rows



figure 3-2 pixel array region color filter layout



Each pixel has two switchable conversion gains (CG) to extend the dynamic range. Higher CG (HCG) means higher sensitivity, as one signal electron can be more easily detected. Lower CG (LCG) means lower sensitivity. The OV2718 supports two exposures with three capture readout, with one exposure with two captures in the spatial domain and the shortest exposure in the time domain (see figure 3-3).

figure 3-3 exposures and captures diagram



The integration time for VS ( $T_{VS}$ ) will always start after ( $T_{HCG}/T_{LCG}$ ) finish. The sampling point is (VS exposure time in rows + 1) rows after, but the  $T_{VS}$  start can move from end of  $T_{HCG}/T_{LCG}$  to just before sampling of  $T_{VS}$  (see **figure 3-4**).



figure 3-4 integration time diagram



The OV2718 can operate in three modes:

- · dual exposure mode: HDR mode with all two exposures, three captures with DCG (HCG and LCG) and VS valid
- HDR mode with DCG exposures with HCG and LCG
- · single exposure mode: HDR mode with only DCG (HCG and LCG) valid
- · linear mode: linear mode using one exposure (HCG or LCG) valid

### 3.2 pixel array access

The readout window is fully programmable from 256 to 1936 in steps of 4 (8 in sub-sampling) in the horizontal direction and 20 to 1096 in steps of 2 (4 in sub-sampling) in the vertical direction. Start address must be at an even row and column and end address must be at an odd row and column address in order to preserve the Bayer pattern order. The 'crop' address in registers 0x30A0~0x30A7 programs the sensor core readout window and can be set freely within the pixel array. The start address should always be an even number, while the end address should always be an odd number. The crop window is programmed larger than the processed output image resolution because the ISP uses extra rows and columns for the image processing algorithms (e.g., defect pixel correction).

figure 3-5 pixel array access diagram





# 3.3 mirror and flip

The pixel array can be accessed in the reverse order in column and row directions (i.e., the image can be horizontally mirrored and vertically flipped). Refer to **figure 3-6**. Image flip is controlled by register 0x30C0[3]. The image mirror setting is shown in **table 3-1**. The sensor needs to be in standby mode when implementing mirror or flip.

table 3-1 register setting for mirror

| register name              | register address | value                |
|----------------------------|------------------|----------------------|
| mirror                     | 0x30C0[2]        | 1                    |
| odp_h_offs_I               | 0x30A9           | 1                    |
| odp_h_size_h, odp_h_size_l | 0x30AC, 0x30AD   | crop window size - 2 |
| cfa_pattern                | 0x3252[0]        | 1                    |

figure 3-6 horizontal mirror and vertical flip samples



# 3.4 sub-sampling

The pixel array can be sub-sampled by a factor of 2 in both horizontal and vertical directions, controlled by register 0x30BF[1:0]. The sub-sampling is done in the sensor core. The ISP processes the output from the sensor core as a continuous stream of pixel values and generates a lower resolution output image. The horizontal and vertical sub-sampling can be programmed independently. The vertical sub-sampling enables a higher frame rate since the number of rows per frame is reduced, whereas the horizontal sub-sampling will not enable a higher frame rate since the number of clock periods per row is not reduced when horizontal sub sampling is enabled.

figure 3-7 horizontal and vertical sub-sampling





### 3.5 frame timing and maximum frame rate

The OV2718 employs an electronic rolling shutter (ERS) for exposure control (see **figure 3-8**). The pixel array is first reset row by row and when the exposure time has elapsed, the readout of the pixel array is done row by row.



figure 3-8 row address versus time graph

The timing generator generates all the control signals based on a row counter and column counter. Refer to figure 3-9 for the frame timing. The row period consists of an active output period and a horizontal blanking period. A vertical blanking period is also required to perform frame-based operation. The vertical blanking period seen by the backend processor is usually longer than the internal vertical blanking because the BLC is reading the optical black rows required to perform the correction.

A minimum number of clock periods are required to complete all the required operations per row (blanking time). Refer to **section 5** for details.





figure 3-9 frame output timing diagram

The maximum frame rate is determined by the maximum pixel clock, total number of pixels read out of the entire frame and minimum horizontal/vertical blanking time. The system clock and the minimum blanking time are usually fixed for a given design and the frame rate is dependent on the number of pixels read out. If the requested output image size (ODP size) is smaller than the full pixel array, it is not necessary to read out the whole pixel array, thus; the frame rate can be increased by cropping and/or sub-sampling the pixel array (see figure 3-9 and figure 3-7). table 3-2 and table 3-3 list the most common image sizes and maximum frame rates that the sensor can achieve. Other image sizes are also possible by cropping and/or sub-sampling. Refer to section 5 output interface for details.



supported output formats and frame rates for MIPI/LVDS table 3-2

| maximum frame rate supported via MIPI/LVDS (960 Mbps/lane) interface |                                  |                    |  |  |  |
|----------------------------------------------------------------------|----------------------------------|--------------------|--|--|--|
| format                                                               |                                  | maximum frame rate |  |  |  |
| linear                                                               | 12b                              | 30 fps             |  |  |  |
| iiileai                                                              | 10b                              | 30 fps             |  |  |  |
|                                                                      | 16b DCG+12b VS                   | 30 fps             |  |  |  |
| dual avenaura LIDD                                                   | 12b compressed DCG+12b VS        | 30 fps             |  |  |  |
| dual exposure HDR                                                    | 3x12b (3x10b) DCG                | 30 fps (30 fps)    |  |  |  |
|                                                                      | 12b RAW DCG (HCG or LCG)+ 12b VS | 30 fps             |  |  |  |
|                                                                      | 16b DCG                          | 30 fps             |  |  |  |
| single exposure HDR                                                  | 12b compressed DCG               | 30 fps             |  |  |  |
|                                                                      | 2x12b DCG                        | 30 fps             |  |  |  |

table 3-3 supported output formats and frame rates for DVP

| maximum frame rate supported via DVP (96 MHz) interface |                                  |                                       |  |  |  |
|---------------------------------------------------------|----------------------------------|---------------------------------------|--|--|--|
| format                                                  |                                  | maximum frame rate                    |  |  |  |
| linear                                                  | 12b                              | 30 fps                                |  |  |  |
| ilileai                                                 | 10b                              | 30 fps                                |  |  |  |
|                                                         | 12b compressed DCG+12b VS        | 21 fps                                |  |  |  |
| dual exposure HDR                                       | 3x12b DCG                        | 14 fps                                |  |  |  |
|                                                         | 12b RAW DCG (HCG or LCG)+ 12b VS | 21 fps                                |  |  |  |
| aingle evaceure HDB                                     | 12b compressed DCG               | 30 fps                                |  |  |  |
| single exposure HDR                                     | 2x12b DCG                        | 21 fps                                |  |  |  |
| ·                                                       |                                  | · · · · · · · · · · · · · · · · · · · |  |  |  |

timing control registers (sheet 1 of 2) table 3-4

| address | register name | default<br>value | R/W | description                        |
|---------|---------------|------------------|-----|------------------------------------|
| 0x30A0  | CROP_H_ST_H   | 0x00             | RW  | Start Address Horizontal High Byte |
| 0x30A1  | CROP_H_ST_L   | 0x00             | RW  | Start Address Horizontal Low Byte  |



table 3-4 timing control registers (sheet 2 of 2)

|                                      | <u> </u>                           | •                            |                |                                                                                                                                                                                                             |
|--------------------------------------|------------------------------------|------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address                              | register name                      | default<br>value             | R/W            | description                                                                                                                                                                                                 |
| 0x30A2                               | CROP_V_ST_H                        | 0x00                         | RW             | Start Address Vertical High Byte                                                                                                                                                                            |
| 0x30A3                               | CROP_V_ST_L                        | 0x00                         | RW             | Start Address Vertical Low Byte                                                                                                                                                                             |
| 0x30A4                               | CROP_H_END_H                       | 0x07                         | RW             | End Address Horizontal High Byte                                                                                                                                                                            |
| 0x30A5                               | CROP_H_END_L                       | 0x8F                         | RW             | End Address Horizontal Low Byte                                                                                                                                                                             |
| 0x30A6                               | CROP_V_END_H                       | 0x04                         | RW             | End Address Vertical High Byte                                                                                                                                                                              |
| 0x30A7                               | CROP_V_END_L                       | 0x47                         | RW             | End Address Vertical Low Byte                                                                                                                                                                               |
| 0x30A8                               | ODP_H_OFFS_H                       | 0x00                         | RW             | Output Data Path Horizontal Offs High Byte                                                                                                                                                                  |
| 0x30A9                               | ODP_H_OFFS_L                       | 0x00                         | RW             | Output Data Path Horizontal Offs Low Byte                                                                                                                                                                   |
| 0x30AA                               | ODP_V_OFFS_H                       | 0x00                         | RW             | Output Data Path Vertical Offs High Byte                                                                                                                                                                    |
| 0x30AB                               | ODP_V_OFFS_L                       | 0x00                         | RW             | Output Data Path Vertical Offs Low Byte                                                                                                                                                                     |
| 0x30AC                               | ODP_H_SIZE_H                       | 0x07                         | RW             | Output Data Path Horizontal Size High Byte                                                                                                                                                                  |
| 0x30AD                               | ODP_H_SIZE_L                       | 0x90                         | RW             | Output Data Path Horizontal Size Low Byte                                                                                                                                                                   |
| 0x30AE                               | ODP_V_SIZE_H                       | 0x04                         | RW             | Output Data Path Vertical Size High Byte                                                                                                                                                                    |
| 0x30AF                               | ODP_V_SIZE_L                       | 0x4A                         | RW             | Output Data Path Vertical Size Low Byte                                                                                                                                                                     |
| 0x30B0                               | HTS_H                              | 0x09                         | RW             | Line Length High Byte                                                                                                                                                                                       |
| 0x30B1                               | HTS_L                              | 0x98                         | RW             | Line Length Low Byte                                                                                                                                                                                        |
| 0x30B2                               | VTS_H                              | 0x04                         | RW             | Frame Length High Byte                                                                                                                                                                                      |
| 0x30B3                               | VTS_L                              | 0x65                         | RW             | Frame Length Low Byte                                                                                                                                                                                       |
| 0x30B4                               | EXTRA_DELAY_H                      | 0x00                         | RW             | (fs_delay) Last Row Can Be Extended by This<br>Number of Clocks. Reset by sensor_ctrl.extra_ctrl                                                                                                            |
| 0x30B5                               | EXTRA_DELAY_L                      | 0x00                         | RW             | (fs_delay) Last Row Can Be Extended by This Number of Clocks. Reset by sensor_ctrl.extra_ctrl                                                                                                               |
| 0x30B1<br>0x30B2<br>0x30B3<br>0x30B4 | HTS_L  VTS_H  VTS_L  EXTRA_DELAY_H | 0x98<br>0x04<br>0x65<br>0x00 | RW<br>RW<br>RW | Line Length Low Byte  Frame Length High Byte  Frame Length Low Byte  (fs_delay) Last Row Can Be Extended by This Number of Clocks. Reset by sensor_ctrl.extra_  (fs_delay) Last Row Can Be Extended by This |

In modes using on-chip combination, (ODP\_V\_OFFS\_H, ODP\_V\_OFFS\_L) must be set to zero and (ODP\_V\_SIZE\_H, ODP\_V\_SIZE\_L) must be equal to [(CROP\_V\_END\_H, CROP\_V\_END\_L) - (CROP\_V\_ST\_H, CROP\_V\_ST\_L) + 1 +  $2*Show\_emb\_rows$ ].



## 3.6 exposure control

The OV2718 has two exposure and channel: DCG (HCG or LCG) and VS. Their exposure time can be set manually in registers:

- Minimum exposure is one line. Maximum exposure is VTS -2 lines
- {0x30B6[7:0], 0x30B7[7:0]} for DCG (HCG or LCG) exposure time
- {0x30B8[7:0], 0x30B9[7:0]} for integer part of VS exposure time, 0x30BA[4:0] for fractional part of VS exposure time. Fractional value is represented by N/32, which N (in decimal) is the register value of 0x30BA

All exposure time values are represented by the unit of row time.

where SCLK is the system clock and HTS is the horizontal total size {0x30B0, 0x30B1}.

The actual exposure time value of the current frame can be read back from 0x30C9[7:0]~0x30CA[7:0] for DCG (HCG or LCG).

The OV2718 has a restriction for changing VS exposure time. If deltaVS is negative (VS exposure time is reduced), it will be limited as following:

$$\frac{\text{max\_neg\_deltaVS} = \text{vts} - (16 + (\frac{\text{crop\_v\_end} - \text{crop\_v\_start} + 1}{(1 + \text{Vsub2})})}{(1 + \text{Vsub2})}$$

where VTS is the vertical total size {0x30B2, 0x30B3}. Vsub2 is the sub-sampling defined by 0x30BF[1]. VS exposure time can never be reduced faster than max\_neg\_deltaVS. If deltaVS is defined larger than the max\_neg\_deltaVS, the sensor will automatically reduce VS exposure time with max\_neg\_deltaVS frame by frame gradually until target VS exposure time has been reached.

For example, if the sensor has the following setting in dual exposure mode:

- crop\_v\_start = 0; crop\_v\_end = 1095
- VTS = 1125
- no sub sampling

If VS exposure time is changed from 40 to 8, VS exposure time will change like this:

Frame0: VS exposure time = 40

Frame1: VS exposure time = 27 (deltaVS = -13)

Frame2: VS exposure time = 14 (deltaVS = -13)

Frame3: VS exposure time = 8 (deltaVS = -6, target VS exposure time reached)



table 3-5 exposure control registers

| register name | default<br>value                                                                                        | R/W                                                                                                                                                                                                                                                                                                                                                                                                  | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HTS_H         | 0x09                                                                                                    | RW                                                                                                                                                                                                                                                                                                                                                                                                   | Line Length High Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| HTS_L         | 0x98                                                                                                    | RW                                                                                                                                                                                                                                                                                                                                                                                                   | Line Length Low Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VTS_H         | 0x04                                                                                                    | RW                                                                                                                                                                                                                                                                                                                                                                                                   | Frame Length High Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VTS_L         | 0x65                                                                                                    | RW                                                                                                                                                                                                                                                                                                                                                                                                   | Frame Length Low Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CEXP_DCG_H    | 0x00                                                                                                    | RW                                                                                                                                                                                                                                                                                                                                                                                                   | Frame DCG (HCG/LCG) Exposure Time (Coarse/in Rows) High Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| CEXP_DCG_L    | 0x10                                                                                                    | RW                                                                                                                                                                                                                                                                                                                                                                                                   | Frame DCG (HCG/LCG) Exposure Time (Coarse/in Rows) Low Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CEXP_VS_H     | 0x00                                                                                                    | RW                                                                                                                                                                                                                                                                                                                                                                                                   | Frame Very Short Exposure Time (in Rows)<br>High Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CEXP_VS_L     | 0x02                                                                                                    | RW                                                                                                                                                                                                                                                                                                                                                                                                   | Frame Very Short Exposure Time (in Rows) Low Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| FEXP_VS       | 0x10                                                                                                    | RW                                                                                                                                                                                                                                                                                                                                                                                                   | Desired Fractional Very Short Exposure Time (Actual Value Will Be Adjusted)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| EXP_DCG_H     | -11                                                                                                     | R                                                                                                                                                                                                                                                                                                                                                                                                    | Frame DCG (HCG/LCG) Exposure Time (in Rows) High Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| EXP_DCG_L     | -                                                                                                       | R                                                                                                                                                                                                                                                                                                                                                                                                    | Frame DCG (HCG/LCG) Exposure Time (in Rows) Low Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| EXP_VS_H      | -                                                                                                       | R                                                                                                                                                                                                                                                                                                                                                                                                    | Frame Very Short Exposure Time (in Rows)<br>High Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| EXP_VS_L      | -                                                                                                       | R                                                                                                                                                                                                                                                                                                                                                                                                    | Frame Very Short Exposure Time (in Rows)<br>Low Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| EXP_VS_F      | -                                                                                                       | R                                                                                                                                                                                                                                                                                                                                                                                                    | Fractional Very Short Exposure Time (Actual Adjusted Value). N/32 of a Row                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|               | HTS_H HTS_L VTS_H VTS_L CEXP_DCG_H CEXP_DCG_L CEXP_VS_H CEXP_VS_L FEXP_VS EXP_DCG_H EXP_DCG_L EXP_DCG_L | HTS_H         0x09           HTS_L         0x98           VTS_H         0x04           VTS_L         0x65           CEXP_DCG_H         0x00           CEXP_DCG_L         0x10           CEXP_VS_H         0x00           CEXP_VS_L         0x02           FEXP_VS         0x10           EXP_DCG_H         -           EXP_DCG_L         -           EXP_VS_H         -           EXP_VS_L         - | register name         Value         R/W           HTS_H         0x09         RW           HTS_L         0x98         RW           VTS_H         0x04         RW           VTS_L         0x65         RW           CEXP_DCG_H         0x00         RW           CEXP_DCG_L         0x10         RW           CEXP_VS_H         0x02         RW           FEXP_VS_L         0x10         RW           EXP_DCG_H         -         R           EXP_DCG_L         -         R           EXP_VS_H         -         R           EXP_VS_L         -         R           EXP_VS_L         -         R |

When cropping window is changed from a lower address to a higher address in the vertical direction, exposure must be limited to be equal or less than VTS - (crop\_start\_new - crop\_start\_old) - 1. Otherwise, there will be two corrupt frames. Gain can be added to maintain the same brightness during the transition.



## 3.7 black level calibration (BLC)

The black level correction (BLC) function is used to set the pixel output of a complete black object to a programmable pedestal value in all kinds of lighting conditions. Due to circuit offset and pixel dark current, the pixel output level of a black object is normally non-zero. The OV2718 calibrates the black level of the active pixel by subtracting the true optical black pixel output.

The target BLC pedestal value for HCG, LCG, and VS channels are set by registers {0x3160, 0x3161}, {0x3162, 0x3163}, and {0x3164, 0x3165}, respectively. The pedestals are 12-bit values. The ISP will subtract the pedestal value early in the signal processing path.

When the BLC is enabled, the active pixel output value will be limited to 0xFFF after subtracting the optical black pixel value. The BLC value can be manually overridden enabled by the registers 0x3140[4] for HCG and 0x3140[5] for LCG and 0x3140[6] for VS. In this case, the BLC function is disabled.

#### 3.7.1 advanced operation of the BLC

The BLC is based on measuring the value at the center of the distribution of the optical black reference pixels and applying digital correction to bring the center to the predefined target value. The center of the pixel distribution is estimated from a combination of median and average filtering. The filtering for the BLC is based on the middle 1024 columns of the 8 optical dark rows. Only the values closest to the horizontal center of each row are used in order to minimize influence from any edge effects in the array.

During normal operation, dark current is expected to change slowly with time. During slow changes, the BLC in the OV2718 will not change the correction value before a certain delta is measured. This triggering is configurable in the blc\_trigger\_threshold registers for HCG, LCG, and VS exposures in registers 0x314F, 0x3150, and 0x3151, respectively. When one of these thresholds is crossed, the correction value is updated with an exponential moving average smoothing filter. The fractional smoothing factor is configurable in 0x3141 and affects the  $\alpha$  in:

 $correction_{FILTER} = correction_{LAST} + \alpha \times (correction_{NEW} - correction_{LAST}), 0 \le \alpha \le 1$ 

where  $\alpha$  is encoded as a 5-bit register value, so that  $\alpha$  = (smoothing+1)/32. Setting smoothing to 0 means that no update is applied, while setting smoothing to 31 means that the new value is directly applied without smoothing.

Triggering the BLC is done to avoid changing the BLC correction on every frame, possibly leading to unwanted flickering. When the BLC is in trigger-mode, it is disabled (dark-level is not updated) until a condition (trigger) happens. There are multiple sources of triggers for the BLC:

- restart frame triggering
- exposure changed triggering
- · gain changed triggering
- threshold triggering
- manual triggering (register write)



When triggered, the BLC is updated in a number of frames determined by restart\_frames register (0x3156). Two kinds of responses can be taken:

- Hard trigger, where the first frame is applied directly (no filtering), while restart\_frames registers are run with filtering. If direct application is wanted for all restart\_frames, set smoothing to maximum.
- · Soft trigger, where blc\_restart\_frames are applied with filtering.

Restart frame, exposure, or gain changed are always hard triggers. Threshold and manual triggers can be either hard or soft. There are two thresholds for each exposure. The hard threshold will always cause a hard trigger while the main threshold can be programmed to be soft or hard like in previous sensors. A trigger will always cause BLC for all exposures to be triggered. It is assumed that the VS exposure is lower than the DCG exposure when triggered, ensuring that the VS exposure is triggered for the same frame as the DCG exposure.

Threshold triggering occurs when the absolute difference between current measured dark level and currently applied dark level is larger than a configurable amount. All three captures are monitored and can cause a threshold trigger.

If triggering is not enabled, the BLC will be operating in every frame. When using filter mode, triggers can still cause hard triggers.

After a trigger, it is possible to have the BLC soft-triggered for a number of frames, restart\_frames register (0x3156). This can help average noise over multiple frames after a hard trigger.

It is possible to disable the threshold crossed triggers by writing the blc\_trigger\_threshold registers to 0xFF. It is also possible to handle the threshold crossed triggers as hard triggers by setting the 0x314E[1] bit to 1.

Manual triggering is possible by writing a 1 to the 0x314E[0] bit. Note that this bit must be manually cleared. To manually cause a hard-trigger, the 0x314E[1] bit must also be set.

The maximum correction value can be programmed by registers blc max\_correction (0x3158 and 0x3159).

table 3-6 BLC control registers (sheet 1 of 5)

| address | register name | default<br>value | R/W | descriptio                                  |                                                                                                                                                                                                                                                                                                                                                     |
|---------|---------------|------------------|-----|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3140  | BLC_CTRL      | 0x02             | RW  | Bit[7]: Bit[6:4]:  Bit[3]:  Bit[2]: Bit[1]: | Not used blc_override_en Use manual BLC values from the blc_override_* registers. Separate enable for HCG (bit[4]), LCG (bit[5]), and VS (bit[6]) exposures blc_cont_update_mode Enable BLC recalculation on every frame Not used blc_dither_en Enable dithering on unused sub-LSBS of incoming data show_dark_rows Show the dark rows in the image |



BLC control registers (sheet 2 of 5) table 3-6

| address | register name      | default<br>value | R/W | description                                                                                              |
|---------|--------------------|------------------|-----|----------------------------------------------------------------------------------------------------------|
| 0x3141  | BLC_SMOOTHING      | 0x07             | RW  | Filter Coefficient Alpha = (Smoothing+1)/32 If zero, new value is not used.                              |
| 0x3142  | D_VALUE_HCG        | 0x00             | RW  | Signed Fractional (/256) Value Between<br>-128/256 and 128/256 to Adjust DL'=DL(1+D)<br>for HCG Exposure |
| 0x3143  | D_VALUE_LCG        | 0x00             | RW  | Signed Fractional (/256) Value Between<br>-128/256 and 128/256 to Adjust DL'=DL(1+D)<br>for LCG Exposure |
| 0x3144  | D_VALUE_VS         | 0x00             | RW  | Signed Fractional (/256) Value Between -128/256 and 128/256 to Adjust DL'=DL(1+D) for VS Exposure        |
| 0x3145  | K_OFFSET_HCG       | 0x00             | RW  | Signed Offset to Adjust<br>DL' = DL + K × again/16 for HCG Exposure                                      |
| 0x3146  | K_OFFSET_LCG       | 0x00             | RW  | Signed Offset to Adjust DL' = DL + K × again/16 for LCG Exposure                                         |
| 0x3147  | K_OFFSET_VS        | 0x00             | RW  | Signed Offset to Adjust DL' = DL + K × again/16 for VS Exposure                                          |
| 0x3148  | BLC_OVERRIDE_HCG_H | 0x00             | RW  | Manual BLC Override Value for HCG Exposure MSB                                                           |
| 0x3149  | BLC_OVERRIDE_HCG_L | 0x00             | RW  | Manual BLC Override Value for HCG Exposure LSB                                                           |
| 0x314A  | BLC_OVERRIDE_LCG_H | 0x00             | RW  | Manual BLC Override Value for LCG<br>Exposure MSB                                                        |
| 0x314B  | BLC_OVERRIDE_LCG_L | 0x00             | RW  | Manual BLC Override Value for LCG<br>Exposure LSB                                                        |
| 0x314C  | BLC_OVERRIDE_VS_H  | 0x00             | RW  | Manual BLC Override Value for VS Exposure MSB                                                            |
| 0x314D  | BLC_OVERRIDE_VS_L  | 0x00             | RW  | Manual BLC Override Value for VS Exposure LSB                                                            |



BLC control registers (sheet 3 of 5) table 3-6

|         |                               | default |     |                                                                                                                                                                                                                      |
|---------|-------------------------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name                 | value   | R/W | description                                                                                                                                                                                                          |
| 0x314E  | BLC_TRIGGER                   | 0x1C    | RW  | Bit[7:5]: Not used Bit[4]: blc_exp_changed_trig_en                                                                                                                                                                   |
| 0x314F  | BLC_TRIGGER_THRE_<br>HCG      | 0x10    | RW  | Threshold for Triggering of BLC for HCG Exposure (no sub-LSBs)  0xFF will turn threshold triggering off.  Difference between dark level for current frame and applied correction is compared to threshold.           |
| 0x3150  | BLC_TRIGGER_THRE_<br>LCG      | 0x10    | RW  | Threshold for Triggering of BLC for LCG Exposure (no sub-LSBs)  0xFF will turn threshold triggering off.  Difference between dark level for current frame and applied correction is compared to threshold.           |
| 0x3151  | BLC_TRIGGER_THRE_VS           | 0x10    | RW  | Threshold for Triggering of BLC for VS Exposure (no sub-LSBS). 0xFF Will Turn Threshold Triggering Off. The Difference Between Dark Level for Current Frame and Applied Correction Is Compared to the Threshold.     |
| 0x3152  | BLC_TRIGGER_THRE_<br>HARD_HCG | 0x80    | RW  | Threshold for Hard Triggering of BLC for HCG Exposure (no sub-LSBs)  0xFF will turn hard threshold triggering off.  Difference between dark level for current frame and applied correction is compared to threshold. |
| 0x3153  | BLC_TRIGGER_THRE_<br>HARD_LCG | 0x80    | RW  | Threshold for Hard Triggering of BLC for LCG Exposure (no sub-LSBs)  0xFF will turn hard threshold triggering off.  Difference between dark level for current frame and applied correction is compared to threshold. |



BLC control registers (sheet 4 of 5) table 3-6

| address | register name                | default<br>value | R/W | description                                                                                                                                                                                                                |
|---------|------------------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3154  | BLC_TRIGGER_THRE_HA<br>RD_VS | 0x80             | RW  | Threshold for Hard Triggering of BLC for VS Exposure (no sub-LSBS). 0xFF Will Turn Hard Threshold Triggering Off. The Difference Between Dark Level for Current Frame and Applied Correction Is Compared to the Threshold. |
| 0x3155  | DITHER_GAIN_<br>THRESHOLD    | 0x00             | RW  | Gain Threshold for Enabling Dither<br>Compared to upper 8 bits of digital gain value<br>(a value of 0 means always enabled)                                                                                                |
| 0x3156  | RESTART_FRAMES               | 0x01             | RW  | Number of Frames With Continuous Update<br>After Restart (0xFF is always triggered, 0x00<br>will give 1 frame)                                                                                                             |
| 0x3157  | AB_CTRL                      | 0x00             | RW  | Controls AB Mode Operation Bit[7:2]: Not used Bit[1]: Bframe Selects between A (0) and B (1) frames Bit[0]: ab_mode Enable AB mode                                                                                         |
| 0x3158  | BLC_MAX_CORRECTION<br>_H     | 0x0F             | RW  | Maximum Value of BLC Correction MSB                                                                                                                                                                                        |
| 0x3159  | BLC_MAX_CORRECTION _L        | 0xFF             | RW  | Maximum Value of BLC Correction LSB                                                                                                                                                                                        |
| 0x315A  | DIG_GAIN_HCG_H               | 0x01             | RW  | Digital Gain for HCG MSB (Format 6.8)                                                                                                                                                                                      |
| 0x315B  | DIG_GAIN_HCG_L               | 0x00             | RW  | Digital Gain for HCG LSB                                                                                                                                                                                                   |
| 0x315C  | DIG_GAIN_LCG_H               | 0x01             | RW  | Digital Gain for LCG MSB (Format 6.8)                                                                                                                                                                                      |
| 0x315D  | DIG_GAIN_LCG_L               | 0x00             | RW  | Digital Gain for LCG LSB                                                                                                                                                                                                   |
| 0x315E  | DIG_GAIN_VS_H                | 0x01             | RW  | Digital Gain for VS MSB (Format 6.8)                                                                                                                                                                                       |
| 0x315F  | DIG_GAIN_VS_L                | 0x00             | RW  | Digital Gain for VS LSB                                                                                                                                                                                                    |
| 0x3160  | BLC_TARGET_HCG_H             | 0x00             | RW  | Black Level Target HCG Exposure High Byte                                                                                                                                                                                  |
| 0x3161  | BLC_TARGET_HCG_L             | 0x20             | RW  | Black Level Target HCG Exposure Low Byte                                                                                                                                                                                   |
| 0x3162  | BLC_TARGET_LCG_H             | 0x00             | RW  | Black Level Target LCG Exposure High Byte                                                                                                                                                                                  |
| 0x3163  | BLC_TARGET_LCG_L             | 0x20             | RW  | Black Level Target LCG Exposure Low Byte                                                                                                                                                                                   |
| 0x3164  | BLC_TARGET_VS_H              | 0x00             | RW  | Black Level Target VS Exposure High Byte                                                                                                                                                                                   |
| 0x3165  | BLC_TARGET_VS_L              | 0x20             | RW  | Black Level Target VS Exposure Low Byte                                                                                                                                                                                    |



BLC control registers (sheet 5 of 5) table 3-6

| address | register name      | default<br>value | R/W | description                                                          |
|---------|--------------------|------------------|-----|----------------------------------------------------------------------|
| 0x3166  | DIG_GAIN_FS2_HCG_H | _                | R   | Read Back of Frame Synchronized Digital Gain for HCG Exposure MSB    |
| 0x3167  | DIG_GAIN_FS2_HCG_L | -                | R   | Read Back of Frame Synchronized Digital Gain for HCG Exposure LSB    |
| 0x3168  | DIG_GAIN_FS2_LCG_H | -                | R   | Read Back of Frame Synchronized Digital Gain for LCG Exposure MSB    |
| 0x3169  | DIG_GAIN_FS2_LCG_L | _                | R   | Read Back of Frame Synchronized Digital<br>Gain for LCG Exposure LSB |
| 0x316A  | DIG_GAIN_FS2_HCG_H | -                | R   | Read Back of Frame Synchronized Digital<br>Gain for HCG Exposure MSB |
| 0x316B  | DIG_GAIN_FS2_VS_L  | -0/              | R   | Read Back of Frame Synchronized Digital<br>Gain for VS Exposure LSB  |
|         |                    | 4                |     |                                                                      |



#### 3.8 PLL

PLL settings can only be changed during sensor standby mode (0x3012 = 0).

#### figure 3-10 PLL1 control diagram

#### PLL 1



In order to reduce EMI's impact, this PLL also supports spread spectrum mode (SSM). Spread profile is a triangular waveform spread. The spectrum can be up spread, both side spread, or down spread depending on the input setting dsm[19:0]. Tssc is the modulation period. Fssc (1/Tssc) is the modulation frequency, which is about 30 kHz $\sim$ 33 kHz in many interface designs. DeltaF is modulation amplitude, which is normally smaller than 5000 ppm. For example, if normal clock frequency Fo = 1 GHz, then 5000 ppm = 5000  $\times$  Fo/1e6 = 5MHz.

$$Fmax = \frac{RefClk}{PreDiv} \cdot [2 * pdiv[7:0] + 7 + sdiv + dsm[19:10] \cdot (\frac{1}{2^9})]$$

$$Fmin = \frac{RefClk}{PreDiv} \cdot [2 * pdiv[7:0] + 7 + sdiv + dsm[9:0] \cdot (\frac{1}{2^9})]$$

table 3-7 PLL control registers (sheet 1 of 2)

| address | register name | default<br>value | R/W | description                  |
|---------|---------------|------------------|-----|------------------------------|
| 0x3004  | PCLK_PLL_PRE  | 0x06             | RW  | PCLK PLL Pre Divider         |
| 0x3005  | PCLK_PLL_PDIV | 0x7B             | RW  | PCLK PLL Div 1 (1~256)       |
| 0x3006  | PCLK_PLL_SDIV | 0x00             | RW  | PCLK PLL Div 2               |
| 0x3007  | PCLK_PLL_POST | 0x07             | RW  | PCLK PLL Post Divider (1~16) |

table 3-7 PLL control registers (sheet 2 of 2)

| address | register name      | default<br>value | R/W | description                                                                                                                                                                                                                                          |
|---------|--------------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3008  | PCLK_PLL_CTRL1     | 0x01             | RW  | Bit[7:2]: Not used Bit[1]: pclk_pll_mipi_div Divide frequency to MIPI/LVDS by 2 Bit[0]: pclk_pll_enable Enable PLL1                                                                                                                                  |
| 0x3009  | PCLK_PLL_CTRL2     | 0x00             | RW  | Bit[7]: Not used Bit[6:5]: ssc_cntstep Select SSC counter step number Bit[4:2]: ssc_cntck Set SSC counter frequency Bit[1]: ssc_en Enable SSC mode Bit[0]: frac_en Enable fractional mode                                                            |
| 0x3017  | PCLK_PLL_DSM_MAX_H | 0x00             | RW  | PCLK PLL Fractional Div[19:18] (SSC Maximum High Byte)                                                                                                                                                                                               |
| 0x3018  | PCLK_PLL_DSM_MAX_L | 0x00             | RW  | PCLK PLL Fractional Div[17:10] (SSC Maximum Low Byte)                                                                                                                                                                                                |
| 0x3019  | PCLK_PLL_DSM_MIN_H | 0x00             | RW  | PCLK PLL Fractional Div[9:8] (SSC Minimum High Byte)                                                                                                                                                                                                 |
| 0x301A  | PCLK_PLL_DSM_MIN_L | 0x00             | RW  | PCLK PLL Fractional Div[7:0] (SSC Minimum Low Byte)                                                                                                                                                                                                  |
| 0x301B  | PCLK_PLL_CONFIG    | 0x01             | RW  | Bit[7:6]: lock_precision     Lock detector precision     resolution setting Bit[5:4]: lock_cntref     Lock detector counter setting Bit[3]: fastlock_disable     0: Enable fast locking     1: Disable fast locking Bit[2:0]: Cp Charge pump current |



# 4 image processor

figure 4-1 shows the top level block diagram of the OV2718 image processor.

figure 4-1 image processor block diagram



The ISP receives image data from the sensor core and includes modules for RAW image processing. The video stream arrives as 12-bit parallel data separated in high conversion gain (HCG), low conversion gain (LCG) and very short (VS) exposure channels. Unused rows and columns are cut before further processing. After processing the data from the ISP, it is configured to the correct output format in the output interface.

One of the first processing steps in the ISP is to correct the shading caused by lens fall off (LENC). Digital gain is then applied to make the image white balanced (AWB gain). Defect pixel and clusters (DPC) are corrected on-the-fly for each captures. After that the DCG exposures (HCG and LCG) are combined into a 16-bit HDR image (DCG combine). In the transition area, the data is linearly combined.



### 4.1 test pattern

For testing purposes, the OV2718 offers analog and digital test patterns. The analog test pattern is a color bar as an overlay image (test pattern applied on pixel output to exercise the whole analog readout channel) and is enabled by setting register 0x303A[5] = 1. The intensity of this color bar can be controlled by register 0x303A[2:0] and the order of colors can be swapped by setting register 0x303A[3] = 1. The OV2718 also offers two digital effects for the test patterns: transparent effect and rolling bar effect. The digital test pattern function is enabled by register 0x3253[7] and the test pattern is selected by register 0x3253[6:0]. The test patterns are only available if the ISP is enabled (0x3250[0] = 1). The test patterns are processed by the ISP and outputted as regular images. However, they are unaffected by sensor exposure time and digital gain.

#### 4.1.1 analog color bar overlay

The analog color bar overlay is enabled by setting register 0x303A[5] = 1, the overlay patterns are selected by programming 0x303A[4:3] (see **figure 4-2**) and the color intensity is adjusted by programming register 0x305A[2:0]. **figure 4-2** also shows how the color bar patterns are mapped to the physical row and column addresses. The location of the mid-array rows, where the patterns are swapped, as well as the color bar borders, remain the same regardless if the image is cropped or not.

figure 4-2 color bar types





#### 4.1.2 digital test patterns

The data path test patterns are only available if the ISP is enabled (0x3250[0] = 1). The test patterns are processed by the ISP and outputted as regular images. However, they are unaffected by sensor exposure time and digital gain.

figure 4-3 vertical bars test pattern



vertical bars with vertical gradient test pattern figure 4-4



figure 4-5 vertical bars with horizontal gradient test pattern



figure 4-6 vertical bars with diagonal gradient test pattern



figure 4-7 vertical bars with rolling line test pattern



figure 4-8 random image test pattern



figure 4-9 color squares test pattern



figure 4-10 black and white squares test pattern





figure 4-11 chart test pattern



table 4-1 test pattern control registers

| address | register name | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|---------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x303A  | ANA_CB        | 0x04             | RW  | Bit[7:6]: Not used Bit[5]: cb_en                                                                                                                                                                                                                                                                                                                                                                                        |
| 0x3250  | ISP_DP_CONF1  | 0x33             | RW  | Bit[7]: dpc_bc_en Black pixel correction enable in DPC  Bit[6]: dpc_wc_en White pixel correction enable in DPC  Bit[5]: isp_out_window_en (active high, default high) ISP output window crop enable  Bit[4]: comb_en DCG combine enable  Bit[3]: lenc_en Enable lens correction  Bit[2]: otp_en Defect pixel tagging enable  Bit[1]: awb_gain_en AWB_gain enable  Bit[0]: isp_en (active high, default high) ISP enable |

## 4.2 lens correction (LENC)

The first step in the image processing pipeline is to correct the shading due to light fall off in the edges and corner areas. The correction is done by multiplying each pixel with a gain based on the area where each pixel is located. The control points are separated for red, green and blue (see registers 0x3330~0x3347). LENC is disabled by default and can be enabled by register 0x3250[3].

The OV2718 supports sub-sampling and flip in both horizontal and vertical directions while LENC is enabled.

The LENC control registers are separate for red, green and blue.

Under dark conditions, the signal-to-noise ratio (SNR) drops in the corner areas. The noise can be significantly amplified by the lens correction gain and results in a brighter corner. The OV2718 can automatically adjust gain for the pixels to adapt to lighting conditions. This is accomplished by following the sensor analog gain and is enabled through register 0x3348[2].

LENC uses the following formula to generate the gain:

gain=a\*r\*r+b\*r+1

where a and b is set by registers 0x3334~0x3337 for red, registers 0x333C~0x333F for green, and registers 0x3344~0x3347 for blue. R is the distance to the center of the image (center of the lens), that is, radius. "Gain" for center pixel is 1 (the minimum). "Gain" for perimeter pixels has a maximum of 5.

The parameters a and b also can be adjusted by the sensor gain.

The relationship of calculating the coefficient gain is shown in figure 4-12.

figure 4-12 coefficient gain graph



LENC control point parameters must be calibrated with a specific tool. Please contact your regional OmniVision FAE for assistance.



table 4-2 LENC control registers (sheet 1 of 2)

| address | register name | default<br>value | R/W | description                                     |
|---------|---------------|------------------|-----|-------------------------------------------------|
| 0x30A0  | CROP_H_ST_H   | 0x00             | RW  | Start Address Horizontal High Byte              |
| 0x30A1  | CROP_H_ST_L   | 0x00             | RW  | Start Address Horizontal Low Byte               |
| 0x30A2  | CROP_V_ST_H   | 0x00             | RW  | Start Address Vertical High Byte                |
| 0x30A3  | CROP_V_ST_L   | 0x00             | RW  | Start Address Vertical Low Byte                 |
| 0x30A4  | CROP_H_END_H  | 0x07             | RW  | End Address Horizontal High Byte                |
| 0x30A5  | CROP_H_END_L  | 0x8F             | RW  | End Address Horizontal Low Byte                 |
| 0x30A6  | CROP_V_END_H  | 0x04             | RW  | End Address Vertical High Byte                  |
| 0x30A7  | CROP_V_END_L  | 0x47             | RW  | End Address Vertical Low Byte                   |
| 0x3250  | ISP_DP_CONF1  | 0x33             | RW  | Bit[3]: lenc_en Enable lens correction          |
| 0x3330  | LENC_RED_X0_H | 0x03             | RW  | Red Center Horizontal Position (X0) High Byte   |
| 0x3331  | LENC_RED_X0_L | 0xC8             | RW  | Red Center Horizontal Position (X0) Low Byte    |
| 0x3332  | LENC_RED_Y0_H | 0x02             | RW  | Red Center Vertical Position (Y0) High Byte     |
| 0x3333  | LENC_RED_Y0_L | 0x24             | RW  | Red Center Vertical Position (Y0) Low Byte      |
| 0x3334  | LENC_RED_A1   | 0x00             | RW  | Red Parameter A1                                |
| 0x3335  | LENC_RED_A2   | 0x00             | RW  | Red Parameter A2                                |
| 0x3336  | LENC_RED_B1   | 0x00             | RW  | Red Parameter B1                                |
| 0x3337  | LENC_RED_B2   | 0x00             | RW  | Red Parameter B2                                |
| 0x3338  | LENC_GRN_X0_H | 0x03             | RW  | Green Center Horizontal Position (X0) High Byte |
| 0x3339  | LENC_GRN_X0_L | 0xC8             | RW  | Green Center Horizontal Position (X0) Low Byte  |
| 0x333A  | LENC_GRN_Y0_H | 0x02             | RW  | Green Center Vertical Position (Y0) High Byte   |
| 0x333B  | LENC_GRN_Y0_L | 0x24             | RW  | Green Center Vertical Position (Y0) Low Byte    |
| 0x333C  | LENC_GRN_A1   | 0x00             | RW  | Green Parameter A1                              |
| 0x333D  | LENC_GRN_A2   | 0x00             | RW  | Green Parameter A2                              |
| 0x333E  | LENC_GRN_B1   | 0x00             | RW  | Green Parameter B1                              |
| 0x333F  | LENC_GRN_B2   | 0x00             | RW  | Green Parameter B2                              |
| 0x3340  | LENC_BLU_X0_H | 0x03             | RW  | Blue Center Horizontal Position (X0) High Byte  |
| 0x3341  | LENC_BLU_X0_L | 0xC8             | RW  | Blue Center Horizontal Position (X0) Low Byte   |



table 4-2 LENC control registers (sheet 2 of 2)

| address | register name | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|---------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3342  | LENC_BLU_Y0_H | 0x02             | RW  | Blue Center Vertical Position (Y0) High Byte                                                                                                                                                                                                                                                                                                                                                |
| 0x3343  | LENC_BLU_Y0_L | 0x24             | RW  | Blue Center Vertical Position (Y0) Low Byte                                                                                                                                                                                                                                                                                                                                                 |
| 0x3344  | LENC_BLU_A1   | 0x00             | RW  | Blue Parameter A1                                                                                                                                                                                                                                                                                                                                                                           |
| 0x3345  | LENC_BLU_A2   | 0x00             | RW  | Blue Parameter A2                                                                                                                                                                                                                                                                                                                                                                           |
| 0x3346  | LENC_BLU_B1   | 0x00             | RW  | Blue Parameter B1                                                                                                                                                                                                                                                                                                                                                                           |
| 0x3347  | LENC_BLU_B2   | 0x00             | RW  | Blue Parameter B2                                                                                                                                                                                                                                                                                                                                                                           |
| 0x3348  | LENC_CTRL     | 0x40             | RW  | Bit[7]: Not used Bit[6]: lenc_bias_plus    Add bias back after LENC Bit[5:4]: real_gain_sel    Select real gain to use for coefficient    adjustment    00: L    01: S    10: VS    11: Not used Bit[3]: coef_man_en    Override LENC gain coefficient with    lenc_coef_man Bit[2]: gcoef_en    Enables gain coefficient adjustment Bit[1]: quad_acc_en Bit[0]: rnd_en    Adds random bits |



## 4.3 auto white balance gain (AWB gain)

The next process in the pipeline is white balance. The RAW red, green and blue values of a gray object vary with the light source spectrum and the pixel QE spectrum response. Light source spectrum is usually described by "color temperature", which is the surface temperature of a black body radiating equivalent spectrum. In the real world, the light color temperature ranges from very low (reddish) to very high (bluish) value. For example, the color temperature of an incandescent lamp is about 2850K, while the color temperature of an overcast day is about 6500K.

To make sure that a gray image is truly gray regardless of the light spectrum, the sensor needs to adjust the gain for each RGB channel according to color temperature. This process is called white balance (WB).

The OV2718 WB gain registers can be controlled by a separate ISP processor.

The offset must be set by the registers 0x3378~0x339B for each capture channel and color channel. The offset value is calculated as:

offset = (AWB\_gain - 1) × blc\_target

White balance gain is enabled/disabled in register 0x3250[1]. The applied WB gain can be read back from registers 0x3360~0x3377 and offset values can be read back from registers 0x3378~0x339B.

table 4-3 AWB control registers (sheet 1 of 4)

| address | register name | default<br>value | R/W | description                                        |
|---------|---------------|------------------|-----|----------------------------------------------------|
| 0x3250  | ISP_DP_CONF1  | 0x33             | RW  | Bit[1]: awb_gain_en<br>AWB_gain enable             |
| 0x3360  | R_GAIN_HCG_H  | 0x01             | RW  | Gain High Bits for HCG Channel Red<br>Component    |
| 0x3361  | R_GAIN_HCG_L  | 0x00             | RW  | Gain Low Bits for HCG Channel Red Component        |
| 0x3362  | GR_GAIN_HCG_H | 0x01             | RW  | Gain High Bits for HCG Channel Greenr<br>Component |
| 0x3363  | GR_GAIN_HCG_L | 0x00             | RW  | Gain Low Bits for HCG Channel Greenr<br>Component  |
| 0x3364  | GB_GAIN_HCG_H | 0x01             | RW  | Gain High Bits for HCG Channel Greenb<br>Component |
| 0x3365  | GB_GAIN_HCG_L | 0x00             | RW  | Gain Low Bits for HCG Channel Greenb<br>Component  |
| 0x3366  | B_GAIN_HCG_H  | 0x01             | RW  | Gain High Bits for HCG Channel Blue<br>Component   |
| 0x3367  | B_GAIN_HCG_L  | 0x00             | RW  | Gain Low Bits for HCG Channel Blue Component       |
| 0x3368  | R_GAIN_LCG_H  | 0x01             | RW  | Gain High Bits for LCG Channel Red Component       |
| 0x3369  | R_GAIN_LCG_L  | 0x00             | RW  | Gain Low Bits for LCG Channel Red Component        |

table 4-3 AWB control registers (sheet 2 of 4)

| table 1 5 | TWD controllegisters (sheet 2 or 1) |                  |     |                                                        |  |  |
|-----------|-------------------------------------|------------------|-----|--------------------------------------------------------|--|--|
| address   | register name                       | default<br>value | R/W | description                                            |  |  |
| 0x336A    | GR_GAIN_LCG_H                       | 0x01             | RW  | Gain High Bits for LCG Channel Greenr<br>Component     |  |  |
| 0x336B    | GR_GAIN_LCG_L                       | 0x00             | RW  | Gain Low Bits for LCG Channel Greenr<br>Component      |  |  |
| 0x336C    | GB_GAIN_LCG_H                       | 0x01             | RW  | Gain High Bits for LCG Channel Greenb<br>Component     |  |  |
| 0x336D    | GB_GAIN_LCG_L                       | 0x00             | RW  | Gain Low Bits for LCG Channel Greenb<br>Component      |  |  |
| 0x336E    | B_GAIN_LCG_H                        | 0x01             | RW  | Gain High Bits for LCG Channel Blue<br>Component       |  |  |
| 0x336F    | B_GAIN_LCG_L                        | 0x00             | RW  | Gain Low Bits for LCG Channel Blue Component           |  |  |
| 0x3370    | R_GAIN_VS_H                         | 0x01             | RW  | Gain High Bits for VS Channel Red Component            |  |  |
| 0x3371    | R_GAIN_VS_L                         | 0x00             | RW  | Gain Low Bits for VS Channel Red Component             |  |  |
| 0x3372    | GR_GAIN_VS_H                        | 0x01             | RW  | Gain High Bits for VS Channel Greenr<br>Component      |  |  |
| 0x3373    | GR_GAIN_VS_L                        | 0x00             | RW  | Gain Low Bits for VS Channel Greenr<br>Component       |  |  |
| 0x3374    | GB_GAIN_VS_H                        | 0x01             | RW  | Gain High Bits for VS Channel Greenb<br>Component      |  |  |
| 0x3375    | GB_GAIN_VS_L                        | 0x00             | RW  | Gain Low Bits for VS Channel Greenb<br>Component       |  |  |
| 0x3376    | B_GAIN_VS_H                         | 0x01             | RW  | Gain High Bits for VS Channel Blue Component           |  |  |
| 0x3377    | B_GAIN_VS_L                         | 0x00             | RW  | Gain Low Bits for VS Channel Blue Component            |  |  |
| 0x3378    | R_OFFSET_HCG_H                      | 0x00             | RW  | Offset High Bits for HCG Channel Red<br>Component      |  |  |
| 0x3379    | R_OFFSET_HCG_M                      | 0x00             | RW  | Offset Medium Bits for HCG Channel Red Component       |  |  |
| 0x337A    | R_OFFSET_HCG_L                      | 0x00             | RW  | Offset Low Bits for HCG Channel Red<br>Component       |  |  |
| 0x337B    | GR_OFFSET_HCG_H                     | 0x00             | RW  | Offset High Bits for HCG Channel Greenr<br>Component   |  |  |
| 0x337C    | GR_OFFSET_HCG_M                     | 0x00             | RW  | Offset Medium Bits for HCG Channel Greenr<br>Component |  |  |
| 0x337D    | GR_OFFSET_HCG_L                     | 0x00             | RW  | Offset Low Bits for HCG Channel Greenr<br>Component    |  |  |



table 4-3 AWB control registers (sheet 3 of 4)

| address | register name   | default<br>value | R/W | description                                            |
|---------|-----------------|------------------|-----|--------------------------------------------------------|
| 0x337E  | GB_OFFSET_HCG_H | 0x00             | RW  | Offset High Bits for HCG Channel Greenb Component      |
| 0x337F  | GB_OFFSET_HCG_M | 0x00             | RW  | Offset Medium Bits for HCG Channel Greenb Component    |
| 0x3380  | GB_OFFSET_HCG_L | 0x00             | RW  | Offset Low Bits for HCG Channel Greenb Component       |
| 0x3381  | B_OFFSET_HCG_H  | 0x00             | RW  | Offset High Bits for HCG Channel Blue Component        |
| 0x3382  | B_OFFSET_HCG_M  | 0x00             | RW  | Offset Medium Bits for HCG Channel Blue Component      |
| 0x3383  | B_OFFSET_HCG_L  | 0x00             | RW  | Offset Low Bits for HCG Channel Blue Component         |
| 0x3384  | R_OFFSET_LCG_H  | 0x00             | RW  | Offset High Bits for LCG Channel Red Component         |
| 0x3385  | R_OFFSET_LCG_M  | 0x00             | RW  | Offset Medium Bits for LCG Channel Red Component       |
| 0x3386  | R_OFFSET_LCG_L  | 0x00             | RW  | Offset Low Bits for LCG Channel Red Component          |
| 0x3387  | GR_OFFSET_LCG_H | 0x00             | RW  | Offset High Bits for LCG Channel Greenr<br>Component   |
| 0x3388  | GR_OFFSET_LCG_M | 0x00             | RW  | Offset Medium Bits for LCG Channel Greenr<br>Component |
| 0x3389  | GR_OFFSET_LCG_L | 0x00             | RW  | Offset Low Bits for LCG Channel Greenr<br>Component    |
| 0x338A  | GB_OFFSET_LCG_H | 0x00             | RW  | Offset High Bits for LCG Channel Greenb Component      |
| 0x338B  | GB_OFFSET_LCG_M | 0x00             | RW  | Offset Medium Bits for LCG Channel Greenb Component    |
| 0x338C  | GB_OFFSET_LCG_L | 0x00             | RW  | Offset Low Bits for LCG Channel Greenb Component       |
| 0x338D  | B_OFFSET_LCG_H  | 0x00             | RW  | Offset High Bits for LCG Channel Blue Component        |
| 0x338E  | B_OFFSET_LCG_M  | 0x00             | RW  | Offset Medium Bits for LCG Channel Blue Component      |
| 0x338F  | B_OFFSET_LCG_L  | 0x00             | RW  | Offset Low Bits for LCG Channel Blue<br>Component      |
| 0x3390  | R_OFFSET_VS_H   | 0x00             | RW  | Offset High Bits for VS Channel Red Component          |

AWB control registers (sheet 4 of 4) table 4-3

| address | register name  | default<br>value | R/W | description                                           |
|---------|----------------|------------------|-----|-------------------------------------------------------|
| 0x3391  | R_OFFSET_VS_M  | 0x00             | RW  | Offset Medium Bits for VS Channel Red Component       |
| 0x3392  | R_OFFSET_VS_L  | 0x00             | RW  | Offset Low Bits for VS Channel Red Component          |
| 0x3393  | GR_OFFSET_VS_H | 0x00             | RW  | Offset High Bits For VS Channel Greenr<br>Component   |
| 0x3394  | GR_OFFSET_VS_M | 0x00             | RW  | Offset Medium Bits for VS Channel Greenr<br>Component |
| 0x3395  | GR_OFFSET_VS_L | 0x00             | RW  | Offset Low Bits for VS Channel Greenr<br>Component    |
| 0x3396  | GB_OFFSET_VS_H | 0x00             | RW  | Offset High Bits for VS Channel Greenb<br>Component   |
| 0x3397  | GB_OFFSET_VS_M | 0x00             | RW  | Offset Medium Bits for VS Channel Greenb<br>Component |
| 0x3398  | GB_OFFSET_VS_L | 0x00             | RW  | Offset Low Bits for VS Channel Greenb<br>Component    |
| 0x3399  | B_OFFSET_VS_H  | 0x00             | RW  | Offset High Bits for VS Channel Blue Component        |
| 0x339A  | B_OFFSET_VS_M  | 0x00             | RW  | Offset Medium Bits for VS Channel Blue Component      |
| 0x339B  | B_OFFSET_VS_L  | 0x00             | RW  | Offset Low Bits for VS Channel Blue Component         |
|         |                |                  |     | 07/6/6                                                |



## 4.4 defective pixel cancellation (DPC)

The DPC function detects defect pixels/clusters by using a programmable threshold. The threshold can be set manually by registers or automatically calculated based on analog gain. Refer to figure **figure 4-13** for details.

figure 4-13 threshold gain curve



note Bthre = Wthre \* (8+thre\_ratio)/8

The DPC can correct single defect pixel, couplet, cross type and tail type cluster (refer to **table 4-4** for the enable/disable controls for each type of defect). **figure 4-14** shows the sample defect pattern of couplet, cross and tail cluster defect.

figure 4-14 defect pattern examples





tail type cluster

figure 4-15 adaptive thresholds



If there are two similar defective pixels not far from each other, they cannot be recovered. To resolve this, the DPC algorithm will only search for similar patterns in high frequency regions. When the difference between minimum and maximum values are below the adaptive threshold, the current pixel is considered located in a high frequency region. Smaller threshold values will retain more image details.

figure 4-16 connected case thresholds



When detecting the same or different channel connected defect pixels, the difference between the central pixel and surrounding normal pixels must be below this threshold. Compared to a single white or black pixel, these clusters will further degrade the image quality, thus a separate threshold is designed for them. These thresholds are higher than single defect pixel thresholds as connected cases are less common.



table 4-4 DPC registers (sheet 1 of 8)

| tubic i i | Di Cregisters (sheet 1 or o) |                  |     |                                             |                                                                                                                                                                                                                                                                                      |
|-----------|------------------------------|------------------|-----|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address   | register name                | default<br>value | R/W | descriptio                                  | n                                                                                                                                                                                                                                                                                    |
| 0x33E0    | CTRL_DPC_00_VS               | 0x14             | RW  | Bit[5]:  Bit[4]:  Bit[3]:  Bit[2]:  Bit[1]: | Tail enable Crosscluster must also be enabled Saturate crosscluster enable Crosscluster must also be enabled 3x3 cluster enable Crosscluster enable General tail enable Three horizontal connected clusters with one of the pixels exceeding the saturation value Manual mode enable |
| 0x33E1    | CTRL_DPC_01_VS               | 0x0F             | RW  | Bit[7:4]: Bit[3]: Bit[2]: Bit[1]: Bit[0]:   | Saturate pixel saturation threshold Different channel white pixel correction enable Different channel black pixel correction enable Same channel white pixel correction enable Same channel black pixel correction enable                                                            |
| 0x33E2    | CTRL_DPC_02_VS               | 0x04             | RW  | Bit[3:0]:                                   | White threshold list0 Threshold value for white pixel detection in manual mode                                                                                                                                                                                                       |
| 0x33E3    | CTRL_DPC_03_VS               | 0x02             | RW  | Bit[3:0]:                                   | White threshold list1<br>Threshold value for white pixel detection<br>in manual mode                                                                                                                                                                                                 |
| 0x33E4    | CTRL_DPC_04_VS               | 0x01             | RW  | Bit[3:0]:                                   | White threshold list2 Threshold value for white pixel detection in manual mode                                                                                                                                                                                                       |
| 0x33E5    | CTRL_DPC_05_VS               | 0x01             | RW  | Bit[3:0]:                                   | White threshold list3 Threshold value for white pixel detection in manual mode                                                                                                                                                                                                       |
| 0x33E6    | CTRL_DPC_06_VS               | 0x00             | RW  | Bit[3:0]:                                   | Adaptive pattern thresholds                                                                                                                                                                                                                                                          |
| 0x33E7    | CTRL_DPC_07_VS               | 0x04             | RW  | Bit[3:0]:                                   | Adaptive pattern step                                                                                                                                                                                                                                                                |
| 0x33E8    | CTRL_DPC_08_VS               | 0x0C             | RW  | Bit[3:0]:                                   | More connection case thresholds                                                                                                                                                                                                                                                      |
| 0x33E9    | CTRL_DPC_09_VS               | 0x00             | RW  | Bit[1:0]:                                   | DPC level list0 DPC level is used to remove different types of clusters. Higher levels mean more defective clusters removed, but image quality will worsen                                                                                                                           |
| 0x33EA    | CTRL_DPC_10_VS               | 0x01             | RW  | Bit[1:0]:                                   | DPC level list1                                                                                                                                                                                                                                                                      |
| 0x33EB    | CTRL_DPC_11_VS               | 0x02             | RW  | Bit[1:0]:                                   | DPC level list2                                                                                                                                                                                                                                                                      |



table 4-4 DPC registers (sheet 2 of 8)

| address | register name  | default<br>value | R/W | descriptio | n                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|----------------|------------------|-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x33EC  | CTRL_DPC_12_VS | 0x03             | RW  | Bit[1:0]:  | DPC level list3                                                                                                                                                                                                                                                                                                                                                                      |
| 0x33ED  | CTRL_DPC_13_VS | 0x03             | RW  | Bit[6:0]:  | Gain list0                                                                                                                                                                                                                                                                                                                                                                           |
| 0x33EE  | CTRL_DPC_14_VS | 0x0F             | RW  | Bit[6:0]:  | Gain list1                                                                                                                                                                                                                                                                                                                                                                           |
| 0x33EF  | CTRL_DPC_15_VS | 0x3F             | RW  | Bit[6:0]:  | Gain list2                                                                                                                                                                                                                                                                                                                                                                           |
| 0x33F0  | CTRL_DPC_16_VS | 0x08             | RW  | Bit[3:0]:  | Matching thresholds If a similar pattern in the neighbor of the central defect pixel is found, this value will be used to replace the current defect pixel. This threshold is used to determine similarity between pixels. If the difference between two pixels is larger than this threshold, the two are not considered similar. Larger threshold will maintain more image detail. |
| 0x33F1  | CTRL_DPC_17_VS | 0x04             | RW  | Bit[3:0]:  | Status thresholds A pixel is marked as defective if the original and recovered value is larger than this threshold. More defective pixels will be removed with a larger threshold while removing image details.                                                                                                                                                                      |
| 0x33F2  | CTRL_DPC_18_VS | 0x04             | RW  | Bit[3:0]:  | wb_th_ratio<br>Ratio of white threshold and black<br>threshold                                                                                                                                                                                                                                                                                                                       |
| 0x33F3  | CTRL_DPC_19_VS | 0x00             | RW  | Bit[0]:    | Clip interpolate G enable Controls whether or not to remove defective pixels in the B or R channel when G channel is saturated 0: Disable 1: Enable                                                                                                                                                                                                                                  |
| 0x33F4  | CTRL_DPC_20_VS | 0x03             | RW  | Bit[1:0]:  | edge_opt Image boundary process option 00: Pad zero to remove white pixels 01: Pad max value to remove black pixels 10: Duplicate the adjacent same channel data for padding 11: Duplicate the upper same channel data for padding                                                                                                                                                   |



DPC registers (sheet 3 of 8) table 4-4

|         |                 |                  | •   |                                                                                                                                                                                                                                                                     |
|---------|-----------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name   | default<br>value | R/W | description                                                                                                                                                                                                                                                         |
| 0x33F5  | CTRL_DPC_00_HCG | 0x14             | RW  | Bit[7:6]: Not used Bit[5]: Tail enable                                                                                                                                                                                                                              |
| 0x33F6  | CTRL_DPC_01_HCG | 0x0F             | RW  | Bit[7:4]: Saturate pixel saturation threshold Bit[3]: Different channel white pixel correction enable Bit[2]: Different channel black pixel correction enable Bit[1]: Same channel white pixel correction enable Bit[0]: Same channel black pixel correction enable |
| 0x33F7  | CTRL_DPC_02_HCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list0 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x33F8  | CTRL_DPC_03_HCG | 0x02             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list1 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x33F9  | CTRL_DPC_04_HCG | 0x01             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list2 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x33FA  | CTRL_DPC_05_HCG | 0x01             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list3 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x33FB  | CTRL_DPC_06_HCG | 0x00             | RW  | Bit[7:4]: Not used<br>Bit[3:0]: Adaptive pattern thresholds                                                                                                                                                                                                         |
| 0x33FC  | CTRL_DPC_07_HCG | 0x04             | RW  | Bit[7:4]: Not used<br>Bit[3:0]: Adaptive pattern step                                                                                                                                                                                                               |
| 0x33FD  | CTRL_DPC_08_HCG | 0x0C             | RW  | Bit[7:4]: Not used Bit[3:0]: More connection case thresholds                                                                                                                                                                                                        |



table 4-4 DPC registers (sheet 4 of 8)

|         | D1              |                  | ,   |                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|-----------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name   | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x33FE  | CTRL_DPC_09_HCG | 0x00             | RW  | Bit[7:2]: Not used Bit[1:0]: DPC level list0 DPC level is used to remove different types of clusters. Higher levels mean more defective clusters removed, but image quality will worsen                                                                                                                                                                                                                           |
| 0x33FF  | CTRL_DPC_10_HCG | 0x01             | RW  | Bit[7:2]: Not used<br>Bit[1:0]: DPC level list1                                                                                                                                                                                                                                                                                                                                                                   |
| 0x3400  | CTRL_DPC_11_HCG | 0x02             | RW  | Bit[7:2]: Not used<br>Bit[1:0]: DPC level list2                                                                                                                                                                                                                                                                                                                                                                   |
| 0x3401  | CTRL_DPC_12_HCG | 0x03             | RW  | Bit[7:2]: Not used<br>Bit[1:0]: DPC level list3                                                                                                                                                                                                                                                                                                                                                                   |
| 0x3402  | CTRL_DPC_13_HCG | 0x03             | RW  | Bit[7]: Not used<br>Bit[6:0]: Gain list0                                                                                                                                                                                                                                                                                                                                                                          |
| 0x3403  | CTRL_DPC_14_HCG | 0x0F             | RW  | Bit[7]: Not used<br>Bit[6:0]: Gain list1                                                                                                                                                                                                                                                                                                                                                                          |
| 0x3404  | CTRL_DPC_15_HCG | 0x3F             | RW  | Bit[7]: Not used<br>Bit[6:0]: Gain list2                                                                                                                                                                                                                                                                                                                                                                          |
| 0x3405  | CTRL_DPC_16_HCG | 0x08             | RW  | Bit[7:4]: Not used Bit[3:0]: Matching thresholds If a similar pattern in the neighbor of the central defect pixel is found, this value will be used to replace the current defect pixel. This threshold is used to determine similarity between pixels. If the difference between two pixels is larger than this threshold, the two are not considered similar. Larger threshold will maintain more image detail. |
| 0x3406  | CTRL_DPC_17_HCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: Status thresholds A pixel is marked as defective if the original and recovered value is larger than this threshold. More defective pixels will be removed with a larger threshold while removing image details.                                                                                                                                                                      |
| 0x3407  | CTRL_DPC_18_HCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: wb_th_ratio Ratio of white threshold and black threshold                                                                                                                                                                                                                                                                                                                             |



table 4-4 DPC registers (sheet 5 of 8)

| address | register name   | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                             |
|---------|-----------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3408  | CTRL_DPC_19_HCG | 0x00             | RW  | Bit[7:1]: Not used Bit[0]: Clip interpolate G enable Controls whether or not to remove defective pixels in the B or R channel when G channel is saturated 0: Disable 1: Enable                                                                                                                                                                          |
| 0x3409  | CTRL_DPC_20_HCG | 0x03             | RW  | Bit[7:2]: Not used Bit[1:0]: edge_opt Image boundary process option 00: Pad zero to remove white pixels 01: Pad max value to remove black pixels 10: Duplicate the adjacent same channel data for padding 11: Duplicate the upper same channel data for padding                                                                                         |
| 0x340A  | CTRL_DPC_00_LCG | 0x14             | RW  | Bit[7:6]: Not used Bit[5]: Tail enable Crosscluster must also be enabled Bit[4]: Saturate crosscluster enable Crosscluster must also be enabled Bit[3]: 3x3 cluster enable Bit[2]: Crosscluster enable Bit[1]: General tail enable Three horizontal connected clusters with one of the pixels exceeding the saturation value Bit[0]: Manual mode enable |
| 0x340B  | CTRL_DPC_01_LCG | 0x0F             | RW  | Bit[7:4]: Saturate pixel saturation threshold Bit[3]: Different channel white pixel correction enable Bit[2]: Different channel black pixel correction enable Bit[1]: Same channel white pixel correction enable Bit[0]: Same channel black pixel correction enable                                                                                     |
| 0x340C  | CTRL_DPC_02_LCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list0 Threshold value for white pixel detection in manual mode                                                                                                                                                                                                                                             |
| 0x340D  | CTRL_DPC_03_LCG | 0x02             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list1 Threshold value for white pixel detection in manual mode                                                                                                                                                                                                                                             |



table 4-4 DPC registers (sheet 6 of 8)

| address | register name   | default<br>value | R/W | description                                                                                                                                                                             |
|---------|-----------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x340E  | CTRL_DPC_04_LCG | 0x01             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list2 Threshold value for white pixel detection in manual mode                                                                             |
| 0x340F  | CTRL_DPC_05_LCG | 0x01             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list3 Threshold value for white pixel detection in manual mode                                                                             |
| 0x3410  | CTRL_DPC_06_LCG | 0x00             | RW  | Bit[7:4]: Not used Bit[3:0]: Adaptive pattern thresholds                                                                                                                                |
| 0x3411  | CTRL_DPC_07_LCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: Adaptive pattern step                                                                                                                                      |
| 0x3412  | CTRL_DPC_08_LCG | 0x0C             | RW  | Bit[7:4]: Not used Bit[3:0]: More connection case thresholds                                                                                                                            |
| 0x3413  | CTRL_DPC_09_LCG | 0x00             | RW  | Bit[7:2]: Not used Bit[1:0]: DPC level list0 DPC level is used to remove different types of clusters. Higher levels mean more defective clusters removed, but image quality will worsen |
| 0x3414  | CTRL_DPC_10_LCG | 0x01             | RW  | Bit[7:2]: Not used<br>Bit[1:0]: DPC level list1                                                                                                                                         |
| 0x3415  | CTRL_DPC_11_LCG | 0x02             | RW  | Bit[7:2]: Not used<br>Bit[1:0]: DPC level list2                                                                                                                                         |
| 0x3416  | CTRL_DPC_12_LCG | 0x03             | RW  | Bit[7:2]: Not used<br>Bit[1:0]: DPC level list3                                                                                                                                         |
| 0x3417  | CTRL_DPC_13_LCG | 0x03             | RW  | Bit[7]: Not used<br>Bit[6:0]: Gain list0                                                                                                                                                |
| 0x3418  | CTRL_DPC_14_LCG | 0x0F             | RW  | Bit[7]: Not used<br>Bit[6:0]: Gain list1                                                                                                                                                |
| 0x3419  | CTRL_DPC_15_LCG | 0x3F             | RW  | Bit[7]: Not used<br>Bit[6:0]: Gain list2                                                                                                                                                |



DPC registers (sheet 7 of 8) table 4-4

|         |                 |                  | ,   |                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|-----------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name   | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x341A  | CTRL_DPC_16_LCG | 0x08             | RW  | Bit[7:4]: Not used Bit[3:0]: Matching thresholds If a similar pattern in the neighbor of the central defect pixel is found, this value will be used to replace the current defect pixel. This threshold is used to determine similarity between pixels. If the difference between two pixels is larger than this threshold, the two are not considered similar. Larger threshold will maintain more image detail. |
| 0x341B  | CTRL_DPC_17_LCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: Status thresholds A pixel is marked as defective if the original and recovered value is larger than this threshold. More defective pixels will be removed with a larger threshold while removing image details.                                                                                                                                                                      |
| 0x341C  | CTRL_DPC_18_LCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: wb_th_ratio Ratio of white threshold and black threshold                                                                                                                                                                                                                                                                                                                             |
| 0x341D  | CTRL_DPC_19_LCG | 0x00             | RW  | Bit[7:1]: Not used Bit[0]: Clip interpolate G enable Controls whether or not to remove defective pixels in the B or R channel when G channel is saturated 0: Disable 1: Enable                                                                                                                                                                                                                                    |
| 0x341E  | CTRL_DPC_20_LCG | 0x03             | RW  | Bit[7:2]: Not used Bit[1:0]: edge_opt Image boundary process option 00: Pad zero to remove white pixels 01: Pad max value to remove black pixels 10: Duplicate the adjacent same channel data for padding 11: Duplicate the upper same channel data for padding                                                                                                                                                   |
| 0x341F  | CTRL_DPC_21_VS  |                  | R   | Bit[7]: Not used<br>Bit[6:0]: Black thresholds                                                                                                                                                                                                                                                                                                                                                                    |
| 0x3420  | CTRL_DPC_22_VS  | _                | R   | Bit[7:5]: Not used<br>Bit[4:0]: White thresholds                                                                                                                                                                                                                                                                                                                                                                  |
| 0x3421  | CTRL_DPC_23_VS  | -                | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 1                                                                                                                                                                                                                                                                                                                                                                       |

table 4-4 DPC registers (sheet 8 of 8)

| address | register name   | default<br>value | R/W | description                                      |
|---------|-----------------|------------------|-----|--------------------------------------------------|
| 0x3422  | CTRL_DPC_24_VS  | -                | R   | Bit[7:6]: Not used<br>Bit[5:0]: Threshold 2      |
| 0x3423  | CTRL_DPC_25_VS  | -                | R   | Bit[7]: Not used<br>Bit[6:0]: Threshold 3        |
| 0x3424  | CTRL_DPC_26_VS  | _                | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 4      |
| 0x3425  | CTRL_DPC_27_VS  | -                | R   | Bit[7:4]: Not used<br>Bit[3:0]: Level            |
| 0x3426  | CTRL_DPC_21_HCG | -(;              | R   | Bit[7]: Not used Bit[6:0]: Black thresholds      |
| 0x3427  | CTRL_DPC_22_HCG | -                | R   | Bit[7:5]: Not used Bit[4:0]: White thresholds    |
| 0x3428  | CTRL_DPC_23_HCG | -                | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 1      |
| 0x3429  | CTRL_DPC_24_HCG | -                | R   | Bit[7:6]: Not used<br>Bit[5:0]: Threshold 2      |
| 0x342A  | CTRL_DPC_25_HCG | -                | R   | Bit[7]: Not used<br>Bit[6:0]: Threshold 3        |
| 0x342B  | CTRL_DPC_26_HCG | _                | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 4      |
| 0x342C  | CTRL_DPC_27_HCG | -                | R   | Bit[7:4]: Not used<br>Bit[3:0]: Level            |
| 0x342D  | CTRL_DPC_21_LCG | -                | R   | Bit[7]: Not used<br>Bit[6:0]: Black thresholds   |
| 0x342E  | CTRL_DPC_22_LCG | -                | R   | Bit[7:5]: Not used<br>Bit[4:0]: White thresholds |
| 0x342F  | CTRL_DPC_23_LCG | -                | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 1      |
| 0x3430  | CTRL_DPC_24_LCG | _                | R   | Bit[7:6]: Not used<br>Bit[5:0]: Threshold 2      |
| 0x3431  | CTRL_DPC_25_LCG | _                | R   | Bit[7]: Not used<br>Bit[6:0]: Threshold 3        |
| 0x3432  | CTRL_DPC_26_LCG | _                | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 4      |
| 0x3433  | CTRL_DPC_27_LCG | _                | R   | Bit[7:4]: Not used<br>Bit[3:0]: Level            |
| -       |                 |                  |     |                                                  |



## 4.5 HDR combine principle

figure 4-17 shows the principle of HDR combine.

- · For linear mode, output data is 12 bit linear data.
- For HDR mode, the data output could be 16-bit linear data or both 12-bit HCG and LCG data. HCG and LCG can be
  combined inside the sensor or externally into 16-bit HDR data. The ratio between HCG and LCG is determined by
  conversion gain, analog gain, and digital gain.
- In order to get 20 bit image data, dual exposure mode should be used. Ratio between LCG and VS is determined by exposure time.
- This ratio should not exceed 16. For example, if conversion gain is 10, (HCG\_analog\_gain x HCG\_digital\_gain)/(LCG\_analog\_gain x LCG\_digital\_gain) should not be greater than 1.6.

figure 4-17 HDR combine principle diagram



table 4-5 combine control registers

| address | register name | default<br>value | R/W | description | on                            |
|---------|---------------|------------------|-----|-------------|-------------------------------|
| 0x3250  | ISP_DP_CONF1  | 0x33             | RW  | Bit[4]:     | comb_en<br>DCG combine enable |

# image output interface

# $5.1\,$ image output format

table 5-1 summarizes the output formats which the OV2718 supports.

table 5-1 image output format summary

| format          |                                      | description                                                                |  |  |
|-----------------|--------------------------------------|----------------------------------------------------------------------------|--|--|
| linear          | 12b                                  | 12-bit RAW data, either HCG or LCG                                         |  |  |
| ilileai         | 10b                                  | 10-bit data compressed from 12-bit RAW data                                |  |  |
|                 | 16b DCG + 12b VS                     | {16-bit combined DCG data} + {12-bit RAW VS}                               |  |  |
|                 | 12b compressed DCG + 12b VS          | {12-bit data compressed from 16-bit DCG combined data} + {(12-bit RAW VS)} |  |  |
| dual            | 3x12b DCG                            | {12-bit HCG} + {12-bit LCG} + {12-bit RAW VS}                              |  |  |
| exposure<br>HDR | 3x10b compressed DCG                 | compressed from 3x12b DCG                                                  |  |  |
|                 | 12b RAW DCG (HCG or LCG) + 12b<br>VS | {12-bit HCG or LCG} + {12-bit RAW VS}                                      |  |  |
|                 | 10b RAW DCG (HCG or LCG) + 10b<br>VS | Compressed from 12b RAW DCG (HCG or LCG) + 12b VS                          |  |  |
| single          | 16b DCG                              | 16-bit combined DCG data                                                   |  |  |
| exposure        | 12b compressed DCG                   | 12-bit data compressed from 16-bit combined DCG data                       |  |  |
| HDR             | 2x12b DCG                            | {12-bit HCG} + 12-bit LCG}                                                 |  |  |
|                 |                                      | 1 6 h                                                                      |  |  |



Register interface\_control0 with address 0x3190[7:0] is used for interface control.

table 5-2 interface control register

| address | register name   | default<br>value | R/W | description         |
|---------|-----------------|------------------|-----|---------------------|
| 0x3190  | INTERFACE_CTRL0 | 0x07             | RW  | Bit[7]: channel_cfg |
|         |                 |                  |     |                     |

table 5-3 represents the interface\_ctrl0 setting for different output formats.

table 5-3 register setting for different output formats

|                           |                                            | register setting <sup>a</sup> |                        |                         |                       |                         |                         |  |  |
|---------------------------|--------------------------------------------|-------------------------------|------------------------|-------------------------|-----------------------|-------------------------|-------------------------|--|--|
| format                    |                                            | 0x3190[1:0]<br>data_width     | 0x3190[2]<br>vs_enable | 0x3190[3]<br>lin_enable | 0x3190[5]<br>10b_mode | 0x3190[6]<br>format_sel | 0x3190[7]<br>chanel_cfg |  |  |
| linear                    | 12b                                        | XX                            | Х                      | 1                       | 0                     | х                       | х                       |  |  |
| iinear                    | 10b                                        | XX                            | Х                      | 1                       | 1                     | Х                       | Х                       |  |  |
|                           | 16b DCG +<br>12b VS                        | 11                            | 1                      | 0                       | х                     | х                       | х                       |  |  |
|                           | 12b<br>compressed<br>DCG + 12b<br>VS       | 10                            | 10                     | 0                       | х                     | х                       | х                       |  |  |
|                           | 3x12b DCG                                  | 01                            | 1                      | 0                       | 0                     | х                       | 0                       |  |  |
| dual<br>exposure<br>HDR   | 3x10b<br>compressed<br>DCG                 | 01                            | 1                      | 0                       | 1                     | х                       | 0                       |  |  |
|                           | 12b RAW<br>DCG (HCG<br>or LCG) +<br>12b VS | 01                            | 1                      | 0                       | 0                     | 0: LCG<br>1: HCG        | 1                       |  |  |
|                           | 10b RAW<br>DCG (HCG<br>or LCG) +<br>10b VS | 01                            | 1                      | 0                       | 1                     | 0: LCG<br>1: HCG        | 1                       |  |  |
|                           | 16b DCG                                    | 11                            | 0                      | 0                       | x                     | х                       | х                       |  |  |
| single<br>exposure<br>HDR | 12b<br>compressed<br>DCG                   | 10                            | 0                      | 0                       | X                     | х                       | x                       |  |  |
|                           | 2x12b DCG                                  | 01                            | 0                      | 0                       | х                     | X                       | 0                       |  |  |

a. x means do not care



# 5.2 data compression algorithm

#### 5.2.1 16b to 12b

The OV2718 has a data compression from 16-bit to 12-bit by a 4-piece piece-wise linear (PWL) curve defined by the following formula and shown in figure 5-1.

$$y_{out\_12b} = \begin{cases} \frac{y_{in\_16b}}{2}, & y_{in\_16b} < 1024\\ \frac{y_{in\_16b}}{4} + 256, & 1024 \le y_{in\_16b} < 2048\\ \frac{y_{in\_16b}}{8} + 512, & 2048 \le y_{in\_16b} < 16384\\ \frac{y_{in\_16b}}{32} + 2048, & y_{in\_16b} \ge 16384 \end{cases}$$

figure 5-1 16-bit to 12-bit PWL compression



The backend processor can decompress 12-bit data to 16-bit data using the following formula.

$$y_{out\_16b} = \begin{cases} 2 \times y_{in\_12b} & y_{in\_12b} < 512 \\ 4 \times (y_{in\_12b} - 256), & 512 \leq y_{in\_12b} < 768 \\ 8 \times (y_{in\_12b} - 512), & 768 \leq y_{in\_12b} < 2560 \\ 32 \times (y_{in\_12b} - 2048), & y_{in\_12b} \geq 2560 \end{cases}$$



#### 5.2.2 12b to 10b

The OV2718 has a data compression from 12-bit to 10-bit by a 4-piece PWL curve defined by the following formula and as shown in figure 5-2.

$$y_{out\_10b} = \begin{cases} y_{in\_12b}, & y_{in\_12b} < 256 \\ \frac{y_{in\_12b}}{2} + 128, & 256 \le y_{in\_12b} < 512 \\ \frac{y_{in\_12b}}{4} + 256, & 512 \le y_{in\_12b} < 2048 \\ \frac{y_{in\_12b}}{8} + 512, & y_{in\_12b} \ge 2048 \end{cases}$$

figure 5-2 12-bit to 10-bit PWL compression



The backend processor can decompress 10-bit data to 12-bit data using the following formula.

$$y_{out\_12b} = \begin{cases} y_{in\_10b}, & y_{in\_10b} < 256 \\ 2 \times (y_{in\_10b} - 128), & 256 \le y_{in\_10b} < 384 \\ 4 \times (y_{in\_10b} - 256), & 384 \le y_{in\_10b} < 768 \\ 8 \times (y_{in\_10b} - 512), & y_{in\_10b} \ge 768 \end{cases}$$



# 5.3 HDR output

The OV2718 supports MIPI, LVDS and DVP output interface, which will be described by the following sections.

In staggered HDR mode, HCG/LCG exposure frames are overlapping with VS exposures. This reduces the timing delay between different exposure frames, which will be combined into one HDR frame. It also reduces the frame/line buffer requirement for the backend chip.

#### 5.3.1 MIPI

The MIPI interface supports 1, 2, or 4 lanes. The data output format is the same regardless of how many lanes are used with MIPI. The data packet illustrations in this section are to be interpreted line-wise as one consecutive data stream and show the layout of the data packet. The data packet is divided up between the lanes per byte (8 bits) according to MIPI CSI-2.

For non-staggered HDR, the OV2718 outputs multiple captures over virtual channels or shared virtual channels, where each capture is output line-interleaved as shown in **figure 5-3**. Short-packets denote frame-start (FS) and frame-end (FE) on the respective virtual channel. If only one capture is output from the sensor, virtual channel 0 is used as default.

For staggered HDR, the OV2718 outputs multiple exposures over virtual channel or shared virtual channel. In either case, each exposure is output staggered as shown in **figure 5-5** and **figure 5-6**. The exposures are staggered, short-packets denote FS and FE in their respective virtual channel. If a shared virtual channel is used, only one FS and FE packet will be sent per frame and dummy data will be sent in the absence of actual exposure data as shown in **figure 5-6**.

The VS exposure plus HCG/LCG exposure should be less than vertical total size (VTS):

Max\_exposure\_VS + Max\_exposure\_HCG/LCG < VTS - 2

figure 5-3 non-staggered HDR with MIPI virtual channel diagram



figure 5-4 non-staggered HDR with MIPI virtual channel detail diagram





figure 5-5 staggered HDR with MIPI virtual channel diagram



figure 5-6 staggered HDR with MIPI virtual channel detail diagram



figure 5-7 non-staggered HDR without MIPI virtual channel overview diagram



figure 5-8 non-staggered HDR without MIPI virtual channel detail diagram





figure 5-9 staggered HDR without MIPI virtual channel overview diagram



figure 5-10 staggered HDR without MIPI virtual channel detail diagram



table 5-4 represents the resolution and maximum frame rate for MIPI with different output format.

table 5-4 supported output formats and frame rates for MIPI

| maximum frame rate supported via MIPI (960 Mbps/lane) interface at 1920x1080 |                                                  |                    |  |  |  |  |
|------------------------------------------------------------------------------|--------------------------------------------------|--------------------|--|--|--|--|
| format                                                                       |                                                  | maximum frame rate |  |  |  |  |
| linear                                                                       | 12b                                              | 30 fps             |  |  |  |  |
| iinear                                                                       | 10b                                              | 30 fps             |  |  |  |  |
|                                                                              | 16b DCG+12b VS                                   | 30 fps             |  |  |  |  |
|                                                                              | 12b compressed DCG +12b VS                       | 30 fps             |  |  |  |  |
| dual exposure HDR                                                            | 3x12b (3x10b) DCG                                | 30 fps (30 fps)    |  |  |  |  |
|                                                                              | 12b (10b) RAW DCG (HCG or LCG) + 12b<br>(10b) VS | 30 fps             |  |  |  |  |
|                                                                              | 16b DCG                                          | 30 fps             |  |  |  |  |
| single exposure HDR                                                          | 12b compressed DCG                               | 30 fps             |  |  |  |  |
|                                                                              | 2x12b DCG                                        | 30 fps             |  |  |  |  |

table 5-5 defines the default MIPI RAW image data type codes. The values are defined by the register listed in table 5-5.

table 5-5 MIPI RAW image data types

| default data type | register address | description |
|-------------------|------------------|-------------|
| 2B                | 0x3211           | RAW 10      |
| 2C                | 0x3210           | RAW 12      |
| 30                | 0x320E           | RAW 16      |

5.3.1.1 12b linear mode

One value per pixel: P<sub>A</sub> (12-bit RAW)

figure 5-11 12b linear mode diagram



5.3.1.2 10b linear mode

One value per pixel: P<sub>A</sub> (10-bit RAW)

figure 5-12 10b linear mode diagram





# 5.3.1.3 16b DCG + 12b VS dual HDR

Two values per pixel: P<sub>A</sub> (16-bit combined DCG), PB (12-bit RAW)

# figure 5-13 16b DCG + 12b dual HDR diagram

# virtual channel 0:



#### 5.3.1.4 12b compressed DCG + 12b VS dual HDR

Two values per pixel:  $P_A$  (12-bit, compressed from 16-bit combined DCG), PB (12-bit RAW)

# figure 5-14 12b compressed DCG + 12b dual HDR diagram

#### virtual channel 0:





## 5.3.1.5 3x12b (3x10b) DCG dual HDR

Three values per pixel: P<sub>A</sub> (12-bit HCG), PB (12-bit LCG), PC (12-bit RAW VS)

In 10-bit mode, data is PWL compressed and MIPI 10b protocol is used.

figure 5-15 3x12b (3x10b) DCG dual HDR diagram

#### virtual channel 0:



#### virtual channel 1:



#### virtual channel 2:



5.3.1.6 12b (10b) RAW DCG (HCG or LCG) + 12b (10b) VS dual HDR Two values per pixel:  $P_A$  (12-bit HCG/LCG), PB (12-bit RAW VS)

figure 5-16 12b (10b) RAW DCG (HCG or LCG) + 12b (10b) VS dual HDR diagram

#### virtual channel 0:



#### virtual channel 1:



5.3.1.7 16b DCG single HDR

One value per pixel: P<sub>A</sub> (16-bit combined DCG)

figure 5-17 16b DCG single HDR diagram





#### 5.3.1.8 12b compressed DCG single HDR

One value per pixel:  $P_A$  (12-bit, compressed from 16-bit combined DCG)

figure 5-18 12b compressed DCG single HDR diagram

| 8 b                     | its >                  |                         |                        |                         |                        |                        |                        |
|-------------------------|------------------------|-------------------------|------------------------|-------------------------|------------------------|------------------------|------------------------|
| P <sub>A_0</sub> [11:4] |                        | P <sub>A_1</sub> [11:4] |                        | P <sub>A_1</sub> [3:0]  | P <sub>A_0</sub> [3:0] | P <sub>A_2</sub> [     | 11:4]                  |
| P <sub>A_3</sub> [      | 11:4]                  | P <sub>A_3</sub> [3:0]  | P <sub>A_2</sub> [3:0] | P <sub>A_4</sub> [11:4] |                        | P <sub>A_5</sub> [     | 11:4]                  |
| P <sub>A_5</sub> [3:0]  | P <sub>A_4</sub> [3:0] | P <sub>A_6</sub> [11:4] |                        | P <sub>A_7</sub> [11:4] |                        | P <sub>A_7</sub> [3:0] | P <sub>A_6</sub> [3:0] |
| PA_8[11:4] PA_9[11:4]   |                        | P <sub>A_9</sub> [3:0]  | P <sub>A_8</sub> [3:0] | P <sub>A_10</sub>       | [11:4]                 |                        |                        |
|                         |                        |                         | 5                      |                         |                        |                        |                        |

## 5.3.1.9 2x12b DCG single HDR

Two values per pixel: P<sub>A</sub> (12-bit HCG), P<sub>B</sub> (12-bit LCG)

figure 5-19 2x12b DCG single HDR diagram

#### virtual channel 0:



#### virtual channel 1:





table 5-6 MIPI control registers (sheet 1 of 10)

| address | register name             | default<br>value | R/W | description                                                         |
|---------|---------------------------|------------------|-----|---------------------------------------------------------------------|
| 0x31D0  | CLK_POST_CONST_MIN        | 0x3C             | RW  | T(clk_post) Constant Minimum Value,<br>Default Value: 60ns          |
| 0x31D1  | CLK_POST_UI_MIN           | 0x34             | RW  | T(clk_post) UI Minimum Value,<br>Default Value: 52 UIs              |
| 0x31D2  | CLK_TRAIL_CONST_MIN       | 0x3C             | RW  | T(clk_trail) Constant Minimum Value,<br>Default Value: 60ns         |
| 0x31D3  | CLK_TRAIL_UI_MIN          | 0x00             | RW  | T(clk_trail) UI Minimum Value,<br>Default Value: 0 UI               |
| 0x31D4  | CLK_PREPARE_CONST_<br>MIN | 0x2D             | RW  | T(clk_prepare) Constant Minimum Value,<br>Default Value: 38ns       |
| 0x31D5  | CLK_PREPARE_UI_MIN        | 0x00             | RW  | T(clk_prepare) UI Minimum Value,<br>Default Value: 0 UIs            |
| 0x31D6  | CLK_ZERO_CONST_<br>MIN1   | 0x01             | RW  | T(clk_zero) Constant Minimum Value (high 2 bits)                    |
| 0x31D7  | CLK_ZERO_CONST_<br>MIN2   | 0x06             | RW  | T(clk_zero) Constant Minimum Value (low 8 bits) Default Value: 44ns |
| 0x31D8  | CLK_ZERO_UI_MIN           | 0x00             | RW  | T(clk_zero) UI Minimum Value<br>Default Value: 0 UIs                |
| 0x31D9  | HS_EXIT_CONST_MIN         | 0x64             | RW  | T(hs_exit) Constant Minimum Value<br>Default Value: 100ns           |
| 0x31DA  | HS_EXIT_UI_MIN            | 0x00             | RW  | T(hs_exit) UI Minimum Value<br>Default Value: 0 UI                  |
| 0x31DB  | HS_PREPARE_CONST_<br>MIN  | 0x28             | RW  | T(hs_prepare) Constant Minimum Value<br>Default Value: 40ns         |
| 0x31DC  | HS_PREPARE_UI_MIN         | 0x04             | RW  | T(hs_prepare) UI Minimum Value<br>Default Value: 4 UI               |
| 0x31DD  | HS_ZERO_CONST_MIN         | 0x69             | RW  | T(hs_zero) Constant Minimum Value<br>Default Value: 105ns           |
| 0x31DE  | HS_ZERO_UI_MIN            | 0x0A             | RW  | T(hs_zero) UI Minimum Value<br>Default Value: 6 UI                  |
| 0x31DF  | HS_TRAIL_CONST_MIN        | 0x3C             | RW  | T(hs_trail) Constant Minimum Value<br>Default Value: 65ns           |
| 0x31E0  | HS_TRAIL_UI_MIN           | 0x04             | RW  | T(hs_trail) UI Minimum Value<br>Default Value: 4 UI                 |
| 0x31E1  | LPX_CONST_MIN             | 0x32             | RW  | T(lpx) Constant Minimum Value<br>Default Value: 50ns                |



table 5-6 MIPI control registers (sheet 2 of 10)

| address | register name    | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x31E2  | LPX_UI_MIN       | 0x00             | RW  | T(lpx) UI Minimum Value<br>Default Value: 0 UI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0x31E3  | MIPI_CLK_PERIOD1 | 0x00             | RW  | Clock Period of mipi_clk Used to calculate timing parameters of MIPI TX (low 2 bits, fraction) Default Value: 2'b00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x31E4  | MIPI_CLK_PERIOD2 | 0x08             | RW  | Clock Period of mipi_clk Used to calculate timing parameters of MIPI TX (high 8 bits, integer) 8.00ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x31E5  | MIPI_LANE_CTRL0  | 0x92             | RW  | Bit[7]: ext_timing Finish lane transfer long packet data exactly 0: Not used 1: Do not send any dummy data in data lane, meaning trail data will be behind image data i  Bit[6]: clk_data_chg Clock lane data change, 2'b01 -> 2'b10  Bit[5]: dis_clk_lane (active high) Disable clock lane Bit[4]: line_sync_en Insert LS/LE in the MIPI TX stream if this bit is set  Bit[3]: frame_cnt_zero_c1 MIPI TX channel 1 will keep frame counter zero if this bit is set  Bit[2]: frame_cnt_zero_c0 MIPI TX channel 0 will keep frame counter zero if this bit is set  Bit[1]: gate_clk_en2 (active high) Gate clock for clock lane when frame blanking time  Bit[0]: gate_clk_en1 (active high) Gate clock for clock lane when line/frame blanking time |
| 0x31E6  | MIPI_LPKT_MAN    | 0x00             | RW  | Bit[7]: Reserved Bit[6]: lpkt_man_en                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

table 5-6 MIPI control registers (sheet 3 of 10)

|         | O                                     | •                                     | •   |                                                                                                                                       |
|---------|---------------------------------------|---------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------|
| address | register name                         | default<br>value                      | R/W | description                                                                                                                           |
| 0x31E7  | MIPI_DI0                              | 0x30                                  | RW  | Bit[7:6]: vc_num0<br>Virtual channel ID for data path 0<br>Bit[5:0]: img_dt0<br>Data type for data path 0                             |
| 0x31E8  | MIPI_DI1                              | 0x6C                                  | RW  | Bit[7:6]: vc_num1<br>Virtual channel ID for data path 0<br>Bit[5:0]: img_dt1<br>Data type for data path 0                             |
| 0x31E9  | MIPI_DI2                              | 0xAC                                  | RW  | Bit[7:6]: vc_num2<br>Virtual channel ID for data path 0<br>Bit[5:0]: img_dt2<br>Data type for data path 0                             |
| 0x31EA  | MIPI_DI3                              | 0xEC                                  | RW  | Bit[7:6]: vc_num3 Virtual channel ID for data path 0 Bit[5:0]: img_dt3 Data type for data path 0                                      |
| 0x31EB  | MIPI_EMB                              | 0x7F                                  | RW  | Bit[7]: Not used Bit[6]: use_emb_data_type Use embedded data type for embedded data rows Bit[5:0]: emb_dt Data type for embedded data |
| 0x31EC  | MIPI_IMG_WIDTHH0                      | 0x0F                                  | RW  | Bit[7:0]: img_width[15:8] Channel 0 image width                                                                                       |
| 0x31ED  | MIPI_IMG_WIDTHL0                      | 0x20                                  | RW  | Bit[7:0]: img_width[7:0] Channel 0 image width                                                                                        |
| 0x31EE  | MIPI_IMG_HEIGHTH0                     | 0x04                                  | RW  | Bit[7:0]: img_height[15:8]<br>Channel 0 image height                                                                                  |
| 0x31EF  | MIPI_IMG_HEIGHTL0                     | 0x48                                  | RW  | Bit[7:0]: img_height[7:0]<br>Channel 0 image height                                                                                   |
| 0x31F0  | MIPI_IMG_WIDTH1_H                     | 0x07                                  | RW  | Bit[7:0]: img_width[15:8] Channel 1 image width                                                                                       |
| 0x31F1  | MIPI_IMG_WIDTH1_L                     | 0x90                                  | RW  | Bit[7:0]: img_width[7:0] Channel 1 image width                                                                                        |
| 0x31F2  | MIPI_IMG_HEIGHTH1                     | 0x04                                  | RW  | Bit[7:0]: img_height[15:8]<br>Channel 1 image height                                                                                  |
| 0x31F3  | MIPI_IMG_HEIGHT1_L                    | 0x48                                  | RW  | Bit[7:0]: img_height[7:0]<br>Channel 1 image height                                                                                   |
| 0x31F4  | MIPI_IMG_WIDTH2_H                     | 0x07                                  | RW  | Bit[7:0]: img_width[15:8]<br>Channel 2 image width                                                                                    |
|         | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · |     |                                                                                                                                       |



table 5-6 MIPI control registers (sheet 4 of 10)

| address | register name      | default<br>value | R/W | description                                                                                                                                                                          |
|---------|--------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x31F5  | MIPI_IMG_WIDTH2_L  | 0x90             | RW  | Bit[7:0]: img_width[7:0]<br>Channel 2 image width                                                                                                                                    |
| 0x31F6  | MIPI_IMG_HEIGHT2_L | 0x04             | RW  | Bit[7:0]: img_height[15:8]<br>Channel 2 image height                                                                                                                                 |
| 0x31F7  | MIPI_IMG_HEIGHT2_L | 0x48             | RW  | Bit[7:0]: img_height[7:0]<br>Channel 2 image height                                                                                                                                  |
| 0x31F8  | MIPI_IMG_WIDTH3_H  | 0x07             | RW  | Bit[7:0]: img_width[15:8] Channel 3 image width                                                                                                                                      |
| 0x31F9  | MIPI_IMG_WIDTH3_L  | 0x90             | RW  | Bit[7:0]: img_width[7:0] Channel 3 image width                                                                                                                                       |
| 0x31FA  | MIPI_IMG_HEIGHT3_H | 0x04             | RW  | Bit[7:0]: img_height[15:8]<br>Channel 3 image height                                                                                                                                 |
| 0x31FB  | MIPI_IMG_HEIGHT3_L | 0x48             | RW  | Bit[7:0]: img_height[7:0]<br>Channel 3 image height                                                                                                                                  |
| 0x31FC  | MIPI_STATUS        | 4                | R   | Bit[7:2]: Not used Bit[1]: mipi_ph_done MIPI has transferred long packet header data. User can modify data type. Bit[0]: mipi_busy MIPI is transmitting data if this bit is asserted |
|         |                    |                  |     | 7/2 6/                                                                                                                                                                               |

table 5-6 MIPI control registers (sheet 5 of 10)

| address | register name   | default<br>value | R/W | description                                                                                                                                                   |
|---------|-----------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                 |                  |     | Bit[7]: hs_zero_sync_en 0: Send 'hs_en' one cycle ahead of hs_zero state 1: Send 'hs_en' sync with hs_zero state                                              |
|         |                 |                  |     | Bit[6]: sof_send_fs Send "FS" packet after MIPI received SOF 0: Send "FS" packet when VFIFO data is ready 1: Send "FS" packet when MIPI received SOF          |
|         |                 |                  |     | Bit[5]: chksum_exchg Long packet checksum byte exchange enable 0: Checksum = CRC[15:0] 1: Checksum = {CRC[7:0], CRC[15:8]}                                    |
|         |                 |                  |     | Bit[4]: Reserved                                                                                                                                              |
| 0x31FD  | MIPI_LANE_CTRL1 | 0xCB             | RW  | Bit[3]: lp_state Low power state when data lane is idle 0: Low power signal for each 1: lp_p or lp_n will stay "1" if the current data lane is not active     |
|         |                 |                  |     | Bit[2]: pclk_inv_en (active high) PCLK inverse enable (output to PHY)                                                                                         |
|         |                 |                  |     | Bit[1]: gen_fe_en1 Force to generate frame end short packet in channel 1 when MIPI TX has transmitted one line if VFIFO of this channel is                    |
|         |                 |                  |     | overflow  Bit[0]: gen_fe_en0  Force to generate frame end short packet in channel 0 when MIPITX has transmitted one line if VFIFO of this channel is overflow |



MIPI control registers (sheet 6 of 10) table 5-6

| Bit[6]: d3_inv_en<br>Data lane 3 i<br>Bit[5]: d2_inv_en<br>Data lane 2 i<br>Bit[4]: d1_inv_en                                                               | nverse enable |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Bit[6]: d3_inv_en   Data lane 3 i                                                                                                                           |               |
| Bit[5]:   d2_inv_en   Data lane 2 i                                                                                                                         | verse enable  |
| Data lane 2 i Bit[4]: d1_inv_en Data lane 1 i Bit[3]: lane4_en Data lane 4 e Bit[2]: lane3_en Data lane 3 e Bit[1]: lane2_en Data lane 2 e Bit[0]: lane1_en |               |
| Ox31FE MIPI_LANE_CTRL2 Ox0F RW Bit[3]: lane4_en                                                                                                             | nverse enable |
| Bit[3]: lane4_en Data lane 4 e Bit[2]: lane3_en Data lane 3 e Bit[1]: lane2_en Data lane 2 e Bit[0]: lane1_en                                               | nverse enable |
| Bit[2]: lane3_en Data lane 3 e Bit[1]: lane2_en Data lane 2 e Bit[0]: lane1_en                                                                              | nahle         |
| Bit[1]: lane2_en Data lane 2 e Bit[0]: lane1_en                                                                                                             |               |
| Data lane 2 e<br>Bit[0]: lane1_en                                                                                                                           | nable         |
| Data lane 1 e                                                                                                                                               | nable         |
|                                                                                                                                                             | nable         |
|                                                                                                                                                             |               |

table 5-6 MIPI control registers (sheet 7 of 10)

| address | register name   | default<br>value | R/W  | description                                                                                                                                                      |                                                                                        |
|---------|-----------------|------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
|         |                 |                  |      | Bit[7]: ch3_crop_en Channel 3 crop enable 0: Channel 3 crop disable 1: Channel 3 crop enable Bit[6]: ch2_crop_en Channel 2 crop enable 0: Channel 2 crop disable |                                                                                        |
|         |                 |                  |      | 1: Channel 2 crop enable Bit[5]: ch1_crop_en Channel 1 crop enable 0: Channel 1 crop disable                                                                     |                                                                                        |
|         |                 | 0                |      | 1: Channel 1 crop enable Bit[4]: ch0_crop_en Channel 0 crop enable 0: Channel 0 crop disable 1: Channel 0 crop enable                                            |                                                                                        |
| 0x31FF  | MIPI_LANE_CTRL3 | 0x03             | 0x03 | RW                                                                                                                                                               | Bit[3]: fcnt_zero_c3 MIPI TX channel 3 will keep frame counter zero if this bit is set |
|         |                 |                  |      | Bit[2]: fcnt_zero_c2 MIPI TX channel 2 will keep frame counter zero if this bit is                                                                               |                                                                                        |
|         |                 |                  |      | set Bit[1]: gen_fe_en3 Force to generate frame end short packet in channel 3 when MIPI TX has transmitted one line if VFIFO of this channel is overflow          |                                                                                        |
|         |                 |                  |      | Bit[0]: gen_fe_en2 Force to generate frame end short packet in channel 2 when MIPI TX has transmitted one line if VFIFO of this channel is overflow              |                                                                                        |



MIPI control registers (sheet 8 of 10) table 5-6

| address | register name    | default<br>value | R/W | description                                                                                                                    |
|---------|------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------|
|         |                  |                  |     | Bit[7:6]: Not used Bit[5]: lp_n_man_data Output manual lower power data in MIPLTX test mode                                    |
|         |                  |                  |     | Bit[4]: lp_p_man_data Output manual lower power data in MIPLTX test mode                                                       |
|         |                  |                  |     | Bit[3]: lp_man_en Output manual low power data enable in low power test mode and de-assert high speed signal                   |
| 0x3200  | MIPI_TST_MODE    | 0x00             | RW  | (hs_en or valid) Bit[2]: hs_man_en Manual test data will output to PHY when this bit is set and MIPITX in high speed test mode |
|         |                  |                  |     | (reg25 must be set in this case)  Bit[1]: tst_mode  0: Test start point sync by  "mipi_test"  1: Test start point sync by      |
|         |                  |                  |     | MIPI RX "prbs_en"  Bit[0]: mipi_tst (active high)  Test MIPI TX and RX PHY                                                     |
| 0x3201  | MANUAL_TST_DATA  | 0xFF             | RW  | Manual Test Data for MIPI PHY                                                                                                  |
| 0x3202  | MIPI_TST_CFG     | 0x00             | RW  | Bit[7:2]: Not used Bit[1:0]: rx_prbs_en Enable MIPI PHY test including RX PHY and TX PHY                                       |
| 0x3203  | MAX_FRAME_CNT0_H | 0xFF             | RW  | High Byte of Maximum Frame Counter of Channel 0                                                                                |
| 0x3204  | MAX_FRAME_CNT0_L | 0xFF             | RW  | Low Byte of Maximum Frame Counter of Channel 0                                                                                 |
| 0x3205  | MAX_FRAME_CNT1_H | 0xFF             | RW  | High Byte of Maximum Frame Counter of Channel 1                                                                                |
| 0x3206  | MAX_FRAME_CNT1_L | 0xFF             | RW  | Low Byte of Maximum Frame Counter of Channel 1                                                                                 |
| 0x3207  | MAX_FRAME_CNT2_H | 0xFF             | RW  | High Byte of Maximum Frame Counter of Channel 2                                                                                |
| 0x3208  | MAX_FRAME_CNT2_L | 0xFF             | RW  | Low Byte of Maximum Frame Counter of Channel 2                                                                                 |
| 0x3209  | MAX_FRAME_CNT3_H | 0xFF             | RW  | High Byte of Maximum Frame Counter of Channel 3                                                                                |

table 5-6 MIPI control registers (sheet 9 of 10)

|         | Till redittiot register. | (00010           |     |                                                                                                                                               |
|---------|--------------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name            | default<br>value | R/W | description                                                                                                                                   |
| 0x320A  | MAX_FRAME_CNT3_L         | 0xFF             | RW  | Low Byte of Maximum Frame Counter of Channel 3                                                                                                |
| 0x320E  | RAW16                    | 0x30             | RW  | RAW16 Data Type                                                                                                                               |
| 0x3210  | RAW12                    | 0x2C             | RW  | RAW12 Data Type                                                                                                                               |
| 0x3211  | RAW10                    | 0x2B             | RW  | RAW10 Data Type                                                                                                                               |
| 0x3215  | DAT_SEQ_CTRL             | 0x00             | RW  | Bit[7:5]: total_seq                                                                                                                           |
| 0x3216  | LP_DELAY                 | 0x04             | RW  | LP00LP11 Delay Cycle When hs_zero<br>Sync Enable                                                                                              |
| 0x3217  | MIPI_DATA_TAG0           | 0x30             | RW  | Data_ID Tag Transmitted in Virtual Channel 0 for Supporting "Same Image Data Transmit in Different Virtual Channel With Different Data_ID Tag |

table 5-6 MIPI control registers (sheet 10 of 10)

| address | register name  | default<br>value | R/W | description                                                                                                                                   |
|---------|----------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3218  | MIPI_DATA_TAG1 | 0x6C             | RW  | Data_ID Tag Transmitted in Virtual Channel 1 for Supporting "Same Image Data Transmit in Different Virtual Channel With Different Data_ID Tag |
| 0x3219  | MIPI_DATA_TAG2 | 0xAC             | RW  | Data_ID Tag Transmitted in Virtual Channel 2 for Supporting "Same Image Data Transmit in Different Virtual Channel With Different Data_ID Tag |
| 0x321A  | MIPI_DATA_TAG3 | 0xEC             | RW  | Data_ID Tag Transmitted in Virtual Channel 3 for Supporting "Same Image Data Transmit In Different Virtual Channel With Different Data_ID Tag |
| 0x321B  | USE_VFIFO_TYPE | 0x01             | RW  | Use Size Signals (12, 10, and 8) from VFIFO                                                                                                   |

# 5.3.2 LVDS

figure 5-20 staggered HDR with LVDS dedicated lane (4-lane) diagram





figure 5-21 staggered HDR with LVDS dedicated lane (2-lane) diagram

table 5-7 represents the resolution and maximum frame rate for LVDS with different output format.

table 5-7 supported output formats and frame rates for LVDS

| maximum frame rate supported via LVDS (960Mbps/lane) interface at 1920x1080 |                                               |                    |  |  |  |  |
|-----------------------------------------------------------------------------|-----------------------------------------------|--------------------|--|--|--|--|
| format                                                                      |                                               | maximum frame rate |  |  |  |  |
| linear                                                                      | 12b                                           | 30 fps             |  |  |  |  |
| iiileai                                                                     | 10b                                           | 30 fps             |  |  |  |  |
|                                                                             | 16b DCG+12b VS                                | 30 fps             |  |  |  |  |
|                                                                             | 12b compressed DCG+12b VS                     | 30 fps             |  |  |  |  |
| dual exposure HDR                                                           | 3x12b DCG (3x10b DCG)                         | 30 fps (30 fps)    |  |  |  |  |
|                                                                             | 12b (10b) RAW DCG (HCG or LCG) + 12b (10b) VS | 30 fps             |  |  |  |  |
|                                                                             | 16b DCG                                       | 30 fps             |  |  |  |  |
| single exposure HDR                                                         | 12b compressed DCG                            | 30 fps             |  |  |  |  |
|                                                                             | 2x12b DCG                                     | 30 fps             |  |  |  |  |

# 5.3.2.1 12 bits linear mode

One value per pixel: P<sub>A</sub> (12-bit RAW)

figure 5-22 12 bits linear mode diagram



5.3.2.2 10 bits linear mode

One value per pixel: P<sub>A</sub> (10-bit RAW)

figure 5-23 10 bits linear mode diagram



5.3.2.3 16b DCG + 12b VS dual HDR

Two values per pixel:  $P_A$  (16-bit combined DCG),  $P_B$  {(12-bit RAW), 4'h0}

N = VS-delay in whole rows × image width

figure 5-24 16b DCG + 12b dual HDR diagram



5.3.2.4 12b compressed DCG + 12b VS dual HDR

Two values per pixel: P<sub>A</sub> (12-bit, compressed from 16-bit combined DCG), P<sub>B</sub> (12-bit RAW)

N = VS-delay in whole rows × image width

figure 5-25 12b compressed DCG + 12b dual HDR diagram



5.3.2.5 3x12b (3x10b) DCG dual HDR

Three values per pixel:  $P_A$  (12-bit HCG),  $P_B$  (12-bit LCG), PC (12-bit RAW VS)

In 10-bit mode, data is PWL compressed and LVDS 10b protocol is used.

figure 5-26 3x12b (3x10b) DCG dual HDR diagram



5.3.2.6 12b (10b) RAW DCG (HCG or LCG) + 12b (10b) VS dual HDR Two values per pixel:  $P_A$  (12-bit HCG or LCG),  $P_B$  (12-bit RAW VS)

figure 5-27 12b (10b) RAW DCG (HCG or LCG) + 12b (10b) VS dual HDR diagram



#### 5.3.2.7 16b DCG single HDR

One value per pixel: P<sub>A</sub> (16-bit combined DCG)

figure 5-28 16b DCG single HDR diagram



5.3.2.8 12b compressed DCG single HDR

One value per pixel: P<sub>A</sub> (12-bit, compressed from 16-bit)

figure 5-29 12b compressed DCG single HDR diagram



5.3.2.9 2x12b DCG single HDR

Two values per pixel:  $P_A$  (12-bit HCG),  $P_B$  (12-bit LCG)

figure 5-30 2x12b DCG single HDR diagram





table 5-8 LVDS control registers

|         |               | 0                | <u> </u> |                                                                                       |
|---------|---------------|------------------|----------|---------------------------------------------------------------------------------------|
| address | register name | default<br>value | R/W      | description                                                                           |
| 0x3230  | LVDS_R0       | 0x2A             | RW       | Bit[7]: Not used Bit[6]: sync_cod_man                                                 |
| 0x3231  | LVDS_R2       | 0x00             | RW       | Dummy Data0 High Nibble                                                               |
| 0x3232  | LVDS_R3       | 0x80             | RW       | Dummy Data0 Low Byte                                                                  |
| 0x3233  | LVDS_R4       | 0x00             | RW       | Dummy Data1 High Nibble                                                               |
| 0x3234  | LVDS_R5       | 0x10             | RW       | Dummy Data1 Low Byte                                                                  |
| 0x3235  | LVDS_R6       | 0xAA             | RW       | frame_st                                                                              |
| 0x3236  | LVDS_R7       | 0x55             | RW       | frame_ed                                                                              |
| 0x3237  | LVDS_R8       | 0x99             | RW       | line_st                                                                               |
| 0x3238  | LVDS_R9       | 0x66             | RW       | line_ed                                                                               |
| 0x3239  | LVDS_RA       | 0x08             | RW       | Bit[7:4]: Not used Bit[3]: bit_flip Bit[2]: Not used Bit[1]: ln2_sel Bit[0]: Not used |
| 0x323A  | LVDS_RB       | 0x88             | RW       | Bit[7]: sleep_en Bit[6]: Not used Bit[5]: frame_rst_en Bit[4:0]: ln_end_dly           |
| 0x323B  | LVDS_RC       | 0x00             | RW       | r_blk_time High Nibble                                                                |
| 0x323C  | LVDS_RD       | 0x00             | RW       | r_blk_time Low Byte                                                                   |
| 0x323D  | LVDS_LANE_NR  | 0x03             | RW       | Number of Active LVDS Lanes                                                           |

#### 5.3.3 DVP

The OV2718 can output pixel data on a 12-bit DVP bus. The exposures are staggered in multiple exposure output mode. When one of the exposures are in vertical blanking, the time slot for this pixel data will be padded and thus invalid. In DVP mode, VSYNC indicates start of HCG/LCG-exposure output and HREF indicates that pixel data is output on DVP (either HCG/LCG, VS, or both).

HREF, VSYNC, and PCLK are configured as video output port by default as shown in **figure 5-31**. The leading edge of VSYNC is triggered by an internal SOF signal and the interval between the internal SOF signal and VSYNC is controlled by v\_sync\_delay (0x31B4~0x31B6 in unit of PCLK periods). VSYNC pulse width is set by registers 0x31B0~0x31B3 as in the following formula:

VSYNC width = [VSYNC width line  $\times$  t<sub>Row</sub>] + [VSYNC width pixel  $\times$  t<sub>PCLK</sub>]

where:

t<sub>Row</sub> is row period

t<sub>PCLK</sub> is PCLK period

VSYNC width line - {0x31B0, 0x31B1}

VSYNC width pixel - {0x31B2, 0x31B3}

figure 5-31 DVP diagram



The OV2718 supports walking one test pattern to test the connection between the sensor and the backend processor. The test pattern is enabled by register 0x31B8[0]. By default, the image data bits are aligned with pins D[11:0].

The driver strength of the DVP can be configured by 0x3488[1:0].





figure 5-32 DVP setup/hold time diagram

The DVP output is qualified by VSYNC and HREF and the timing is shown in figure 5-33.

table 5-9 DVP setup/hold time<sup>ab</sup>

|                     |                                               |      |       | 1    |      |
|---------------------|-----------------------------------------------|------|-------|------|------|
| symbol              | parameter                                     | min  | typ   | max  | unit |
| t <sub>CKNVSR</sub> | PCLK falling edge to VSYNC rising edge delay  | -    | 0.07  | _    | ns   |
| t <sub>CKNVSF</sub> | PCLK falling edge to VSYNC falling edge delay | _    | 0.49  | _    | ns   |
| t <sub>CKNHRF</sub> | PCLK falling edge to HREF falling edge delay  |      | -0.29 | 3    | ns   |
| t <sub>CKNHRR</sub> | PCLK falling edge to HREF rising edge delay   | 4    | -0.61 | -    | ns   |
| t <sub>CLKF</sub>   | PCLK fall time                                | -    | 1.08  | -    | ns   |
| t <sub>CLKR</sub>   | PLCK rise time                                | -    | 1.93  | -    | ns   |
| t <sub>SETUP</sub>  | data setup time                               | 5.07 | 5.60  | 6.20 | ns   |
| t <sub>HOLD</sub>   | data hold time                                | 6.20 | 6.60  | 6.73 | ns   |
|                     |                                               |      |       |      |      |

a. measured at 1.8V DOVDD and 75 MHz PCLK, with 2x drive strength



timing measurement shown at beginning of rising edge and/or end of falling edge signifies 10%,
 timing measurement shown in middle of rising/falling edge signifies 50%,
 timing measurement shown at end of rising edge and/or beginning of falling edge signifies 90%

figure 5-33 DVP timing diagram



- (1) frame period
- (2) VSYNC width
- (3) VSYNC to HREF
- (4) line period
- (5) HREF to VSYNC
- (6) active pixel
- (7) horizontal blanking
- (8) last horizontal blanking to VSYNC high

VSYNC pulse width is programmable from 1 CLK to 1 frame (high period = #lines + #pixels): registers 0x31B0~0x31B1: #lines, registers 0x31B2~0x31B3: #pixels

N = VS-delay in whole rows × image width

Height = rows × image width



figure 5-34 staggered HDR with DVP diagram



table 5-10 represents the resolution and maximum frame rate for DVP with different output format.

table 5-10 supported output formats and frame rates for DVP

| maximum frame rate supported via DVP 1152 interface at 1920x1080 |                                   |                    |  |  |  |  |  |
|------------------------------------------------------------------|-----------------------------------|--------------------|--|--|--|--|--|
| format                                                           |                                   | maximum frame rate |  |  |  |  |  |
| linear                                                           | 12b                               | 30 fps             |  |  |  |  |  |
| ilileai                                                          | 10b                               | 30 fps             |  |  |  |  |  |
|                                                                  | 12b compressed DCG + 12b VS       | 21 fps             |  |  |  |  |  |
| dual exposure HDR                                                | 3x12b DCG                         | 14 fps             |  |  |  |  |  |
|                                                                  | 12b RAW DCG (HCG or LCG) + 12b VS | 21 fps             |  |  |  |  |  |
| single exposure HDR                                              | 12b compressed DCG                | 30 fps             |  |  |  |  |  |
|                                                                  | 2x12b DCG                         | 21 fps             |  |  |  |  |  |

5.3.3.1 12 bits linear mode  $\label{eq:constraint} \mbox{One value per pixel: } \mbox{P}_{\mbox{A}} \mbox{ (12-bit RAW)}$ 

figure 5-35 12 bits linear mode diagram



5.3.3.2 10 bits linear mode One value per pixel:  $P_A$  {(10-bit RAW), 2'b00}

figure 5-36 10 bits linear mode diagram



5.3.3.3 12b RAW DCG (HCG or LCG) + 12b VS dual HDR Two values per pixel:  $P_{\rm A}$  (12-bit HCG or LCG),  $P_{\rm B}$  (12-bit RAW VS)

figure 5-37 12b RAW DCG (HCG or LCG) + 12b VS diagram





# 5.3.3.4 12b compressed DCG single HDR One value per pixel: $P_A$ (12-bit, compressed from 16-bit)

figure 5-38 single exposure HDR diagram



5.3.3.5 2x12b DCG single HDR Two values per pixel:  $P_A$  (12-bit HCG),  $P_B$  (12-bit LCG)

figure 5-39 2x12b DCG single HDR diagram



table 5-11 DVP control registers (sheet 1 of 2)

| address | register name       | default<br>value | R/W | description                                                    |
|---------|---------------------|------------------|-----|----------------------------------------------------------------|
| 0x31B0  | VSYNC_WIDTH_LINE_H  | 0x00             | RW  | VSYNC Width by Line Number High Byte                           |
| 0x31B1  | VSYNC_WIDTH_LINE_L  | 0x00             | RW  | VSYNC Width by Line Number Low Byte                            |
| 0x31B2  | VSYNC_WIDTH_PIXEL_H | 0x02             | RW  | VSYNC Width by Pixel Number High Byte                          |
| 0x31B3  | VSYNC_WIDTH_PIXEL_L | 0x00             | RW  | VSYNC Width by Pixel Number Low Byte,<br>Must Be Larger Than 0 |
| 0x31B4  | VSYNC_DELAY_H       | 0x00             | RW  | VSYNC Delay Count High Byte                                    |
| 0x31B5  | VSYNC_DELAY_M       | 0x01             | RW  | VSYNC Delay Count Mid Byte                                     |
| 0x31B6  | VSYNC_DELAY_L       | 0x00             | RW  | VSYNC Delay Count Low Byte                                     |

table 5-11 DVP control registers (sheet 2 of 2)

| address | register name | default<br>value | R/W | description                                                                                                   |
|---------|---------------|------------------|-----|---------------------------------------------------------------------------------------------------------------|
| 0x31B8  | BIT_ORDER     | 0x00             | RW  | Bit[7:4]: Reserved Bit[3]: bit_test_mode Bit[2]: bit_test_bit10 Bit[1]: bit_test_bit8 Bit[0]: bit_test_enable |
| 0x31B9  | BYP_SELECT    | 0x00             | RW  | Bit[7:6]: Reserved Bit[5]: data_bit_shift Bit[4]: href_sel Bit[3:0]: bypass_sel                               |
| 0x31BA  | R_FIFO        | 0x00             | RW  | Top Sync FIFO Control                                                                                         |



# 5.4 instructions for backend control

# 5.4.1 VS data path delay

In staggered mode, VS VSYNC/FS has specific numbers of rows delay after HCG/LCG VSYNC/FS as shown in figure 5-40.

vs\_dp\_delay=integer(TexpVS)+vs\_sample\_delay

where vs\_dp\_delay is the time delay between HCG/LCG VSYNC/FS and VS VSYNC/FS, which is defined by integer part of VS exposure time TexpVS plus vs\_sample\_delay (value between 0 and 2). Value is in units of row time. vs\_dp\_delay value can be read from register as shown in table 5-12.

figure 5-40 sensor frame control signals diagram



table 5-12 VS data path delay register s

| address | register name | default<br>value | R/W | description                                  |
|---------|---------------|------------------|-----|----------------------------------------------|
| 0x30CE  | VS_DP_DELAY_H | _                | R   | Very Short Data Path Delay In Rows High Byte |
| 0x30CF  | VS_DP_DELAY_L | _                | R   | Very Short Data Path Delay In Rows Low Byte  |

In DVP mode, there is no FS and FE packet data. The user has to find the VS data by reading vs\_dp\_delay register in embedded data that specify this number of rows delay for VS output and then count the number of HREF until VS data is valid. Similar to MIPI without virtual channel mode, the user must read vs\_dp\_delay to define the quantities of dummy row data.



#### 5.5 register writing

#### 5.5.1 suggestion for writing register value just after VSYNC or FS

In order to avoid register setting for one frame being split into two frames by mistake, the register value should be written as early as possible after VSYNC or FS. The register value written in frame N will take effect in frame N+2.

#### 5.6 embedded data

Additional information about the set up and configuration of the sensor can be embedded in the video stream. The embedded data contains the values of a programmable list of registers to describe the current state of the sensor (e.g., frame counter, exposure time and gain, etc.). The embedded data is added before the video stream. Embedded data can be displayed in the image by setting register 0x30C1[2], and the output size must be increased by 2 to output 2 embedded rows.

Embedded data will be read using a specific read bus from the registers. The normal register bus will not be used since it will be occupied.

In linear mode, only one row embedded data is supported. Row two will be blank data.

#### 5.6.1 embedded data format at output

Each register value is preceded by the tag 0xDA. When output data width is more than 8 bits, tag and register values will be MSB aligned.

When more than one capture is transmitted, embedded data is only added to the first capture. Blank data is added in the embedded row for the rest of the captures. For example, embedded data will be added in the HCG captures for 3x12b DCG and in the LCG captures for 12b LCG +12b VS.

The number of registers transmitted is dependent on the register start and end address and might be one or two rows. The last four registers are CRC value (4 bytes) preceded with the tag value before each byte. The range of registers, selected as embedded data, will be output in incrementing order from start to end address. The embedded data row will automatically continue on the next row. When the whole range has been output, the CRC data will be appended. If the requested range does not fit within two embedded data rows, the range will be truncated with an appended CRC value. If CRC3 is not the end of the embedded rows, it will be terminated with 'h00.

```
5.6.1.1 bit alignment
10 bits data (compressed from 12 bits data):
{Embedded data, 2'h0}
12 bits data (DCG compressed or linear mode):
{Embedded data, 4'h0}
16 bits (data packed as 2 x 8 bits words)
{Embedded data, 8'h00}
```



figure 5-41 embedded data layout diagram



table 5-13 embedded data registers

| address | register name     | default<br>value | R/W | description                                      |
|---------|-------------------|------------------|-----|--------------------------------------------------|
| 0x3468  | EMB_START_ADDR0_H | 0x30             | RW  | High Address for the First Embedded Data Range 0 |
| 0x3469  | EMB_START_ADDR0_L | 0x00             | RW  | Low Address for the First Embedded Data Range 0  |
| 0x346A  | EMB_END_ADDR0_H   | 0x35             | RW  | High Address for the Last Embedded Data Range 0  |
| 0x346B  | EMB_END_ADDR0_L   | 0x00             | RW  | Low Address for the Last Embedded Data Range 0   |
|         |                   |                  |     |                                                  |

#### 5.7 group hold

The OV2718 supports a group hold function where the register values are recorded in an internal buffer instead of writing to the register directly.

The OV2718 supports up to four groups. The number of entries for each group is set by registers 0x3460~0x3463. The total sum for the four groups is limited to 256 registers. In manual mode, a register write burst can be triggered with a SCCB write and the specified group's register settings will be written to the register interface. In automatic mode, two groups are selected and the number of frames each group should be active. The sensor will continuously update the register settings accordingly.

The group hold function is controlled through registers 0x3460~0x346D.

To program group hold, set 0x3467 to 0x00 and select which group to program in 0x3464[3:2]. Then, specify the register to group hold by entering the register address and swap MSB (bit[15]) in address to 1. So, 0x3000 would be 0xB000, 0x30E6 would be 0xB0E6, etc.

To enable group hold, set register 0x3467[1:0] for 'single launch' to launch group settings once, or 'auto launch' to automatically switch between groups selected in 0x3464[3:0].

group hold examples:

```
- set group0
6C 3467 00;
6C 3464 00; select group 0 for record
6C B0B6 1; record registers for group launch by setting bit[15] of address to 1
  - set group1
6C 3467 00;
6C 3464 04; select group 1 for record
6C B0B6 2;
  - set group2
6C 3467 00;
6C 3464 08; select group 2 for record
6C B0B6 3;
  - set group3
6C 3467 00;
6C 3464 0C; select group 3 for record
6C B0B6 4;
  - single launch group0
```



```
6C 3464 10;
6C 3467 01; single launch
 - single launch group1
6C 3464 14;
6C 3467 01
 - single launch group2
6C 3464 18;
6C 3467 01;
 - single launch group3
6C 3464 1C;
6C 3467 01;
 - auto switch between group0 and group1
6C 3464 11; group0 and 1
6C 3467 02; auto launch
 - auto switch between group0 and group2
6C 3464 12; group 0 and 2
6C 3467 02; auto launch
 - auto switch between group2 and group3
6C 3464 1B; group 2 and 3
6C 3467 02; auto launch
```

table 5-14 group hold control registers (sheet 1 of 2)

| address | register name | default<br>value | R/W | description                                                              |
|---------|---------------|------------------|-----|--------------------------------------------------------------------------|
| 0x3460  | GROUP_LENGTH0 | 0x40             | RW  | Number of Registers for Group 0, Total Sum of 4 Groups Is Limited to 256 |
| 0x3461  | GROUP_LENGTH1 | 0x40             | RW  | Number of Registers for Group 1                                          |
| 0x3462  | GROUP_LENGTH2 | 0x40             | RW  | Number of Registers for Group 2                                          |
| 0x3463  | GROUP_LENGTH3 | 0x40             | RW  | Number of Registers for Group 3                                          |

table 5-14 group hold control registers (sheet 2 of 2)

| address | register name     | default<br>value | R/W | description                                                     |  |
|---------|-------------------|------------------|-----|-----------------------------------------------------------------|--|
| 0x3464  | GROUP_CTRL        | 0x03             | RW  | Bit[7]: Not used Bit[6]: launch_now                             |  |
| 0x3465  | FIRST_GRP_FRAMES  | 0x01             | RW  | Frames for Staying in Group Selected by First Group Select      |  |
| 0x3466  | SECOND_GRP_FRAMES | 0x01             | RW  | Frames for Staying in Group Selected by Second Group Select     |  |
| 0x3467  | OPERATION_CTRL    | 0x02             | RW  | Bit[7:2]: Not used Bit[1]: auto_mode                            |  |
| 0x3468  | EMB_START_ADDR0_H | 0x30             | RW  | High Address for the First Embedded Data Range 0                |  |
| 0x3469  | EMB_START_ADDR0_L | 0x00             | RW  | Low Address for the First Embedded Data Range 0                 |  |
| 0x346A  | EMB_END_ADDR0_H   | 0x35             | RW  | High Address for the Last Embedded Data Range 0                 |  |
| 0x346B  | EMB_END_ADDR0_L   | 0x00             | RW  | Low Address for the Last Embedded Data Range 0                  |  |
| 0x346C  | ACTIVE_GROUP_NR   | -                | R   | Indicates Which Group is Active                                 |  |
| 0x346D  | FRAME_CNT_ACTIVE  | -                | R   | Number of Frames With the Current Group Valid Only in Auto Mode |  |



#### 5.8 cyclic redundancy check

The OV2718 supports cyclic redundancy check (CRC-32C) on the embedded data and SCCB (CRC-16-IBM) communication.

#### 5.8.1 embedded data

The CRC on embedded data is calculated using CRC-32C. The polynomials are 0x1EDC6F41 (normal). The last four registers are CRC value (4 bytes) preceded with tag value before each byte. The tag (0xDA) is not included in the CRC.

#### 5.8.2 SCCB communication

The CRC on SCCB write is calculated using CRC-16-IBM. The polynomial is 0x8005. CRC is calculated on both the (register) address and data (in the order of 1: high address byte, 2: low address byte 3: data). An SCCB read operation to any of the CRC registers (0x7FF6, 0x7FF7) will reset the CRC calculation. The CRC registers will be reset on the next SCCB write operation (i.e., they will hold the result of the previous CRC calculation until a new SCCB write occurs). One dummy SCCB write (e.g., write to a non-existing address) needs to be performed after the real SCCB write, in order to get the correct CRC result. CRC registers appear as part of embedded data (without being reset automatically).

table 5-15 SCCB CRC registers

| address | register name | default<br>value | R/W | description        |
|---------|---------------|------------------|-----|--------------------|
| 0x7FF6  | SCCB_CRC_H    | - //             | R   | SCCB CRC High Byte |
| 0x7FF7  | SCCB_CRC_L    | -                | R   | SCCB CRC Low Byte  |
|         |               |                  |     |                    |



### 6 SCCB interface

The SCCB interface controls the image sensor operation.

### 6.1 SCCB timing

figure 6-1 SCCB interface timing



table 6-1 SCCB interface timing specifications<sup>ab</sup>

| symbol              | parameter                      | min  | typ | max               | unit |
|---------------------|--------------------------------|------|-----|-------------------|------|
| f <sub>SCL</sub>    | clock frequency                |      |     | 1000 <sup>c</sup> | kHz  |
| $t_{LOW}$           | clock low period               | 1.3  |     |                   | μs   |
| t <sub>HIGH</sub>   | clock high period              | 0.6  |     | 5                 | μs   |
| t <sub>AA</sub>     | SCL low to data out valid      | 0.1  |     | 0.9               | μs   |
| t <sub>BUF</sub>    | bus free time before new start | 1.3  |     |                   | μs   |
| t <sub>HD:STA</sub> | start condition hold time      | 0.6  |     |                   | μs   |
| t <sub>SU:STA</sub> | start condition setup time     | 0.6  |     |                   | μs   |
| t <sub>HD:DAT</sub> | data in hold time              | 0    |     |                   | μs   |
| t <sub>SU:DAT</sub> | data in setup time             | 0.1  |     |                   | μs   |
| t <sub>su:sto</sub> | stop condition setup time      | 0.6  |     |                   | μs   |
| $t_R$ , $t_F$       | SCCB rise/fall times           |      |     | 0.3               | μs   |
| $t_{DH}$            | data out hold time             | 0.05 |     |                   | μs   |

a. SCCB timing is based on 400kHz mode

c. for 1000 kHz mode, minimum input clock is 10 MHz. For 400 kHz or less mode, minimum input clock is 6 MHz.



timing measurement shown at beginning of rising edge or end of falling edge signifies 30%,
 timing measurement shown in middle of rising/falling edge signifies 50%,
 timing measurement shown at end of rising edge or beginning of falling edge signifies 70%

#### 6.2 direct access mode

#### 6.2.1 message format

The OV2718 supports the message format shown in **figure 6-2**. The repeated START (Sr) condition is shown in **figure 6-3** and **figure 6-5**.

#### figure 6-2 message type

message type: 16-bit sub-address, 8-bit data, and 7-bit slave address



#### 6.2.2 read/write operation

The OV2718 supports four different read operations and two different write operations:

- a single read from random locations
- a sequential read from random locations
- · a single read from current location
- · a sequential read from current location
- single write to random locations
- sequential write starting from random location

The sub-address in the sensor automatically increases by one after each read/write operation.

In a single read from random locations, the master does a dummy write operation to desired sub-address, issues a repeated start condition and then addresses the camera again with a read operation. After acknowledging its slave address, the camera starts to output data onto the SDA line as shown in **figure 6-3**. The master terminates the read operation by setting a negative acknowledge and stop condition.



figure 6-3 SCCB single read from random location



If the host addresses the camera with read operation directly without the dummy write operation, the camera responds by setting the data from last used sub-address to the SDA line as shown in **figure 6-4**. The master terminates the read operation by setting a negative acknowledge and stop condition.

figure 6-4 SCCB single read from current location



The sequential read from a random location is illustrated in **figure 6-5**. The master does a dummy write to the desired sub-address, issues a repeated start condition after acknowledge from slave and addresses the slave again with read operation. If a master issues an acknowledge after receiving data, it acts as a signal to the slave that the read operation shall continue from the next sub-address. When master has read the last data byte, it issues a negative acknowledge and stop condition.

figure 6-5 SCCB sequential read from random location





The sequential read from current location is similar to a sequential read from a random location. The only exception is that there is no dummy write operation as shown in **figure 6-6**. The master terminates the read operation by setting a negative acknowledge and stop condition.

figure 6-6 SCCB sequential read from current location



The write operation to a random location is illustrated in **figure 6-7**. The master issues a write operation to the slave, sets the sub-address and data correspondingly after the slave has acknowledged. The write operation is terminated with a stop condition from the master.

figure 6-7 SCCB single write to random location



The sequential write is illustrated in **figure 6-8**. The slave automatically increments the sub-address after each data byte. The sequential write operation is terminated with stop condition from the master.

figure 6-8 SCCB sequential write to random location





## 7 OTP memory

The OV2718 has a total of 512 bytes of OTP memory. Using the auto load function, the data in the OTP memory is written to registers when sensor is powered up.

### 7.1 OTP memory map

The OTP usage is designed to be as shown in table 7-1.

table 7-1 OTP memory map overview

| start address | end address | bytes usage | assignment |
|---------------|-------------|-------------|------------|
| 0x7A00        | 0x7A0F      | 16          | wafer info |
| 0x7A10        | 0x7BFF      | -()         | reserved   |
|               |             |             |            |



## 8 operating specifications

### 8.1 absolute maximum ratings

table 8-1 absolute maximum ratings

| parameter                                          | absolute maximum rating <sup>a</sup> |                           |
|----------------------------------------------------|--------------------------------------|---------------------------|
| ambient storage temperature                        | -50°C to +125°C                      |                           |
|                                                    | V <sub>DD-A</sub>                    | 4.5V                      |
| supply voltage (with respect to ground)            | $V_{DD-D}$                           | 3V                        |
|                                                    | $V_{\text{DD-IO}}$                   | 4.5V                      |
| all input/output voltages (with respect to ground) |                                      | -0.3V to $V_{DD-IO}$ + 1V |
| I/O current on any input or output pin             | ± 200 mA                             |                           |
| peak solder temperature (10 second dwell time)     |                                      | 245°C                     |

a. exceeding the absolute maximum ratings shown above invalidates all AC and DC electrical specifications and may result in permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

### 8.2 functional temperature

table 8-2 functional temperature

| parameter                          | range                                |  |
|------------------------------------|--------------------------------------|--|
| operating temperature <sup>a</sup> | -40°C to +105°C junction temperature |  |

a. sensor functions in the operating range; however, some image quality changes may be noticed at the temperature extremes



### 8.3 DC characteristics

table 8-3 DC characteristics (-40°C < T $_J$  < 105°C)

| symbol                       | parameter                             | min        | typ | max  | unit |
|------------------------------|---------------------------------------|------------|-----|------|------|
| supply                       |                                       |            |     |      |      |
| V <sub>DD-3.3</sub>          | supply voltage (analog)               | 3.14       | 3.3 | 3.47 | V    |
| V <sub>DD-1.3</sub>          | supply voltage (digital circuit)      | 1.2        | 1.3 | 1.4  | V    |
| V <sub>DD-1.8</sub>          | supply voltage (digital I/O + AVDD)   | 1.7        | 1.8 | 1.9  | V    |
| I <sub>DD-3.3</sub>          |                                       |            |     | 20   | mA   |
| I <sub>DD-1.3</sub>          | active (operating) current            |            |     | 227  | mA   |
| I <sub>DD-1.8</sub>          |                                       |            |     | 17   | mA   |
| I <sub>DDS-PWDN-3.3</sub> a  |                                       |            |     | 3    | μΑ   |
| I <sub>DDS-PWDN-1.3</sub>    | hardware standby current <sup>b</sup> |            |     | 1    | μΑ   |
| I <sub>DDS-PWDN-1.8</sub>    |                                       |            |     | 4    | μΑ   |
| digital inputs (ty           | pical conditions: AVDD18 =1.8V, DOVE  | DD = 1.8V) |     |      |      |
| V <sub>IL</sub>              | input voltage LOW                     |            | 4   | 0.54 | V    |
| V <sub>IH</sub>              | input voltage HIGH                    | 1.26       |     |      | V    |
| C <sub>IN</sub>              | input capacitor                       |            |     | 10   | pF   |
| digital outputs (s           | standard loading 25 pF)               | 0.         |     | 3)/  |      |
| V <sub>OH</sub>              | output voltage HIGH                   | 1.62       |     |      | V    |
| V <sub>OL</sub>              | output voltage LOW                    |            |     | 0.18 | V    |
| serial interface i           | nputs                                 |            |     |      | 0),  |
| V <sub>IL</sub> <sup>c</sup> | SCL and SDA                           | -0.5       | 0   | 0.54 | V    |
| V <sub>IH</sub> <sup>c</sup> | SCL and SDA                           | 1.26       | 1.8 | 2.3  | V    |

a. hardware standby current without input clock



b. hardware standby current based on room temperature

c. based on DOVDD = 1.8V.

#### 8.4 AC characteristics

table 8-4 timing characteristics

| symbol                          | ol parameter               |   | typ | max | unit |
|---------------------------------|----------------------------|---|-----|-----|------|
| oscillator a                    | nd clock input             |   |     |     |      |
| f <sub>OSC</sub>                | frequency (XVCLK)          | 6 | 24  | 36  | MHz  |
| t <sub>r</sub> , t <sub>f</sub> | clock input rise/fall time |   |     | 5   | ns   |



# 9 mechanical specifications

### 9.1 physical specifications

figure 9-1 package specifications



table 9-1 package dimensions

| parameter                           | symbol | min  | typ        | max  | unit |
|-------------------------------------|--------|------|------------|------|------|
| package body dimension x            | А      | 6519 | 6544       | 6569 | μm   |
| package body dimension y            | В      | 5709 | 5734       | 5759 | μm   |
| package height                      | С      | 845  | 925        | 965  | μm   |
| ball height                         | C1     | 315  | 345        | 375  | μm   |
| package body thickness              | C2     | 515  | 580        | 595  | μm   |
| thickness of glass surface to wafer | C3     | 425  | 445        | 455  | μm   |
| image plane height                  | C4     | 405  | 480        | 505  | μm   |
| glass thickness                     | C5     | 390  | 400        | 410  | μm   |
| air gap between die and glass       | C6     | 41   | 45         | 49   | μm   |
| ball diameter                       | D      | 385  | 415        | 445  | μm   |
| total pin count                     | N      |      | 77 (25 NC) |      |      |
| pins pitch x-axis                   | J1     |      | 610        |      | μm   |
| pins pitch y-axis                   | J2     |      | 630        |      | μm   |
| edge-to-pin center distance along x | S1     | 497  | 527        | 557  | μm   |
| edge-to-pin center distance along y | S2     | 632  | 662        | 692  | μm   |

### 9.2 IR reflow specifications

figure 9-2 IR reflow ramp rate requirements





table 9-2 reflow conditions<sup>ab</sup>

| zone                                            | description                            | exposure                            |
|-------------------------------------------------|----------------------------------------|-------------------------------------|
| ramp up A ( $T_0$ to $T_{min}$ )                | heating from room temperature to 150°C | temperature slope ≤ 3°C per second  |
| soaking                                         | heating from 150°C to 200°C            | 90 ~ 150 seconds                    |
| ramp up B (t <sub>L</sub> to T <sub>P</sub> )   | heating from 217°C to 245°C            | temperature slope ≤ 3°C per second  |
| peak temperature                                | maximum temperature in SMT             | 245°C +0/-5°C (duration max 30 sec) |
| reflow (t <sub>L</sub> to T <sub>L</sub> )      | temperature higher than 217°C          | 30 ~ 120 seconds                    |
| ramp down A (T <sub>P</sub> to T <sub>L</sub> ) | cooling from 245°C to 217°C            | temperature slope ≤ 3°C per second  |
| ramp down B (T <sub>L</sub> to T <sub>f</sub> ) | cooling from 217°C to room temperature | temperature slope ≤ 2°C per second  |
| T <sub>0</sub> to T <sub>P</sub>                | room temperature to peak temperature   | ≤ 8 minutes                         |

a. maximum number of reflow cycles = 3

b. N2 gas reflow or control O2 gas PPM<500 as recommendation

### 9.3 protective film specifications

figure 9-3 protective film specifications



### 9.4 PCB design recommendations

#### 9.4.1 PCB design recommendations

- solder pad of PCB: non solder mask defined (NSMD)
- PCB pad size: 90% ± 10% (80% ~ 100%) of package's ball pad opening
- gap between pad to neighboring solder mask: 75 μm (minimum)

figure 9-4 PCB pad example



- trace width: must be less than 1/2 ball diameter (W<1/2 D)
- · recommend adding tear drop design on trace connecting to via and pad

figure 9-5 tear drop design example



- PCB material: high performance FR4 with high Tg and low CTE substrate material is recommended
- package edge to PCB edge minimum 1.0 mm is recommended

table 9-3 ball pad opening size and recommended PCB NSMD ball pad size

| device name | package<br>type | package size        | CSP/BGA ball pad opening size | recommended PCB<br>NSMD ball pad size |
|-------------|-----------------|---------------------|-------------------------------|---------------------------------------|
| OV2718      | CSP             | 6.544 mm × 5.734 mm | 300 μm                        | 270 μm ± 30 μm                        |



#### 9.4.2 SMT design recommendations

- · stencil: laser cut with electro-polishing
- stencil opening: 90~100% of PCB pad size
- stencil thickness: 0.08 ~ 0.15 mm
- solder material: SAC 305 is recommended
- solder paste: prefer type 4 (20 μm to 38 μm) or finer solder sphere particle size
- SMT profile: refer to solder paste datasheet and product datasheet





# 10 optical specifications

### 10.1 sensor array center

figure 10-1 sensor array center



**note 1** this drawing is not to scale and is for reference only.

 $\begin{tabular}{ll} \textbf{note 2} as most optical assemblies invert and mirror the image, the chip is typically mounted with pin A1 oriented down on the PCB. \end{tabular}$ 

## 10.2 lens chief ray angle (CRA)

figure 10-2 chief ray angle (CRA)



table 10-1 CRA versus image height plot

| field (%) | image height (mm) | CRA (degrees) |
|-----------|-------------------|---------------|
| 0.00      | 0.000             | 0.00          |
| 0.10      | 0.311             | 0.90          |
| 0.20      | 0.623             | 1.80          |
| 0.30      | 0.934             | 2.70          |
| 0.40      | 1.246             | 3.60          |
| 0.50      | 1.557             | 4.50          |
| 0.60      | 1.868             | 5.40          |
| 0.70      | 2.180             | 6.30          |
| 0.80      | 2.491             | 7.20          |
| 0.90      | 2.803             | 8.10          |
| 1.00      | 3.114             | 9.00          |

# appendix A register table

## A.1 $\,$ module name and address range

module name and address range table A-1

| module name           | address range |
|-----------------------|---------------|
| DIGITAL CORE          | 0x3004~0x301B |
| ANALOG CONTROL        | 0x303A~0x3050 |
| ASIL CONTROL          | 0x3080~0x3094 |
| OUTPUT TIMING CONTROL | 0x30A0~0x310E |
| BLC CONTROL           | 0x3140~0x3184 |
| FORMAT CONTROL        | 0x3190~0x31A7 |
| DVP CONTROL           | 0x31B0~0x31BA |
| MIPI CONTROL          | 0x31D0~0x321B |
| LVDS CONTROL          | 0x3230~0x323D |
| ISP CONTROL           | 0x3250~0x3258 |
| DCG CONTROL           | 0x3270~0x327F |
| LENC CONTROL          | 0x3330~0x334E |
| AWB GAIN CONTROL      | 0x3360~0x339B |
| OTP DPC CONTROL       | 0x33B0~0x33CB |
| DPC CONTROL           | 0x33F5~0x3433 |
| WINDOW CONTROL        | 0x3440~0x344C |
| GROUP HOLD CONTROL    | 0x3460~0x346D |
| IO CONTROL            | 0x3480~0x348F |
| OTP CONTROL           | 0x34A0~0x34B6 |
| OTP SRAM              | 0x7A00~0x7BFF |
| SCCB CONTROL          | 0x7FF0~0x7FF7 |



### A.2 device control registers

table A-2 provides a description of the device control registers contained in the OV2718. The 7-bit SCCB slave device address is defined by voltage level of GPIO1 at power up: "6C" by default or defined by 0x300C when GPIO1 has a pull-down resistor; "20" when GPIO1 has a pull-up resistor, which is hard coded and cannot be changed.

table A-2 sensor control registers (sheet 1 of 48)

|         |                | -                |     |                                                                                                                                                                                           |
|---------|----------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name  | default<br>value | R/W | description                                                                                                                                                                               |
| 0x3004  | PCLK_PLL_PRE   | 0x06             | RW  | PCLK PLL Pre Divider                                                                                                                                                                      |
| 0x3005  | PCLK_PLL_PDIV  | 0x7B             | RW  | PCLK PLL Div 1 (1~256)                                                                                                                                                                    |
| 0x3006  | PCLK_PLL_SDIV  | 0x00             | RW  | PCLK PLL Div 2                                                                                                                                                                            |
| 0x3007  | PCLK_PLL_POST  | 0x07             | RW  | PCLK PLL Post Divider (1~16)                                                                                                                                                              |
| 0x3008  | PCLK_PLL_CTRL1 | 0x01             | RW  | Bit[7:2]: Not used Bit[1]: pclk_pll_mipi_div Divide frequency to MIPI/LVDS by 2 Bit[0]: pclk_pll_enable Enable PLL1                                                                       |
| 0x3009  | PCLK_PLL_CTRL2 | 0x00             | RW  | Bit[7]: Not used Bit[6:5]: ssc_cntstep Select SSC counter step number Bit[4:2]: ssc_cntck Set SSC counter frequency Bit[1]: ssc_en Enable SSC mode Bit[0]: frac_en Enable fractional mode |
| 0x300A  | CHIP_ID_H      | 0x27             | R   | Chip ID                                                                                                                                                                                   |
| 0x300B  | CHIP_ID_L      | 0x70             | R   | Chip ID                                                                                                                                                                                   |
| 0x300C  | SCCB_ID        | 0x6C             | RW  | Bit[7:1]: sccb_id_n<br>Bit[0]: sccb_id_sel                                                                                                                                                |
| 0x300D  | SUB_ID         | 0xE1             | RW  | Chip Subversion ID, Set by ROM loader                                                                                                                                                     |
| 0x3010  | MAN_ID_H       | _                | R   | Manufacturer ID High Byte                                                                                                                                                                 |
| 0x3011  | MAN_ID_L       | -                | R   | Manufacturer ID Low Byte                                                                                                                                                                  |
| 0x3012  | SFW_CTRL1      | 0x00             | RW  | Software Control 1  Bit[7:1]: Not used  Bit[0]: sfw_stb  0: Software standby  1: Streaming                                                                                                |



table A-2 sensor control registers (sheet 2 of 48)

| address | register name      | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------|--------------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3013  | SFW_CTRL2          | 0x00             | RW  | Bit[7:1]: Not used Bit[0]: sfw_rst Software reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x3014  | PWUP_CTRL          | 0x04             | RW  | Bit[7]: sel_src  0: Selects SCLK PLL  1: Selects PLCK PLL as the source for SCLK  Bit[6]: sel_phase  1: Inverts the phase of selected clock for SCLK  Bit[5]: wdp_rom_crc_en     Enable for triggering watchdog pulse if ROM loader CRC fails  Bit[4]: wdp_pll_lock_en     Enable for triggering watchdog pulse if PLLs are not locked  Bit[3]: lock_pll_settings     Locks all the registers from sclk_pll_pre to pclk_pll_ctrl2  Bit[2]: use_pll_lock  0: Old method PLL lock  1: Use PLL lock from PLLs  Bit[1]: early_pll  0: Turn PLL off in     SW_STANDBY  1: Turn PLL on in     STANDBY |
| 0v2015  | NOT LISED          |                  |     | Bit[0]: early_ana 0: Turn analog off in SW_STANDBY 1: Turn analog on in SW_STANDBY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0x3015  | NOT USED           | _                | _   | Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0x3016  | POST               | -                | R   | Bit[7:6]: Not used Bit[5:2]: sc_state Bit[1]: Not used Bit[0]: romloader_ok                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0x3017  | PCLK_PLL_DSM_MAX_H | 0x00             | RW  | PCLK PLL Fractional Div[19:18] (SSC Maximum High Byte)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x3018  | PCLK_PLL_DSM_MAX_L | 0x00             | RW  | PCLK PLL Fractional Div[17:10] (SSC Maximum Low Byte)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x3019  | PCLK_PLL_DSM_MIN_H | 0x00             | RW  | PCLK PLL Fractional Div[9:8] (SSC Minimum High Byte)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0x301A  | PCLK_PLL_DSM_MIN_L | 0x00             | RW  | PCLK PLL Fractional Div[7:0] (SSC Minimum Low Byte)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

table A-2 sensor control registers (sheet 3 of 48)

|         |                 | dofoulk          |     |                                                                                                                                                                                                                                                                                       |
|---------|-----------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name   | default<br>value | R/W | description                                                                                                                                                                                                                                                                           |
| 0x301B  | PCLK_PLL_CONFIG | 0x01             | RW  | Bit[7:6]: lock_precision     Lock detector precision resolution     setting  Bit[5:4]: lock_cntref     Lock detector counter setting  Bit[3]: fastlock_disable     0: Enable fast locking     1: Disable fast locking  Bit[2:0]: Cp     Charge pump current                           |
| 0x303A  | ANA_CB          | 0x04             | RW  | Bit[7:6]: Not used Bit[5]: cb_en                                                                                                                                                                                                                                                      |
| 0x3080  | WIN_ST_H        | 0x00             | RW  | High Byte Start Window Column Address                                                                                                                                                                                                                                                 |
| 0x3081  | WIN_ST_L        | 0x00             | RW  | Low Byte Start Window Column Address                                                                                                                                                                                                                                                  |
| 0x3082  | WIN_END_H       | 0x01             | RW  | High Byte End Window Column Address                                                                                                                                                                                                                                                   |
| 0x3083  | WIN_END_L       | 0xE3             | RW  | Low Byte End Window Column Address                                                                                                                                                                                                                                                    |
| 0x3084  | ASIL_CTRL       | 0x05             | RW  | Bit[7]: asil_data_en Bit[6]: asil_on_vs     ASIL uses VS row pointer (else L     row pointer) Bit[5]: asil_en_dark     Enables ASIL for dark rows Bit[4]: asil_en     Enables ASIL (analog and logic) Bit[3:0]: asil_pattern     Defines which columns (even or odd) are high and low |



table A-2 sensor control registers (sheet 4 of 48)

| table / L | sensor controcteges | occio (sirecc    | 10110 | 1                                                                                                                                            |
|-----------|---------------------|------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|
| address   | register name       | default<br>value | R/W   | description                                                                                                                                  |
| 0x3085    | ASIL_CTRL2          | 0x00             | RW    | Bit[7:4]: Not used Bit[3]: asil_on_hcg Bit[2]: asil_row_delay Delay selected ASIL row pointer by 1 row Bit[1:0]: asil_again ASIL analog gain |
| 0x3086    | DELTA_HIGH          | 0x10             | RW    | Defines the Acceptance Range for Measured High Value                                                                                         |
| 0x3087    | DELTA_LOW           | 0x10             | RW    | Defines the Acceptance Range for Measured Low Value                                                                                          |
| 0x3088    | RSVD                | - (              | _     | Reserved                                                                                                                                     |
| 0x3089    | N_POINTER_H         | 0x00             | RW    | A Pointer to the Fail to Be Shown, High Byte                                                                                                 |
| 0x308A    | N_POINTER_L         | 0x01             | RW    | A Pointer to the Fail to Be Shown, Low Byte                                                                                                  |
| 0x308B    | ROW_NR_H            | -                | R     | High Bits for the Row Number for the Nth Fail                                                                                                |
| 0x308C    | ROW_NR_L            | - /              | R     | Low Byte for the Row Number for the Nth Fail                                                                                                 |
| 0x308D    | COL_NR_H            | -4//             | R     | High Bits for the Col Number for the Nth Fail                                                                                                |
| 0x308E    | COL_NR_L            | -                | R     | Low Byte for the Col Number for the Nth Fail                                                                                                 |
| 0x308F    | FAILED_NR_H         | -                | R     | Number of Failed Positions, High Byte                                                                                                        |
| 0x3090    | FAILED_NR_L         | -                | R     | Number of Failed Positions, Low Byte                                                                                                         |
| 0x3091    | HIGH_LEVEL          | -                | R     | Measured Level on High ASIL Signal                                                                                                           |
| 0x3092    | LOW_LEVEL           | -                | R     | Measured Level on Low ASIL Signal                                                                                                            |
| 0x3093    | FAILED_NR_THRE_H    | 0x00             | RW    | Failed NR Threshold to Trigger Watchdog Pulse, High Byte. Disabled if Set to 0xFFFF                                                          |
| 0x3094    | FAILED_NR_THRE_L    | 0x00             | RW    | Failed NR Threshold to Trigger Watchdog Pulse, Low Byte. Disabled if Set to 0xFFFF                                                           |
| 0x30A0    | CROP_H_ST_H         | 0x00             | RW    | Start Address Horizontal High Byte                                                                                                           |
| 0x30A1    | CROP_H_ST_L         | 0x00             | RW    | Start Address Horizontal Low Byte                                                                                                            |
| 0x30A2    | CROP_V_ST_H         | 0x00             | RW    | Start Address Vertical High Byte                                                                                                             |
| 0x30A3    | CROP_V_ST_L         | 0x00             | RW    | Start Address Vertical Low Byte                                                                                                              |
| 0x30A4    | CROP_H_END_H        | 0x07             | RW    | End Address Horizontal High Byte                                                                                                             |
| 0x30A5    | CROP_H_END_L        | 0x8F             | RW    | End Address Horizontal Low Byte                                                                                                              |
| 0x30A6    | CROP_V_END_H        | 0x04             | RW    | End Address Vertical High Byte                                                                                                               |
|           |                     |                  |       |                                                                                                                                              |



table A-2 sensor control registers (sheet 5 of 48)

| address | register name | default<br>value | R/W | description                                                                                       |
|---------|---------------|------------------|-----|---------------------------------------------------------------------------------------------------|
| 0x30A7  | CROP_V_END_L  | 0x47             | RW  | End Address Vertical Low Byte                                                                     |
| 0x30A8  | ODP_H_OFFS_H  | 0x00             | RW  | Output Data Path Horizontal Offs High Byte                                                        |
| 0x30A9  | ODP_H_OFFS_L  | 0x00             | RW  | Output Data Path Horizontal Offs Low Byte                                                         |
| 0x30AA  | ODP_V_OFFS_H  | 0x00             | RW  | Output Data Path Vertical Offs High Byte                                                          |
| 0x30AB  | ODP_V_OFFS_L  | 0x00             | RW  | Output Data Path Vertical Offs Low Byte                                                           |
| 0x30AC  | ODP_H_SIZE_H  | 0x07             | RW  | Output Data Path Horizontal Size High Byte                                                        |
| 0x30AD  | ODP_H_SIZE_L  | 0x90             | RW  | Output Data Path Horizontal Size Low Byte                                                         |
| 0x30AE  | ODP_V_SIZE_H  | 0x04             | RW  | Output Data Path Vertical Size High Byte                                                          |
| 0x30AF  | ODP_V_SIZE_L  | 0x4A             | RW  | Output Data Path Vertical Size Low Byte                                                           |
| 0x30B0  | HTS_H         | 0x09             | RW  | Line Length High Byte                                                                             |
| 0x30B1  | HTS_L         | 0x98             | RW  | Line Length Low Byte                                                                              |
| 0x30B2  | VTS_H         | 0x04             | RW  | Frame Length High Byte                                                                            |
| 0x30B3  | VTS_L         | 0x65             | RW  | Frame Length Low Byte                                                                             |
| 0x30B4  | EXTRA_DELAY_H | 0x00             | RW  | (fs_delay) the Last Row Can Be Extended by This Number of Clocks. Reset by sensor_ctrl.extra_ctrl |
| 0x30B5  | EXTRA_DELAY_L | 0x00             | RW  | (fs_delay) the Last Row Can Be Extended by This Number of Clocks. Reset by sensor_ctrl.extra_ctrl |
| 0x30B6  | CEXP_DCG_H    | 0x00             | RW  | Frame DCG (HCG/LCG) Exposure Time (Coarse/in Rows) High Byte                                      |
| 0x30B7  | CEXP_DCG_L    | 0x10             | RW  | Frame DCG (HCG/LCG) Exposure Time (Coarse/in Rows) Low Byte                                       |
| 0x30B8  | CEXP_VS_H     | 0x00             | RW  | Frame Very Short Exposure Time (in Rows)<br>High Byte                                             |
| 0x30B9  | CEXP_VS_L     | 0x02             | RW  | Frame Very Short Exposure Time (in Rows) Low Byte                                                 |
| 0x30BA  | FEXP_VS       | 0x10             | RW  | Desired Fractional Very Short Exposure Time (Actual Value Will Be Adjusted)                       |



table A-2 sensor control registers (sheet 6 of 48)

| address | register name | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|---------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x30BB  | CG_AGAIN      | 0x00             | RW  | Bit[7]: cg_vs Very short conversion gain  Bit[6]: cg_lin Linear conversion gain  Bit[5:4]: again_vs Very short analog gain  Bit[3:2]: again_lcg LCG analog gain  Bit[1:0]: again_hcg HCG/linear analog gain                                                                                                                                                                                                            |
| 0x30BC  | EXTRA_VTS     | 0x00             | RW  | Delay Added to VTS. Reset by sensor_ctrl.extra_ctrl                                                                                                                                                                                                                                                                                                                                                                    |
| 0x30BD  | SENSOR_CTRL   | 0x03             | RW  | Bit[7]: Not used Bit[6]: fsin_intr_en When high, external input can generate interrupt when FSIN arrives Bit[5]: fsin_retro_mode When high, makes FSIN logic work Bit[4]: fsin_en When high, FSIN mode is enabled Bit[3]: low_power_mode When high, sensor will not read the exposures that are disabled (single or 2 expo) Bit[2:1]: Not used Bit[0]: extra_ctrl When high, extra delays will be reset when used once |
| 0x30BE  | ROW_ADDR_CTRL | 0x5C             | RW  | Bit[7:6]: vs_samp_to_dp_delay VS sample to data path delay. This is a sequencer program dependent parameter. Bit[5:0]: row_first_active Array row address of first active row                                                                                                                                                                                                                                          |
| 0x30BF  | SKIP_CTRL     | 0x00             | RW  | Bit[7:3]: Not used Bit[2]: Monochrome Monochrome readout mode Bit[1]: Vsub2 Skip 2/2 rows or 1/1 rows in monochrome Bit[0]: Hsub2 Skip 2/2 columns or 1/1 columns in monochrome                                                                                                                                                                                                                                        |



table A-2 sensor control registers (sheet 7 of 48)

|         | sensor controt regist | •                |     | ,                                                                                                                                                                    |
|---------|-----------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name         | default<br>value | R/W | description                                                                                                                                                          |
| 0x30C0  | READ_MODE             | 0x10             | RW  | Bit[7:4]: Not used Bit[3]: Flip Bit[2]: Mirror Bit[1:0]: Not used                                                                                                    |
| 0x30C1  | READ_CTRL             | 0x04             | RW  | Bit[7:3]: Not used Bit[2]: show_emb_rows Show embedded rows Bit[1:0]: Not used                                                                                       |
| 0x30C5  | ALU_TEST_CTRL         | 0x00             | RW  | Bit[7:2]: Not used Bit[1]: alu_mbist_mode Bit[0]: Reserved                                                                                                           |
| 0x30C6  | ALU_MBIST             | -                | R   | Bit[7:4]: Not used Bit[3]: memory_failed 0: VS (SHS) memory failed 1: SHR memories have failed Bit[2:0]: test_failed ALU MBIST failed                                |
| 0x30C7  | TC_R_RST_NUM_H        | 0x00             | RW  | tc_r_rst_num High Byte                                                                                                                                               |
| 0x30C8  | TC_R_RST_NUM_L        | 0x00             | RW  | tc_r_rst_num Low Byte                                                                                                                                                |
| 0x30C9  | EXP_DCG_H             | -                | R   | Frame DCG (HCG/LCG) Exposure Time (in Rows) High Byte                                                                                                                |
| 0x30CA  | EXP_DCG_L             | -                | R   | Frame DCG (HCG/LCG) Exposure Time (in Rows) Low Byte                                                                                                                 |
| 0x30CB  | EXP_VS_H              | -                | R   | Frame Very Short Exposure Time (in Rows) High Byte                                                                                                                   |
| 0x30CC  | EXP_VS_L              | -                | R   | Frame Very Short Exposure Time (in Rows) Low Byte                                                                                                                    |
| 0x30CD  | EXP_VS_F              | -                | R   | Fractional Very Short Exposure Time (Actual Adjusted Value). N/32 of a Row                                                                                           |
| 0x30CE  | VS_DP_DELAY_H         | _                | R   | Very Short Data Path Delay in Rows High Byte                                                                                                                         |
| 0x30CF  | VS_DP_DELAY_L         | _                | R   | Very Short Data Path Delay in Rows Low Byte                                                                                                                          |
| 0x30D0  | CG_AGAIN_USE          | _                | R   | Bit[7]: cg_vs Short cg  Bit[6]: cg_lin Linear cg  Bit[5:4]: again_vs Very short again 2'bXX  Bit[3:2]: again_s Short again 2'bXX  Bit[1:0]: again_I Long again 2'bXX |



table A-2 sensor control registers (sheet 8 of 48)

|         |                         | default |     |                                                                                                                               |
|---------|-------------------------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------|
| address | register name           | value   | R/W | description                                                                                                                   |
| 0x30D1  | ASIL_PATTERN_CTRL       | 0x04    | RW  | Bit[7:2]: Not used Bit[1]: pattern_en                                                                                         |
| 0x30D2  | ASIL_PATTERN_LOW        | 0x00    | RW  | Low Pixel Value in ASIL Pattern                                                                                               |
| 0x30D3  | ASIL_PATTERN_HIGH       | 0x80    | RW  | High Pixel Value in ASIL Pattern                                                                                              |
| 0x30D4  | COL_TAG_CTRL            | 0x00    | RW  | Bit[7:4]: col_tag_width                                                                                                       |
| 0x30D5  | FCNT_3                  | _       | R   | Frame Count Byte 3                                                                                                            |
| 0x30D6  | FCNT_2                  | - /     | R   | Frame Count Byte 2                                                                                                            |
| 0x30D7  | FCNT_1                  | - /     | R   | Frame Count Byte 1                                                                                                            |
| 0x30D8  | FCNT_0                  | - //    | R   | Frame Count Byte 0                                                                                                            |
| 0x30D9  | PRE_PRECHARGE           | 0x08    | RW  | Bit[7:6]: Not used Bit[5:2]: pre_precharge_rows Number of rows ahead of precharge Bit[1]: Reserved Bit[0]: pre_precharge_en_I |
| 0x30DA  | PRE_PRECHARGE_<br>THRES | 0x64    | RW  | When L Exposure Is Larger Than Threshold, Pre-precharge Is Disabled                                                           |
| 0x30E4  | VFPN_READ_CTRL          | 0x64    | RW  | Bit[7]: Not used Bit[6]: vfpn_on_dummy_btm                                                                                    |
| 0x30FF  | SEQ_CRC_H               | _       | R   | Sequencer CRC from Last Row High Byte                                                                                         |
| 0x3100  | SEQ_CRC_L               |         | R   | Sequencer CRC from Last Row Low Byte                                                                                          |
|         |                         |         |     |                                                                                                                               |



table A-2 sensor control registers (sheet 9 of 48)

| Description   Description   Description   Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |                  | `    |     |                                                                                                                                                                                                                                                                                                                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description    | address | register name    |      | R/W | description                                                                                                                                                                                                                                                                                                                                     |
| Bit[7:4]: Not used   Bit[3]: wdp_crc_en   Enables seq_crc_fail to contribute to watch dop pulse generation   Bit[2]: wdp_tring_en   Enables seq_timing_fail to contribute to watch dop pulse generation   Bit[1]: seq_crc_fail   Status bit is set to one if sequencer   CRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   CRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail   Status bit is set to one if sequencer   GRC does not match (write 0 to reset)   Seq_timing_fail to contribute   Seq_timing_fail | 0x3101  | SEQ_CRC_EXPECT_H | 0x00 | RW  | Expected Sequencer CRC High Byte                                                                                                                                                                                                                                                                                                                |
| Ditagraphic   Bit[3]:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x3102  | SEQ_CRC_EXPECT_L | 0x00 | RW  | Expected Sequencer CRC Low Byte                                                                                                                                                                                                                                                                                                                 |
| DX310E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x3103  | SEQ_STATUS       | 0x00 | RW  | Bit[3]: wdp_crc_en Enables seq_crc_fail to contribute to watch dog pulse generation  Bit[2]: wdp_timing_en Enables seq_timing_fail to contribute to watch dog pulse generation  Bit[1]: seq_crc_fail Status bit is set to one if sequencer CRC does not match (write 0 to reset)  Bit[0]: seq_timing_fail Status bit is set to one if sequencer |
| Bit[6:4]: blc_override_en Use manual BLC values from the blc_override_* registers. Separate enable for HCG (bit[4]), LCG (bit[5]), and VS (bit[6]) exposures  blc_cont_update_mode Enable BLC recalculation on every frame  Bit[2]: Not used Bit[1]: blc_dither_en Enable dithering on unused sub-LSBS of incoming data  Bit[0]: show_dark_rows Show the dark rows in the image  0x3141  BLC_SMOOTHING  0x07  RW  Filter Coefficient Alpha = (Smoothing+1)/32 If Zero, New Value Is Not Used.  Signed Fractional (/256) Value Between 0x3142  D_VALUE_HCG  0x00  RW  -128/256 and 128/256 to Adjust DL'=DL(1+D)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x310E  | LOCK_TC          | 0x00 | RW  | Bit[4]: lock_read_mode Bit[3]: lock_vts Bit[2]: lock_hts Bit[1]: lock_h_crop                                                                                                                                                                                                                                                                    |
| 0x3141 BLC_SMOOTHING 0x07 RW If Zero, New Value is Not Used.  Signed Fractional (/256) Value Between 0x3142 D_VALUE_HCG 0x00 RW -128/256 and 128/256 to Adjust DL'=DL(1+D)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x3140  | BLC_CTRL         | 0x02 | RW  | Bit[6:4]: blc_override_en                                                                                                                                                                                                                                                                                                                       |
| 0x3142 D_VALUE_HCG 0x00 RW -128/256 and 128/256 to Adjust DL'=DL(1+D)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x3141  | BLC_SMOOTHING    | 0x07 | RW  | , ,                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x3142  | D_VALUE_HCG      | 0x00 | RW  | -128/256 and 128/256 to Adjust DL'=DL(1+D)                                                                                                                                                                                                                                                                                                      |



table A-2 sensor control registers (sheet 10 of 48)

| address | register name      | default<br>value | R/W | description                                                                                              |
|---------|--------------------|------------------|-----|----------------------------------------------------------------------------------------------------------|
| 0x3143  | D_VALUE_LCG        | 0x00             | RW  | Signed Fractional (/256) Value Between<br>-128/256 and 128/256 to Adjust DL'=DL(1+D)<br>for LCG Exposure |
| 0x3144  | D_VALUE_VS         | 0x00             | RW  | Signed Fractional (/256) Value Between -128/256 and 128/256 to Adjust DL'=DL(1+D) for VS Exposure        |
| 0x3145  | K_OFFSET_HCG       | 0x00             | RW  | Signed Offset to Adjust DL' = DL + K × again/16 for HCG Exposure                                         |
| 0x3146  | K_OFFSET_LCG       | 0x00             | RW  | Signed Offset to Adjust DL' = DL + K × again/16 for LCG Exposure                                         |
| 0x3147  | K_OFFSET_VS        | 0x00             | RW  | Signed Offset to Adjust DL' = DL + K × again/16 for VS Exposure                                          |
| 0x3148  | BLC_OVERRIDE_HCG_H | 0x00             | RW  | Manual BLC Override Value for HCG Exposure, MSB                                                          |
| 0x3149  | BLC_OVERRIDE_HCG_L | 0x00             | RW  | Manual BLC Override Value for HCG Exposure, LSB                                                          |
| 0x314A  | BLC_OVERRIDE_LCG_H | 0x00             | RW  | Manual BLC Override Value for LCG Exposure, MSB                                                          |
| 0x314B  | BLC_OVERRIDE_LCG_L | 0x00             | RW  | Manual BLC Override Value for LCG Exposure, LSB                                                          |
| 0x314C  | BLC_OVERRIDE_VS_H  | 0x00             | RW  | Manual BLC Override Value for VS Exposure, MSB                                                           |
| 0x314D  | BLC_OVERRIDE_VS_L  | 0x00             | RW  | Manual BLC Override Value for VS Exposure, LSB                                                           |
| 0x314E  | BLC_TRIGGER        | 0x1C             | RW  | Bit[7:5]: Not used Bit[4]: blc_exp_changed_trig_en                                                       |

table A-2 sensor control registers (sheet 11 of 48)

| address | register name                 | default<br>value | R/W | description                                                                                                                                                                                                            |
|---------|-------------------------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x314F  | BLC_TRIGGER_<br>THRE_HCG      | 0x10             | RW  | Threshold for Triggering of BLC for HCG Exposure (no sub-LSBs)  0xFF will turn threshold triggering off. Difference between dark level for current frame and applied correction is compared to threshold.              |
| 0x3150  | BLC_TRIGGER_<br>THRE_LCG      | 0x10             | RW  | Threshold for Triggering of BLC for LCG Exposure (no sub-LSBs)  0xFF will turn threshold triggering off. Difference between dark level for current frame and applied correction is compared to threshold.              |
| 0x3151  | BLC_TRIGGER_<br>THRE_VS       | 0x10             | RW  | Threshold for Triggering of BLC for VS Exposure (no sub-LSBS). 0xFF Will Turn Threshold Triggering Off. Difference Between Dark Level for Current Frame and Applied Correction Is Compared to the Threshold.           |
| 0x3152  | BLC_TRIGGER_<br>THRE_HARD_HCG | 0x80             | RW  | Threshold for Hard Triggering of BLC for HCG Exposure (no sub-LSBs)  0xFF will turn hard threshold triggering off.  Difference between dark level for current frame and applied correction is compared to threshold.   |
| 0x3153  | BLC_TRIGGER_<br>THRE_HARD_LCG | 0x80             | RW  | Threshold for Hard Triggering of BLC for LCG Exposure (no sub-LSBs)  0xFF will turn hard threshold triggering off.  Difference between dark level for current frame and applied correction is compared to threshold.   |
| 0x3154  | BLC_TRIGGER_<br>THRE_HARD_VS  | 0x80             | RW  | Threshold for Hard Triggering of BLC for VS Exposure (no sub-LSBS). 0xFF Will Turn Hard Threshold Triggering Off. Difference Between Dark Level for Current Frame and Applied Correction Is Compared to the Threshold. |
| 0x3155  | DITHER_GAIN_<br>THRESHOLD     | 0x00             | RW  | Gain Threshold for Enabling Dither<br>Compared to upper 8 bits of digital gain value (a<br>value of 0 means always enabled)                                                                                            |
| 0x3156  | RESTART_FRAMES                | 0x01             | RW  | Number of Frames With Continuous Update<br>After Restart (0xFF is always triggered, 0x00 will<br>give 1 frame)                                                                                                         |
| 0x3157  | AB_CTRL                       | 0x00             | RW  | Controls AB Mode Operation  Bit[7:2]: Not used  Bit[1]: Bframe Selects between A (0) and B (1) frames  Bit[0]: ab_mode Enable AB mode                                                                                  |



table A-2 sensor control registers (sheet 12 of 48)

|         |                          | default | D.044 |                                                                    |
|---------|--------------------------|---------|-------|--------------------------------------------------------------------|
| address | register name            | value   | R/W   | description                                                        |
| 0x3158  | BLC_MAX_CORRECTION<br>_H | 0x0F    | RW    | Maximum Value of BLC Correction, MSB                               |
| 0x3159  | BLC_MAX_CORRECTION _L    | 0xFF    | RW    | Maximum Value of BLC Correction, LSB                               |
| 0x315A  | DIG_GAIN_HCG_H           | 0x01    | RW    | Digital Gain for HCG, MSB (Format 6.8)                             |
| 0x315B  | DIG_GAIN_HCG_L           | 0x00    | RW    | Digital Gain for HCG, LSB                                          |
| 0x315C  | DIG_GAIN_LCG_H           | 0x01    | RW    | Digital Gain for LCG, MSB (Format 6.8)                             |
| 0x315D  | DIG_GAIN_LCG_L           | 0x00    | RW    | Digital Gain for LCG, LSB                                          |
| 0x315E  | DIG_GAIN_VS_H            | 0x01    | RW    | Digital Gain for VS, MSB (Format 6.8)                              |
| 0x315F  | DIG_GAIN_VS_L            | 0x00    | RW    | Digital Gain for VS, LSB                                           |
| 0x3160  | BLC_TARGET_HCG_H         | 0x00    | RW    | Black Level Target HCG Exposure High Byte                          |
| 0x3161  | BLC_TARGET_HCG_L         | 0x20    | RW    | Black Level Target HCG Exposure Low Byte                           |
| 0x3162  | BLC_TARGET_LCG_H         | 0x00    | RW    | Black Level Target LCG Exposure High Byte                          |
| 0x3163  | BLC_TARGET_LCG_L         | 0x20    | RW    | Black Level Target LCG Exposure Low Byte                           |
| 0x3164  | BLC_TARGET_VS_H          | 0x00    | RW    | Black Level Target VS Exposure High Byte                           |
| 0x3165  | BLC_TARGET_VS_L          | 0x20    | RW    | Black Level Target VS Exposure Low Byte                            |
| 0x3166  | DIG_GAIN_FS2_HCG_H       | _       | R     | Read Back of Frame Synchronized Digital Gain for HCG Exposure, MSB |
| 0x3167  | DIG_GAIN_FS2_HCG_L       | _       | R     | Read Back of Frame Synchronized Digital Gain for HCG Exposure, LSB |
| 0x3168  | DIG_GAIN_FS2_LCG_H       | -       | R     | Read Back of Frame Synchronized Digital Gain for LCG Exposure, MSB |
| 0x3169  | DIG_GAIN_FS2_LCG_L       | -       | R     | Read Back of Frame Synchronized Digital Gain for LCG Exposure, LSB |
| 0x316A  | DIG_GAIN_FS2_HCG_H       | _       | R     | Read Back of Frame Synchronized Digital Gain for HCG Exposure, MSB |
| 0x316B  | DIG_GAIN_FS2_VS_L        | -       | R     | Read Back of Frame Synchronized Digital Gain for VS Exposure, LSB  |
| 0x316C  | BLC_TARGET_FS2_HCG_<br>H | -       | R     | Read Back of Black Level Target HCG Exposure<br>High Byte          |
| 0x316D  | BLC_TARGET_FS2_HCG_<br>L | -       | R     | Read Back of Black Level Target HCG Exposure<br>Low Byte           |
| 0x316E  | BLC_TARGET_FS2_LCG_<br>H | -       | R     | Read Back of Black Level Target LCG Exposure<br>High Byte          |



table A-2 sensor control registers (sheet 13 of 48)

| address | register name            | default<br>value | R/W | description                                                       |
|---------|--------------------------|------------------|-----|-------------------------------------------------------------------|
| 0x316F  | BLC_TARGET_FS2_LCG_<br>L | _                | R   | Read Back of Black Level Target LCG Exposure<br>Low Byte          |
| 0x3170  | BLC_TARGET_FS2_VS_H      | -                | R   | Read Back of Black Level Target VS Exposure<br>High Byte          |
| 0x3171  | BLC_TARGET_FS2_VS_L      | _                | R   | Read Back of Black Level Target VS Low Byte                       |
| 0x3172  | DARK_CURRENT_HCG_<br>H   | -                | R   | Dark Current Compensation for HCG, MSB (Signed)                   |
| 0x3173  | DARK_CURRENT_HCG_L       |                  | R   | Dark Current Compensation for HCG, LSB (3 Sub-LSBs)               |
| 0x3174  | DARK_CURRENT_LCG_H       | -0               | R   | Dark Current Compensation for LCG, MSB (Signed)                   |
| 0x3175  | DARK_CURRENT_LCG_L       | -                | R   | Dark Current Compensation for LCG, LSB (3 sub-LSBs)               |
| 0x3176  | DARK_CURRENT_VS_H        | - /              | R   | Dark Current Compensation for VS Exposure, MSB (Signed)           |
| 0x3177  | DARK_CURRENT_VS_L        | -11              | R   | Dark Current Compensation for VS Exposure, LSB (3 Sub-LSBs)       |
| 0x3178  | ROW_AVERAGE_HCG_H        | -                | R   | Row Average (Accumulator Value) for HCG, MSB (Signed)             |
| 0x3179  | ROW_AVERAGE_HCG_L        | -                | R   | Row Average (Accumulator Value) for HCG, LSB (3 Sub-LSBs)         |
| 0x317A  | ROW_AVERAGE_LCG_H        | -                | R   | Row Average (Accumulator Value) for LCG, MSB (Signed)             |
| 0x317B  | ROW_AVERAGE_LCG_L        | _                | R   | Row Average (Accumulator Value) for LCG, LSB (3 Sub-LSBs)         |
| 0x317C  | ROW_AVERAGE_VS_H         | _                | R   | Row Average (Accumulator Value) for VS Exposure, MSB (Signed)     |
| 0x317D  | ROW_AVERAGE_VS_L         | _                | R   | Row Average (Accumulator Value) for VS Exposure, LSB (3 Sub-LSBs) |
| 0x317E  | D_VALUE_FS2_HCG          | _                | R   | Read Back of Frame Synchronized d_value for HCG                   |
| 0x317F  | D_VALUE_FS2_LCG          | -                | R   | Read Back of Frame Synchronized d_value for LCG                   |
| 0x3180  | D_VALUE_FS2_VS           | -                | R   | Read Back of Frame Synchronized d_value for VS                    |
| 0x3181  | K_OFFSET_FS2_HCG         | _                | R   | Read Back of Frame Synchronized k_offset for HCG                  |



table A-2 sensor control registers (sheet 14 of 48)

| address | register name    | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3182  | K_OFFSET_FS2_LCG | -                | R   | Read Back of Frame Synchronized k_offset for LCG                                                                                                                                                                                                                                                                                                                                                                     |
| 0x3183  | K_OFFSET_FS2_VS  | -                | R   | Read Back of Frame Synchronized k_offset for VS                                                                                                                                                                                                                                                                                                                                                                      |
| 0x3184  | BFRAME_FS2       | -                | R   | Read Back of Frame Synchronized Bframe Bit from ab_ctrl Register                                                                                                                                                                                                                                                                                                                                                     |
| 0x3190  | INTERFACE_CTRL0  | 0x07             | RW  | Bit[7]: channel_cfg                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0x3191  | INTERFACE_CTRL1  | 0x99             | RW  | Bit[7]: img_size_vfifo_sel Select automatically calculated image size Bit[6]: mask_vs_sof Bit[5]: hts_pclk_man_en HTS PCLK manual override when the SCLK to PCLK Bit[4]: discard_fake_ro Do not output fake data Bit[3]: vfifo_fake_ro Emulate VFIFO read-out in unalign MIPI-mode Bit[2]: lvds_16bit_markers LVDS generate 16-bit markers instead of 8-bit Bit[1:0]: if_mode 00: DVP 01: MIPI 10: LVDS 11: Not used |
| 0x3193  | HTS_PCLK_MAN_H   | 0x08             | RW  | HTS in PCLKs, Manual Override Value High<br>Byte (DVP Only)                                                                                                                                                                                                                                                                                                                                                          |

table A-2 sensor control registers (sheet 15 of 48)

| address | register name             | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                |
|---------|---------------------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3194  | HTS_PCLK_MAN_L            | 0x13             | RW  | HTS in PCLKs, Manual Override Value Low<br>Byte (DVP Only)                                                                                                                                                                                                                                                                                                 |
| 0x3195  | VFIFO_READ_LEVEL          | 0x33             | RW  | vfifo_read_level                                                                                                                                                                                                                                                                                                                                           |
| 0x31A0  | MIPI_FORMAT               | 0x2C             | RW  | Bit[7]: mipi_byte_switch MIPI byte switch in 16-bit mode Bit[6]: Not used Bit[5:4]: mipi_vch_id_third Virtual channel ID for third channel, only used in 3-exposure mode Bit[3:2]: mipi_vch_id_sec Virtual channel ID for secondary channel, not used in linear mode Bit[1:0]: mipi_vch_id_main Virtual channel ID for main channel                        |
| 0x31A1  | MIPI_DUMMY_DATA           | 0x55             | RW  | Dummy Data to Output During Dummy Rows (MSB-Aligned to 12-bit)                                                                                                                                                                                                                                                                                             |
| 0x31A2  | FORMAT_SETTINGS           | 0x00             | RW  | Bit[7:6]: Not used Bit[5]: disable_arbiter Disable arbiter (always give VFIFO access to FI1) Bit[4:3]: dvp_16b_opt 00: Advanced 16-bit DVP packing 01: Not used 10: 2-cycle packing option A (MSB) 11: 2-cycle packing option B (12-bit) Bit[2]: reset_crc_error_cnt Write to reset CRC error count Bit[1:0]: flag_2x12 Manual flag settings for 2x12 mode |
| 0x31A3  | VFIFO_MANUAL_<br>OVERRIDE | 0x00             | RW  | Bit[7:6]: vfifo_lane_fill_inc_man Bit[5:4]: vfifo_lane_fill_cap_man Bit[3]: vfifo_lane_fill_man Bit[2:1]: vfifo_inp_data_width_man Bit[0]: vfifo_inp_data_width_man_e                                                                                                                                                                                      |
| 0x31A4  | VFIFO_STATUS              | -                | R   | Bit[7:2]: Not used Bit[1]: fo_q_error FO overflow (data is not getting out from VFIFO) Bit[0]: fo_q_empty FO is empty (it should not always be 1)                                                                                                                                                                                                          |
| 0x31A5  | VFIFO_CRC_ERROR_<br>COUNT | -                | R   | VFIFO CRC Error Count, Number of Lines That Failed CRC Check                                                                                                                                                                                                                                                                                               |



table A-2 sensor control registers (sheet 16 of 48)

| address | register name       | default<br>value | R/W | description                                                                                                                                                                                                          |
|---------|---------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x31A6  | VFIFO_CRC_ERROR_TH  | 0x00             | RW  | VFIFO CRC Error Count Threshold to Trigger Watchdog Pulse. Disabled if '0xFF                                                                                                                                         |
| 0x31A7  | VFIFO_CTRL          | 0x00             | RW  | Bit[7:1]: Not used Bit[0]: fo_q_error_wdp_en Enable for triggering watchdog pulse on fo_q_error                                                                                                                      |
| 0x31B0  | VSYNC_WIDTH_LINE_H  | 0x00             | RW  | VSYNC Width by Line Number High Byte                                                                                                                                                                                 |
| 0x31B1  | VSYNC_WIDTH_LINE_L  | 0x00             | RW  | VSYNC Width by Line Number Low Byte                                                                                                                                                                                  |
| 0x31B2  | VSYNC_WIDTH_PIXEL_H | 0x02             | RW  | VSYNC Width by Pixel Number High Byte                                                                                                                                                                                |
| 0x31B3  | VSYNC_WIDTH_PIXEL_L | 0x00             | RW  | VSYNC Width by Pixel Number Low Byte,<br>Must Be Larger Than 0                                                                                                                                                       |
| 0x31B4  | VSYNC_DELAY_H       | 0x00             | RW  | VSYNC Delay Count High Byte                                                                                                                                                                                          |
| 0x31B5  | VSYNC_DELAY_M       | 0x01             | RW  | VSYNC Delay Count Mid Byte                                                                                                                                                                                           |
| 0x31B6  | VSYNC_DELAY_L       | 0x00             | RW  | VSYNC Delay Count Low Byte                                                                                                                                                                                           |
| 0x31B7  | POLARITY_CTRL       | 0x00             | RW  | Bit[7]: Reserved Bit[6]: Bit reverse enable Bit[5]: vsync_gate_clk_enable Bit[4]: href_gate_clk_enable Bit[3]: Reserved Bit[2]: href_polarity Bit[1]: vsync_polarity Bit[0]: pclk_polarity Also PCLK gate low enable |
| 0x31B8  | BIT_ORDER           | 0x00             | RW  | Bit[7:4]: Reserved Bit[3]: bit_test_mode Bit[2]: bit_test_bit10 Bit[1]: bit_test_bit8 Bit[0]: bit_test_enable                                                                                                        |
| 0x31B9  | BYP_SELECT          | 0x00             | RW  | Bit[7:6]: Reserved Bit[5]: data_bit_shift Bit[4]: href_sel Bit[3:0]: bypass_sel                                                                                                                                      |
| 0x31BA  | R_FIFO              | 0x00             | RW  | Top Sync FIFO Control                                                                                                                                                                                                |
| 0x31D0  | CLK_POST_CONST_MIN  | 0x3C             | RW  | T(clk_post) Constant Minimum Value, Default Value: 60ns                                                                                                                                                              |
| 0x31D1  | CLK_POST_UI_MIN     | 0x34             | RW  | T(clk_post) UI Minimum Value, Default Value: 52 Uls                                                                                                                                                                  |
| 0x31D2  | CLK_TRAIL_CONST_MIN | 0x3C             | RW  | T(clk_trail) Constant Minimum Value, Default Value: 60ns                                                                                                                                                             |

table A-2 sensor control registers (sheet 17 of 48)

|         |                           | default |     |                                                                                                                      |
|---------|---------------------------|---------|-----|----------------------------------------------------------------------------------------------------------------------|
| address | register name             | value   | R/W | description                                                                                                          |
| 0x31D3  | CLK_TRAIL_UI_MIN          | 0x00    | RW  | T(clk_trail) UI Minimum Value, Default Value: 0<br>UI                                                                |
| 0x31D4  | CLK_PREPARE_CONST_<br>MIN | 0x2D    | RW  | T(clk_prepare) Constant Minimum Value,<br>Default Value: 38 Ns                                                       |
| 0x31D5  | CLK_PREPARE_UI_MIN        | 0x00    | RW  | T(clk_prepare) UI Minimum Value, Default Value: 0 UIs                                                                |
| 0x31D6  | CLK_ZERO_CONST_<br>MIN1   | 0x01    | RW  | T(clk_zero) Constant Minimum Value (High 2 Bits)                                                                     |
| 0x31D7  | CLK_ZERO_CONST_<br>MIN2   | 0x06    | RW  | T(clk_zero) Constant Minimum Value, (Low 8 bits) Default Value: 44 Ns                                                |
| 0x31D8  | CLK_ZERO_UI_MIN           | 0x00    | RW  | T(clk_zero) UI Minimum Value, Default Value: 0<br>UIs                                                                |
| 0x31D9  | HS_EXIT_CONST_MIN         | 0x64    | RW  | T(hs_exit) Constant Minimum Value, Default Value: 100 Ns                                                             |
| 0x31DA  | HS_EXIT_UI_MIN            | 0x00    | RW  | T(hs_exit) UI Minimum Value, Default Value: 0<br>UI                                                                  |
| 0x31DB  | HS_PREPARE_CONST_<br>MIN  | 0x28    | RW  | T(hs_prepare) Constant Minimum Value,<br>Default Value: 40 Ns                                                        |
| 0x31DC  | HS_PREPARE_UI_MIN         | 0x04    | RW  | T(hs_prepare) UI Minimum Value, Default<br>Value: 4 UI                                                               |
| 0x31DD  | HS_ZERO_CONST_MIN         | 0x69    | RW  | T(hs_zero) Constant Minimum Value, Default Value: 105 Ns                                                             |
| 0x31DE  | HS_ZERO_UI_MIN            | 0x0A    | RW  | T(hs_zero) UI Minimum Value, Default Value: 6<br>UI                                                                  |
| 0x31DF  | HS_TRAIL_CONST_MIN        | 0x3C    | RW  | T(hs_trail) Constant Minimum Value, Default Value: 65 Ns                                                             |
| 0x31E0  | HS_TRAIL_UI_MIN           | 0x04    | RW  | T(hs_trail) UI Minimum Value, Default Value: 4<br>UI                                                                 |
| 0x31E1  | LPX_CONST_MIN             | 0x32    | RW  | T(lpx) Constant Minimum Value, Default Value: 50 Ns                                                                  |
| 0x31E2  | LPX_UI_MIN                | 0x00    | RW  | T(lpx) UI Minimum Value, Default Value: 0 UI                                                                         |
| 0x31E3  | MIPI_CLK_PERIOD1          | 0x00    | RW  | Clock Period of mipi_clk, Used to Calculate Timing Parameters of MIPI TX (Low 2 Bits, Fraction) Default Value: 2'b00 |
| 0x31E4  | MIPI_CLK_PERIOD2          | 0x08    | RW  | Clock Period of mipi_clk, Used to Calculate Timing Parameters of MIPI TX (High 8 Bits, Integer) 8.00 Ns              |



table A-2 sensor control registers (sheet 18 of 48)

| address | register name   | default<br>value | R/W | descriptior                                          | ו                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|-----------------|------------------|-----|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x31E5  | MIPI_LANE_CTRL0 | 0x92             | RW  | Bit[7]:  Bit[6]:  Bit[5]:  Bit[4]:  Bit[2]:  Bit[1]: | ext_timing Finish lane transfer long packet data exactly 0: Not used 1: Do not send any dummy data in data lane. That means trail data will behind the image data i  clk_data_chg Clock lane data change, 2'b01 -> 2'b10  dis_clk_lane (active high) Disable clock lane line_sync_en Insert LS/LE in the MIPI TX stream if this bit is set frame_cnt_zero_c1 MIPI TX channel 1 will keep frame counter zero if this bit is set frame_cnt_zero_c0 MIPI TX channel 0 will keep frame counter zero if this bit is set gate_clk_en2 (active high) Gate clock for clock lane when frame blanking time gate_clk_en1 (active high) Gate clock for clock lane when line/frame blanking time |
| 0x31E6  | MIPI_LPKT_MAN   | 0x00             | RW  | Bit[7]:<br>Bit[6]:<br>Bit[5:0]:                      | Reserved lpkt_man_en Long packet manual input dt_man Manual data type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x31E7  | MIPI_DI0        | 0x30             | RW  | Bit[7:6]:<br>Bit[5:0]:                               | vc_num0 Virtual channel ID for data path 0 img_dt0 Data type for data path 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0x31E8  | MIPI_DI1        | 0x6C             | RW  | Bit[7:6]:<br>Bit[5:0]:                               | vc_num1<br>Virtual channel ID for data path 0<br>img_dt1<br>Data type for data path 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0x31E9  | MIPI_DI2        | 0xAC             | RW  | Bit[7:6]:<br>Bit[5:0]:                               | vc_num2<br>Virtual channel ID for data path 0<br>img_dt2<br>Data type for data path 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



table A-2 sensor control registers (sheet 19 of 48)

|         | <u> </u>           | •                |     | •                                                                                                                                     |            |
|---------|--------------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------|------------|
| address | register name      | default<br>value | R/W | description                                                                                                                           | descriptio |
| 0x31EA  | MIPI_DI3           | 0xEC             | RW  | Bit[7:6]: vc_num3<br>Virtual channel ID for data path 0<br>Bit[5:0]: img_dt3<br>Data type for data path 0                             |            |
| 0x31EB  | MIPI_EMB           | 0x7F             | RW  | Bit[7]: Not used Bit[6]: use_emb_data_type Use embedded data type for embedded data rows Bit[5:0]: emb_dt Data type for embedded data | Bit[6]:    |
| 0x31EC  | MIPI_IMG_WIDTHH0   | 0x0F             | RW  | Bit[7:0]: img_width[15:8]<br>Channel 0 image width                                                                                    | Bit[7:0]:  |
| 0x31ED  | MIPI_IMG_WIDTHL0   | 0x20             | RW  | Bit[7:0]: img_width[7:0] Channel 0 image width                                                                                        | Bit[7:0]:  |
| 0x31EE  | MIPI_IMG_HEIGHTH0  | 0x04             | RW  | Bit[7:0]: img_height[15:8]<br>Channel 0 image height                                                                                  | Bit[7:0]:  |
| 0x31EF  | MIPI_IMG_HEIGHTL0  | 0x48             | RW  | Bit[7:0]: img_height[7:0] Channel 0 image height                                                                                      | Bit[7:0]:  |
| 0x31F0  | MIPI_IMG_WIDTH1_H  | 0x07             | RW  | Bit[7:0]: img_width[15:8]  Channel 1 image width                                                                                      | Bit[7:0]:  |
| 0x31F1  | MIPI_IMG_WIDTH1_L  | 0x90             | RW  | Bit[7:0]: img_width[7:0] Channel 1 image width                                                                                        | Bit[7:0]:  |
| 0x31F2  | MIPI_IMG_HEIGHTH1  | 0x04             | RW  | Bit[7:0]: img_height[15:8]<br>Channel 1 image height                                                                                  | Bit[7:0]:  |
| 0x31F3  | MIPI_IMG_HEIGHT1_L | 0x48             | RW  | Bit[7:0]: img_height[7:0] Channel 1 image height                                                                                      | Bit[7:0]:  |
| 0x31F4  | MIPI_IMG_WIDTH2_H  | 0x07             | RW  | Bit[7:0]: img_width[15:8] Channel 2 image width                                                                                       | Bit[7:0]:  |
| 0x31F5  | MIPI_IMG_WIDTH2_L  | 0x90             | RW  | Bit[7:0]: img_width[7:0] Channel 2 image width                                                                                        | Bit[7:0]:  |
| 0x31F6  | MIPI_IMG_HEIGHT2_L | 0x04             | RW  | Bit[7:0]: img_height[15:8]<br>Channel 2 image height                                                                                  | Bit[7:0]:  |
| 0x31F7  | MIPI_IMG_HEIGHT2_L | 0x48             | RW  | Bit[7:0]: img_height[7:0]<br>Channel 2 image height                                                                                   | Bit[7:0]:  |
| 0x31F8  | MIPI_IMG_WIDTH3_H  | 0x07             | RW  | Bit[7:0]: img_width[15:8]<br>Channel 3 image width                                                                                    | Bit[7:0]:  |
| 0x31F9  | MIPI_IMG_WIDTH3_L  | 0x90             | RW  | Bit[7:0]: img_width[7:0] Channel 3 image width                                                                                        | Bit[7:0]:  |
|         |                    |                  |     |                                                                                                                                       |            |



table A-2 sensor control registers (sheet 20 of 48)

| address | register name      | default<br>value | R/W | description                     | n                                                                                                                                                              |
|---------|--------------------|------------------|-----|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x31FA  | MIPI_IMG_HEIGHT3_H | 0x04             | RW  | Bit[7:0]:                       | img_height[15:8]<br>Channel 3 image height                                                                                                                     |
| 0x31FB  | MIPI_IMG_HEIGHT3_L | 0x48             | RW  | Bit[7:0]:                       | img_height[7:0]<br>Channel 3 image height                                                                                                                      |
| 0x31FC  | MIPI_STATUS        | C                | R   | Bit[7:2]:<br>Bit[1]:<br>Bit[0]: | Not used mipi_ph_done MIPI has transferred long packet header data. User can modify the data type. mipi_busy MIPI is transmitting data if this bit is asserted |

table A-2 sensor control registers (sheet 21 of 48)

| address | register name   | default<br>value | R/W | descriptio         | on                                                                                                                                                             |
|---------|-----------------|------------------|-----|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                 |                  |     | Bit[7]:            | hs_zero_sync_en 0: Send 'hs_en' one cycle ahead of hs_zero state 1: Send 'hs_en' sync with hs_zero state                                                       |
|         |                 |                  |     | Bit[6]:            | sof_send_fs Send "FS" packet after MIPI received SOF 0: Send "FS" packet when VFIFO data is ready 1: Send "FS" packet when MIPI                                |
|         |                 |                  |     | Bit[5]:            | received SOF chksum_exchg Long packet checksum byte exchange enable 0: Checksum = CRC[15:0] 1: Checksum = {CRC[7:0],                                           |
| 0x31FD  | MIPI_LANE_CTRL1 | 0xCB             | RW  | Bit[4]:<br>Bit[3]: | Reserved  Ip_state  Low power state when data lane is idle  0: Low power signal for each  1: Ip_p or Ip_n will stay "1" if the current data lane is not active |
|         |                 |                  |     | Bit[2]:            | pclk_inv_en (active high) PCLK inverse enable (output to PHY)                                                                                                  |
|         |                 |                  |     | Bit[1]:            | gen_fe_en1 Force to generate frame end short packet in channel 1 when MIPI TX has transmitted one line if VFIFO of this channel is overflow gen fe en0         |
|         |                 |                  |     | ыцој.              | Force to generate frame end short packet in channel 0 when MIPI TX has transmitted one line if VFIFO of this channel is overflow                               |



table A-2 sensor control registers (sheet 22 of 48)

| address | register name   | default<br>value | R/W | description | on                                                                           |
|---------|-----------------|------------------|-----|-------------|------------------------------------------------------------------------------|
|         |                 |                  |     | Bit[7]:     | d4_inv_en<br>Data lane 4 inverse enable                                      |
|         |                 |                  |     | Bit[6]:     | d3_inv_en                                                                    |
|         |                 |                  |     | Bit[5]:     | Data lane 3 inverse enable d2_inv_en                                         |
|         |                 |                  |     | Bit[4]:     | Data lane 2 inverse enable d1 inv en                                         |
| 0x31FE  | MIPI_LANE_CTRL2 | 0x0F             | RW  |             | Data lane 1 inverse enable                                                   |
|         |                 |                  |     | Bit[3]:     | lane4_en<br>Data lane 4 enable                                               |
|         |                 |                  |     | Bit[2]:     | lane3_en Data lane 3 enable                                                  |
|         |                 |                  |     | Bit[1]:     | lane2_en                                                                     |
|         |                 |                  |     | Bit[0]:     | Data lane 2 enable lane1_en                                                  |
|         |                 |                  | 224 |             | Data lane 1 enable                                                           |
|         |                 |                  |     | Bit[7]:     | ch3_crop_en Channel 3 crop enable                                            |
|         |                 |                  |     |             | 0: Channel 3 crop disable                                                    |
|         |                 |                  |     | Bit[6]:     | 1: Channel 3 crop enable ch2_crop_en                                         |
|         |                 |                  |     |             | Channel 2 crop enable 0: Channel 2 crop disable                              |
|         |                 |                  |     |             | 1: Channel 2 crop enable                                                     |
|         |                 |                  |     | Bit[5]:     | ch1_crop_en Channel 1 crop enable                                            |
|         |                 |                  |     |             | <ul><li>0: Channel 1 crop disable</li><li>1: Channel 1 crop enable</li></ul> |
|         |                 |                  |     | Bit[4]:     | ch0_crop_en                                                                  |
|         |                 |                  |     |             | Channel 0 crop enable 0: Channel 0 crop disable                              |
| 0x31FF  | MIPI_LANE_CTRL3 | 0x03             | RW  | Bit[3]:     | 1: Channel 0 crop enable fcnt_zero_c3                                        |
|         |                 |                  |     | Dit[0].     | MIPI TX channel 3 will keep frame                                            |
|         |                 |                  |     | Bit[2]:     | counter zero if this bit is set fcnt_zero_c2                                 |
|         |                 |                  |     |             | MIPI TX channel 2 will keep frame counter zero if this bit is set            |
|         |                 |                  |     | Bit[1]:     | gen_fe_en3                                                                   |
|         |                 |                  |     |             | Force to generate frame end short packet in channel 3 when MIPI TX           |
|         |                 |                  |     |             | has transmitted one line if VFIFO of                                         |
|         |                 |                  |     | Bit[0]:     | this channel is overflow gen_fe_en2                                          |
|         |                 |                  |     |             | Force to generate frame end short packet in channel 2 when MIPI TX           |
|         |                 |                  |     |             | has transmitted one line if VFIFO of                                         |
|         |                 |                  |     |             | this channel is overflow                                                     |

table A-2 sensor control registers (sheet 23 of 48)

| address | register name    | default<br>value | R/W | description                                                                                                                          |
|---------|------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------|
|         |                  |                  |     | Bit[7:6]: Not used Bit[5]: lp_n_man_data Output manual lower power data in                                                           |
|         |                  |                  |     | MIPI TX test mode  Bit[4]: lp_p_man_data  Output manual lower power data in  MIPI TX test mode                                       |
|         |                  |                  |     | Bit[3]: lp_man_en Output manual low power data enable in low power test mode and de-assert high speed signal (hs_en                  |
| 0x3200  | MIPI_TST_MODE    | 0x00             | RW  | or valid) Bit[2]: hs_man_en Manual test data will output to PHY when this bit is set and MIPI TX in high speed test mode (reg25 must |
|         |                  |                  |     | be set in this case) Bit[1]: tst_mode 0: Test start point sync by                                                                    |
|         |                  |                  |     | RX "prbs_en"  Bit[0]: mipi_tst (active high)  Test MIPI TX and RX PHY                                                                |
| 0x3201  | MANUAL_TST_DATA  | 0xFF             | RW  | Manual Test Data for MIPI PHY                                                                                                        |
| 0x3202  | MIPI_TST_CFG     | 0x00             | RW  | Bit[7:2]: Not used Bit[1:0]: rx_prbs_en Enable MIPI PHY test including RX PHY and TX PHY                                             |
| 0x3203  | MAX_FRAME_CNT0_H | 0xFF             | RW  | High Byte of Maximum Frame Counter of Channel 0                                                                                      |
| 0x3204  | MAX_FRAME_CNT0_L | 0xFF             | RW  | Low Byte of Maximum Frame Counter of Channel 0                                                                                       |
| 0x3205  | MAX_FRAME_CNT1_H | 0xFF             | RW  | High Byte of Maximum Frame Counter of Channel 1                                                                                      |
| 0x3206  | MAX_FRAME_CNT1_L | 0xFF             | RW  | Low Byte of Maximum Frame Counter of Channel 1                                                                                       |
| 0x3207  | MAX_FRAME_CNT2_H | 0xFF             | RW  | High Byte of Maximum Frame Counter of Channel 2                                                                                      |
| 0x3208  | MAX_FRAME_CNT2_L | 0xFF             | RW  | Low Byte of Maximum Frame Counter of Channel 2                                                                                       |
| 0x3209  | MAX_FRAME_CNT3_H | 0xFF             | RW  | High Byte of Maximum Frame Counter of Channel 3                                                                                      |



table A-2 sensor control registers (sheet 24 of 48)

| address | register name    | default<br>value | R/W | description                                                                                                                                   |
|---------|------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 0x320A  | MAX_FRAME_CNT3_L | 0xFF             | RW  | Low Byte of Maximum Frame Counter of Channel 3                                                                                                |
| 0x320E  | RAW16            | 0x30             | RW  | RAW16 Data Type                                                                                                                               |
| 0x3210  | RAW12            | 0x2C             | RW  | RAW12 Data Type                                                                                                                               |
| 0x3211  | RAW10            | 0x2B             | RW  | RAW10 Data Type                                                                                                                               |
| 0x3215  | DAT_SEQ_CTRL     | 0x00             | RW  | Bit[7:5]: total_seq                                                                                                                           |
| 0x3216  | LP_DELAY         | 0x04             | RW  | LP00LP11 Delay Cycle When hs_zero Sync Enable                                                                                                 |
| 0x3217  | MIPI_DATA_TAG0   | 0x30             | RW  | Data_ID Tag Transmitted in Virtual Channel 0 for Supporting "Same Image Data Transmit in Different Virtual Channel With Different Data_ID Tag |
| 0x3218  | MIPI_DATA_TAG1   | 0x6C             | RW  | Data_ID Tag Transmitted in Virtual Channel 1 for Supporting "Same Image Data Transmit in Different Virtual Channel With Different Data_ID Tag |

table A-2 sensor control registers (sheet 25 of 48)

|         |                |                  |     | *                                                                                                                                             |
|---------|----------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name  | default<br>value | R/W | description                                                                                                                                   |
| 0x3219  | MIPI_DATA_TAG2 | 0xAC             | RW  | Data_ID Tag Transmitted in Virtual Channel 2 for Supporting "Same Image Data Transmit in Different Virtual Channel With Different Data_ID Tag |
| 0x321A  | MIPI_DATA_TAG3 | 0xEC             | RW  | Data_ID Tag Transmitted in Virtual Channel 3 for Supporting "Same Image Data Transmit In Different Virtual Channel With Different Data_ID Tag |
| 0x321B  | USE_VFIFO_TYPE | 0x01             | RW  | Use the Size Signals (12, 10, and 8) from VFIFO                                                                                               |
| 0x3230  | LVDS_R0        | 0x2A             | RW  | Bit[7]: Not used Bit[6]: sync_cod_man                                                                                                         |
| 0x3231  | LVDS_R2        | 0x00             | RW  | Dummy Data0 High Nibble                                                                                                                       |
| 0x3232  | LVDS_R3        | 0x80             | RW  | Dummy Data0 Low Byte                                                                                                                          |
| 0x3233  | LVDS_R4        | 0x00             | RW  | Dummy Data1 High Nibble                                                                                                                       |
| 0x3234  | LVDS_R5        | 0x10             | RW  | Dummy Data1 Low Byte                                                                                                                          |
| 0x3235  | LVDS_R6        | 0xAA             | RW  | frame_st                                                                                                                                      |
| 0x3236  | LVDS_R7        | 0x55             | RW  | frame_ed                                                                                                                                      |
| 0x3237  | LVDS_R8        | 0x99             | RW  | line_st                                                                                                                                       |
| 0x3238  | LVDS_R9        | 0x66             | RW  | line_ed                                                                                                                                       |
| 0x3239  | LVDS_RA        | 0x08             | RW  | Bit[7:4]: Not used Bit[3]: bit_flip Bit[2]: Not used Bit[1]: ln2_sel Bit[0]: Not used                                                         |



table A-2 sensor control registers (sheet 26 of 48)

| address | register name      | default<br>value | R/W | description                                                                 |
|---------|--------------------|------------------|-----|-----------------------------------------------------------------------------|
| 0x323A  | LVDS_RB            | 0x88             | RW  | Bit[7]: sleep_en Bit[6]: Not used Bit[5]: frame_rst_en Bit[4:0]: In_end_dly |
| 0x323B  | LVDS_RC            | 0x00             | RW  | r_blk_time High Nibble                                                      |
| 0x323C  | LVDS_RD            | 0x00             | RW  | r_blk_time Low Byte                                                         |
| 0x323D  | LVDS_LANE_NR       | 0x03             | RW  | Number of Active LVDS Lanes                                                 |
| 0x323E  | R_VS_WTHRE_LIST0   | 0x08             | RW  | White Threshold List0                                                       |
| 0x323F  | R_VS_WTHRE_LIST1   | 0x04             | RW  | White Threshold List1                                                       |
| 0x3240  | R_VS_WTHRE_LIST2   | 0x02             | RW  | White Threshold List2                                                       |
| 0x3241  | R_VS_WTHRE_LIST3   | 0x02             | RW  | White Threshold List3                                                       |
| 0x3242  | R_VS_SAT           | 0xFF             | RW  | Saturate Level                                                              |
| 0x3243  | R_VS_VB_GAIN_TH1   | 0x07             | RW  | m_nVB_gain_th1                                                              |
| 0x3244  | R_VS_VB_GAIN_TH2   | 0x03             | RW  | m_nVB_gain_th2                                                              |
| 0x3245  | R_VS_SMOOTH_GLIST0 | 0x03             | RW  | Smooth Gain List 0                                                          |
| 0x3246  | R_VS_SMOOTH_GLIST1 | 0x07             | RW  | Smooth Gain List 1                                                          |
| 0x3247  | R_VS_SMOOTH_GLIST2 | 0x0F             | RW  | Smooth Gain List 2                                                          |
| 0x3248  | R_VS_SMGAIN_TH1    | 0x07             | RW  | Smooth Gain Threshold 1                                                     |
| 0x3249  | R_VS_SMGAIN_TH2    | 0x03             | RW  | Smooth Gain Threshold 2                                                     |
| 0x324A  | R_VS_UNSAT         | 0xF0             | RW  | Unsaturate Level                                                            |
| 0x324B  | R_VS_TTHRE         | 80x0             | RW  | T Cluster Threshold                                                         |



table A-2 sensor control registers (sheet 27 of 48)

| address | register name | default | R/W | description                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|---------------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3250  | ISP_DP_CONF1  | 0x33    | RW  | Bit[7]: dpc_bc_en Black pixel correction enable in DPC  Bit[6]: dpc_wc_en White pixel correction enable in DPC  Bit[5]: isp_out_window_en (active high, default high) ISP output window crop enable  Bit[4]: comb_en DCG combine enable  Bit[3]: lenc_en Enable lens correction  Bit[2]: otp_en Defect pixel tagging enable  Bit[1]: awb_gain_en AWB_gain enable  Bit[0]: isp_en (active high, default high) ISP enable |
| 0x3251  | ISP_DP_SPARE  | 0x00    | RW  | isp_dp_spare                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0x3252  | ISP_SETTING   | 0x20    | RW  | Bit[7:6]: Not used Bit[5]: vsync_in_sel 0: sensor_core 1: black_row_end Bit[4]: vsync_out_sel 0: sensor_core 1: pre_isp Bit[3:2]: Not used Bit[1:0]: cfa_pattern 0: Mirror 1: Flip                                                                                                                                                                                                                                      |
| 0x3253  | PRE_CTRL0     | 0x00    | RW  | Bit[7]: test_mode_en Pre_ISP test mode enable Bit[6]: rolling_lines Pre_ISP rolling lines enable Bit[5]: transport_mode Pre_ISP transport mode enable Bit[4]: sq_bw Pre_ISP square black/white enable Bit[3:2]: color_bar Pre_ISP color bar style Bit[1:0]: img_sel Pre_ISP test image select 00: Bar 01: Rand 10: Square 11: Chart                                                                                     |



table A-2 sensor control registers (sheet 28 of 48)

| address | register name    | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                 |
|---------|------------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3254  | PRE_CTRL1        | 0x11             | RW  | Bit[7:6]: Reserved Bit[5:3]: hl_exp_ratio Pre_ISP HCG/LCG pixel value ratio Bit[2:0]: hvs_exp_ratio Pre_ISP HCG/VS pixel value ratio                                                                                                                                                                        |
| 0x3255  | PRE_CTRL2        | 0x01             | RW  | Bit[7]: pre_force_cg_bit_man Pre_ISP force CG bit manual override enable  Bit[6]: pre_force_cg_bit Pre_ISP force CG bit value if manual override is enabled  Bit[5]: Test Pre_ISP test Low byte to 0  Bit[4]: rand_img Pre_ISP rand image same seed enable  Bit[3:0]: rand_img_seed Pre_ISP rand image seed |
| 0x3264  | THRE2_RD_VS      | -//              | R   | thre2_rd_vs                                                                                                                                                                                                                                                                                                 |
| 0x3265  | THRE3_RD_VS      | - //             | R   | thre3_rd_vs                                                                                                                                                                                                                                                                                                 |
| 0x3266  | THRE4_RD_VS      | -                | R   | thre4_rd_vs                                                                                                                                                                                                                                                                                                 |
| 0x3267  | TTHRE_RD_VS      | -                | R   | tthre_rd_vs                                                                                                                                                                                                                                                                                                 |
| 0x3270  | DCG_CTRL         | 0x01             | RW  | Bit[7:1]: Not used Bit[0]: dcg_dither_en Enable dithering of input pixel to DCG                                                                                                                                                                                                                             |
| 0x3271  | DCG_THRE_LOW     | 0x60             | RW  | DCG Combine Threshold Low                                                                                                                                                                                                                                                                                   |
| 0x3272  | DCG_THRE_HIGH    | 0xC0             | RW  | DCG Combine Threshold High                                                                                                                                                                                                                                                                                  |
| 0x3273  | BLC_TARGET_HDR_H | 0x00             | RW  | HDR Dark Level Target, High Nibble                                                                                                                                                                                                                                                                          |
| 0x3274  | BLC_TARGET_HDR_L | 0x80             | RW  | HDR Dark Level Target, Low Byte                                                                                                                                                                                                                                                                             |
| 0x3275  | MIN_PIXEL_NUMBER | 0x20             | RW  | Minimum Number of Pixels Per Bin × 32                                                                                                                                                                                                                                                                       |
| 0x3276  | STABLE_RANGE1    | 0x02             | RW  | Stable Range 1                                                                                                                                                                                                                                                                                              |
| 0x3277  | STABLE_RANGE2    | 0x08             | RW  | Stable Range 2                                                                                                                                                                                                                                                                                              |
| 0x3278  | UPDATE_STEP      | 0x10             | RW  | Filter Step                                                                                                                                                                                                                                                                                                 |
| 0x3279  | OFFSET_RANGE_H   | 0x04             | RW  | Offset Range, High Byte)                                                                                                                                                                                                                                                                                    |
| 0x327A  | OFFSET_RANGE_L   | 0x00             | RW  | Offset Range, Low Byte)                                                                                                                                                                                                                                                                                     |



table A-2 sensor control registers (sheet 29 of 48)

|         | sensor controllegisters (sheet 25 or 10) |                  |     |                                                 |  |
|---------|------------------------------------------|------------------|-----|-------------------------------------------------|--|
| address | register name                            | default<br>value | R/W | description                                     |  |
| 0x327B  | STAT_RANGE                               | 0x03             | RW  | Statistic Range                                 |  |
| 0x327C  | RATIO_RANGE                              | 0x10             | RW  | Ratio Range                                     |  |
| 0x327D  | STAT_THRE_LOW                            | 0x60             | RW  | Statistic Low Threshold                         |  |
| 0x327E  | STAT_THRE_HIGH                           | 0xC0             | RW  | Statistic High Threshold                        |  |
| 0x327F  | MIN_BIN_DIST                             | 0x03             | RW  | Minimum Bin Distance for Statistics             |  |
| 0x3330  | LENC_RED_X0_H                            | 0x03             | RW  | Red Center Horizontal Position (X0) High Byte   |  |
| 0x3331  | LENC_RED_X0_L                            | 0xC8             | RW  | Red Center Horizontal Position (X0) Low Byte    |  |
| 0x3332  | LENC_RED_Y0_H                            | 0x02             | RW  | Red Center Vertical Position (Y0) High Byte     |  |
| 0x3333  | LENC_RED_Y0_L                            | 0x24             | RW  | Red Center Vertical Position (Y0) Low Byte      |  |
| 0x3334  | LENC_RED_A1                              | 0x00             | RW  | Red Parameter A1                                |  |
| 0x3335  | LENC_RED_A2                              | 0x00             | RW  | Red Parameter A2                                |  |
| 0x3336  | LENC_RED_B1                              | 0x00             | RW  | Red Parameter B1                                |  |
| 0x3337  | LENC_RED_B2                              | 0x00             | RW  | Red Parameter B2                                |  |
| 0x3338  | LENC_GRN_X0_H                            | 0x03             | RW  | Green Center Horizontal Position (X0) High Byte |  |
| 0x3339  | LENC_GRN_X0_L                            | 0xC8             | RW  | Green Center Horizontal Position (X0) Low Byte  |  |
| 0x333A  | LENC_GRN_Y0_H                            | 0x02             | RW  | Green Center Vertical Position (Y0) High Byte   |  |
| 0x333B  | LENC_GRN_Y0_L                            | 0x24             | RW  | Green Center Vertical Position (Y0) Low Byte    |  |
| 0x333C  | LENC_GRN_A1                              | 0x00             | RW  | Green Parameter A1                              |  |
| 0x333D  | LENC_GRN_A2                              | 0x00             | RW  | Green Parameter A2                              |  |
| 0x333E  | LENC_GRN_B1                              | 0x00             | RW  | Green Parameter B1                              |  |
| 0x333F  | LENC_GRN_B2                              | 0x00             | RW  | Green Parameter B2                              |  |
| 0x3340  | LENC_BLU_X0_H                            | 0x03             | RW  | Blue Center Horizontal Position (X0) High Byte  |  |
| 0x3341  | LENC_BLU_X0_L                            | 0xC8             | RW  | Blue Center Horizontal Position (X0) Low Byte   |  |
| 0x3342  | LENC_BLU_Y0_H                            | 0x02             | RW  | Blue Center Vertical Position (Y0) High Byte    |  |
| 0x3343  | LENC_BLU_Y0_L                            | 0x24             | RW  | Blue Center Vertical Position (Y0) Low Byte     |  |
| 0x3344  | LENC_BLU_A1                              | 0x00             | RW  | Blue Parameter A1                               |  |
| 0x3345  | LENC_BLU_A2                              | 0x00             | RW  | Blue Parameter A2                               |  |
| 0x3346  | LENC_BLU_B1                              | 0x00             | RW  | Blue Parameter B1                               |  |



table A-2 sensor control registers (sheet 30 of 48)

| address | register name     | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|-------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3347  | LENC_BLU_B2       | 0x00             | RW  | Blue Parameter B2                                                                                                                                                                                                                                                                                                                                                                                      |
| 0x3348  | LENC_CTRL         | 0x40             | RW  | Bit[7]: Not used Bit[6]: lenc_bias_plus     Add bias back after LENC Bit[5:4]: real_gain_sel     Select real gain to use for     coefficient adjustment     00: L     01: S     10: VS     11: Not used Bit[3]: coef_man_en     Override LENC gain coefficient with     lenc_coef_man Bit[2]: gcoef_en     Enables gain coefficient adjustment Bit[1]: quad_acc_en Bit[0]: rnd_en     Adds random bits |
| 0x3349  | LENC_COEF_THRE    | 0x00             | RW  | Coefficient Threshold (Minimum Level of Coefficient Gain) Format: 1.7, Max: 1.0                                                                                                                                                                                                                                                                                                                        |
| 0x334A  | LENC_GAIN_THRE1_H | 0x00             | RW  | ISP Real Gain Threshold Low (No Sub-LSB)<br>High Byte                                                                                                                                                                                                                                                                                                                                                  |
| 0x334B  | LENC_GAIN_THRE1_L | 0x00             | RW  | ISP Real Gain Threshold Low (No Sub-LSB)<br>Low Byte                                                                                                                                                                                                                                                                                                                                                   |
| 0x334C  | LENC_GAIN_THRE2_H | 0x00             | RW  | ISP Real Gain Threshold High (No Sub-LSB)<br>High Byte                                                                                                                                                                                                                                                                                                                                                 |
| 0x334D  | LENC_GAIN_THRE2_L | 0x00             | RW  | ISP Real Gain Threshold High (No Sub-LSB)<br>Low Byte                                                                                                                                                                                                                                                                                                                                                  |
| 0x334E  | LENC_COEF_MAN     | 0x80             | RW  | Manual Coefficient Scaling Parameter, Format: 1.7, Max: 1.0                                                                                                                                                                                                                                                                                                                                            |
| 0x3360  | R_GAIN_HCG_H      | 0x01             | RW  | Gain High Bits for HCG Channel Red<br>Component                                                                                                                                                                                                                                                                                                                                                        |
| 0x3361  | R_GAIN_HCG_L      | 0x00             | RW  | Gain Low Bits for HCG Channel Red<br>Component                                                                                                                                                                                                                                                                                                                                                         |
| 0x3362  | GR_GAIN_HCG_H     | 0x01             | RW  | Gain High Bits for HCG Channel Greenr<br>Component                                                                                                                                                                                                                                                                                                                                                     |
| 0x3363  | GR_GAIN_HCG_L     | 0x00             | RW  | Gain Low Bits for HCG Channel Greenr<br>Component                                                                                                                                                                                                                                                                                                                                                      |
| 0x3364  | GB_GAIN_HCG_H     | 0x01             | RW  | Gain High Bits for HCG Channel Greenb<br>Component                                                                                                                                                                                                                                                                                                                                                     |



table A-2 sensor control registers (sheet 31 of 48)

| table / L | 361301 control of the gister's (31166131 of 10) |                  |     |                                                    |  |  |
|-----------|-------------------------------------------------|------------------|-----|----------------------------------------------------|--|--|
| address   | register name                                   | default<br>value | R/W | description                                        |  |  |
| 0x3365    | GB_GAIN_HCG_L                                   | 0x00             | RW  | Gain Low Bits for HCG Channel Greenb<br>Component  |  |  |
| 0x3366    | B_GAIN_HCG_H                                    | 0x01             | RW  | Gain High Bits for HCG Channel Blue<br>Component   |  |  |
| 0x3367    | B_GAIN_HCG_L                                    | 0x00             | RW  | Gain Low Bits for HCG Channel Blue<br>Component    |  |  |
| 0x3368    | R_GAIN_LCG_H                                    | 0x01             | RW  | Gain High Bits for LCG Channel Red<br>Component    |  |  |
| 0x3369    | R_GAIN_LCG_L                                    | 0x00             | RW  | Gain Low Bits for LCG Channel Red<br>Component     |  |  |
| 0x336A    | GR_GAIN_LCG_H                                   | 0x01             | RW  | Gain High Bits for LCG Channel Greenr<br>Component |  |  |
| 0x336B    | GR_GAIN_LCG_L                                   | 0x00             | RW  | Gain Low Bits for LCG Channel Greenr<br>Component  |  |  |
| 0x336C    | GB_GAIN_LCG_H                                   | 0x01             | RW  | Gain High Bits for LCG Channel Greenb<br>Component |  |  |
| 0x336D    | GB_GAIN_LCG_L                                   | 0x00             | RW  | Gain Low Bits for LCG Channel Greenb<br>Component  |  |  |
| 0x336E    | B_GAIN_LCG_H                                    | 0x01             | RW  | Gain High Bits for LCG Channel Blue<br>Component   |  |  |
| 0x336F    | B_GAIN_LCG_L                                    | 0x00             | RW  | Gain Low Bits for LCG Channel Blue<br>Component    |  |  |
| 0x3370    | R_GAIN_VS_H                                     | 0x01             | RW  | Gain High Bits for VS Channel Red Component        |  |  |
| 0x3371    | R_GAIN_VS_L                                     | 0x00             | RW  | Gain Low Bits for VS Channel Red Component         |  |  |
| 0x3372    | GR_GAIN_VS_H                                    | 0x01             | RW  | Gain High Bits for VS Channel Greenr<br>Component  |  |  |
| 0x3373    | GR_GAIN_VS_L                                    | 0x00             | RW  | Gain Low Bits for VS Channel Greenr<br>Component   |  |  |
| 0x3374    | GB_GAIN_VS_H                                    | 0x01             | RW  | Gain High Bits for VS Channel Greenb<br>Component  |  |  |
| 0x3375    | GB_GAIN_VS_L                                    | 0x00             | RW  | Gain Low Bits for VS Channel Greenb<br>Component   |  |  |
| 0x3376    | B_GAIN_VS_H                                     | 0x01             | RW  | Gain High Bits for VS Channel Blue Component       |  |  |
| 0x3377    | B_GAIN_VS_L                                     | 0x00             | RW  | Gain Low Bits for VS Channel Blue Component        |  |  |
| 0x3378    | R_OFFSET_HCG_H                                  | 0x00             | RW  | Offset High Bits for HCG Channel Red<br>Component  |  |  |



table A-2 sensor control registers (sheet 32 of 48)

| address | register name   | default<br>value | R/W | description                                            |
|---------|-----------------|------------------|-----|--------------------------------------------------------|
| 0x3379  | R_OFFSET_HCG_M  | 0x00             | RW  | Offset Medium Bits for HCG Channel Red Component       |
| 0x337A  | R_OFFSET_HCG_L  | 0x00             | RW  | Offset Low Bits for HCG Channel Red Component          |
| 0x337B  | GR_OFFSET_HCG_H | 0x00             | RW  | Offset High Bits for HCG Channel Greenr<br>Component   |
| 0x337C  | GR_OFFSET_HCG_M | 0x00             | RW  | Offset Medium Bits for HCG Channel Greenr Component    |
| 0x337D  | GR_OFFSET_HCG_L | 0x00             | RW  | Offset Low Bits for HCG Channel Greenr<br>Component    |
| 0x337E  | GB_OFFSET_HCG_H | 0x00             | RW  | Offset High Bits for HCG Channel Greenb Component      |
| 0x337F  | GB_OFFSET_HCG_M | 0x00             | RW  | Offset Medium Bits for HCG Channel Greenb Component    |
| 0x3380  | GB_OFFSET_HCG_L | 0x00             | RW  | Offset Low Bits for HCG Channel Greenb Component       |
| 0x3381  | B_OFFSET_HCG_H  | 0x00             | RW  | Offset High Bits for HCG Channel Blue Component        |
| 0x3382  | B_OFFSET_HCG_M  | 0x00             | RW  | Offset Medium Bits for HCG Channel Blue Component      |
| 0x3383  | B_OFFSET_HCG_L  | 0x00             | RW  | Offset Low Bits for HCG Channel Blue Component         |
| 0x3384  | R_OFFSET_LCG_H  | 0x00             | RW  | Offset High Bits for LCG Channel Red Component         |
| 0x3385  | R_OFFSET_LCG_M  | 0x00             | RW  | Offset Medium Bits for LCG Channel Red<br>Component    |
| 0x3386  | R_OFFSET_LCG_L  | 0x00             | RW  | Offset Low Bits for LCG Channel Red<br>Component       |
| 0x3387  | GR_OFFSET_LCG_H | 0x00             | RW  | Offset High Bits for LCG Channel Greenr<br>Component   |
| 0x3388  | GR_OFFSET_LCG_M | 0x00             | RW  | Offset Medium Bits for LCG Channel Greenr<br>Component |
| 0x3389  | GR_OFFSET_LCG_L | 0x00             | RW  | Offset Low Bits for LCG Channel Greenr<br>Component    |
| 0x338A  | GB_OFFSET_LCG_H | 0x00             | RW  | Offset High Bits for LCG Channel Greenb<br>Component   |
| 0x338B  | GB_OFFSET_LCG_M | 0x00             | RW  | Offset Medium Bits for LCG Channel Greenb<br>Component |



table A-2 sensor control registers (sheet 33 of 48)

| address | register name   | default<br>value | R/W | description                                           |
|---------|-----------------|------------------|-----|-------------------------------------------------------|
| 0x338C  | GB_OFFSET_LCG_L | 0x00             | RW  | Offset Low Bits for LCG Channel Greenb<br>Component   |
| 0x338D  | B_OFFSET_LCG_H  | 0x00             | RW  | Offset High Bits for LCG Channel Blue<br>Component    |
| 0x338E  | B_OFFSET_LCG_M  | 0x00             | RW  | Offset Medium Bits for LCG Channel Blue<br>Component  |
| 0x338F  | B_OFFSET_LCG_L  | 0x00             | RW  | Offset Low Bits for LCG Channel Blue<br>Component     |
| 0x3390  | R_OFFSET_VS_H   | 0x00             | RW  | Offset High Bits for VS Channel Red<br>Component      |
| 0x3391  | R_OFFSET_VS_M   | 0x00             | RW  | Offset Medium Bits for VS Channel Red<br>Component    |
| 0x3392  | R_OFFSET_VS_L   | 0x00             | RW  | Offset Low Bits for VS Channel Red Component          |
| 0x3393  | GR_OFFSET_VS_H  | 0x00             | RW  | Offset High Bits For VS Channel Greenr<br>Component   |
| 0x3394  | GR_OFFSET_VS_M  | 0x00             | RW  | Offset Medium Bits for VS Channel Greenr<br>Component |
| 0x3395  | GR_OFFSET_VS_L  | 0x00             | RW  | Offset Low Bits for VS Channel Greenr<br>Component    |
| 0x3396  | GB_OFFSET_VS_H  | 0x00             | RW  | Offset High Bits for VS Channel Greenb<br>Component   |
| 0x3397  | GB_OFFSET_VS_M  | 0x00             | RW  | Offset Medium Bits for VS Channel Greenb<br>Component |
| 0x3398  | GB_OFFSET_VS_L  | 0x00             | RW  | Offset Low Bits for VS Channel Greenb<br>Component    |
| 0x3399  | B_OFFSET_VS_H   | 0x00             | RW  | Offset High Bits for VS Channel Blue<br>Component     |
| 0x339A  | B_OFFSET_VS_M   | 0x00             | RW  | Offset Medium Bits for VS Channel Blue<br>Component   |
| 0x339B  | B_OFFSET_VS_L   | 0x00             | RW  | Offset Low Bits for VS Channel Blue<br>Component      |



table A-2 sensor control registers (sheet 34 of 48)

| address | register name  | default<br>value | R/W | description                                                                                                                                                                                                                                                         |
|---------|----------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x33E0  | CTRL_DPC_00_VS | 0x14             | RW  | Bit[7:6]: Not used Bit[5]: Tail enable                                                                                                                                                                                                                              |
| 0x33E1  | CTRL_DPC_01_VS | 0x0F             | RW  | Bit[7:4]: Saturate pixel saturation threshold Bit[3]: Different channel white pixel correction enable Bit[2]: Different channel black pixel correction enable Bit[1]: Same channel white pixel correction enable Bit[0]: Same channel black pixel correction enable |
| 0x33E2  | CTRL_DPC_02_VS | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list0 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x33E3  | CTRL_DPC_03_VS | 0x02             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list1 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x33E4  | CTRL_DPC_04_VS | 0x01             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list2 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x33E5  | CTRL_DPC_05_VS | 0x01             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list3 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x33E6  | CTRL_DPC_06_VS | 0x00             | RW  | Bit[7:4]: Not used Bit[3:0]: Adaptive pattern thresholds                                                                                                                                                                                                            |
| 0x33E7  | CTRL_DPC_07_VS | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: Adaptive pattern step                                                                                                                                                                                                                  |
| 0x33E8  | CTRL_DPC_08_VS | 0x0C             | RW  | Bit[7:4]: Not used Bit[3:0]: More connection case thresholds                                                                                                                                                                                                        |



table A-2 sensor control registers (sheet 35 of 48)

|         |                | default |     |                        |                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|----------------|---------|-----|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name  | value   | R/W | descriptio             | n                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x33E9  | CTRL_DPC_09_VS | 0x00    | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used DPC level list0 DPC level is used to remove different types of clusters. Higher levels mean more defective clusters removed, but image quality will worsen                                                                                                                                                                                                                           |
| 0x33EA  | CTRL_DPC_10_VS | 0x01    | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used<br>DPC level list1                                                                                                                                                                                                                                                                                                                                                                   |
| 0x33EB  | CTRL_DPC_11_VS | 0x02    | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used<br>DPC level list2                                                                                                                                                                                                                                                                                                                                                                   |
| 0x33EC  | CTRL_DPC_12_VS | 0x03    | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used<br>DPC level list3                                                                                                                                                                                                                                                                                                                                                                   |
| 0x33ED  | CTRL_DPC_13_VS | 0x03    | RW  | Bit[7]:<br>Bit[6:0]:   | Not used<br>Gain list0                                                                                                                                                                                                                                                                                                                                                                        |
| 0x33EE  | CTRL_DPC_14_VS | 0x0F    | RW  | Bit[7]:<br>Bit[6:0]:   | Not used<br>Gain list1                                                                                                                                                                                                                                                                                                                                                                        |
| 0x33EF  | CTRL_DPC_15_VS | 0x3F    | RW  | Bit[7]:<br>Bit[6:0]:   | Not used<br>Gain list2                                                                                                                                                                                                                                                                                                                                                                        |
| 0x33F0  | CTRL_DPC_16_VS | 0x08    | RW  | Bit[7:4]:<br>Bit[3:0]: | Not used Matching thresholds If a similar pattern in the neighbor of the central defect pixel is found, this value will be used to replace the current defect pixel. This threshold is used to determine similarity between pixels. If the difference between two pixels is larger than this threshold, the two are not considered similar. Larger threshold will maintain more image detail. |
| 0x33F1  | CTRL_DPC_17_VS | 0x04    | RW  | Bit[7:4]:<br>Bit[3:0]: | Not used Status thresholds A pixel is marked as defective if the original and recovered value is larger than this threshold. More defective pixels will be removed with a larger threshold while removing image details.                                                                                                                                                                      |
| 0x33F2  | CTRL_DPC_18_VS | 0x04    | RW  | Bit[7:4]:<br>Bit[3:0]: | Not used wb_th_ ratio Ratio of white threshold and black threshold                                                                                                                                                                                                                                                                                                                            |



table A-2 sensor control registers (sheet 36 of 48)

|         |                 |                  |     | <u> </u>                                                                                                                                                                                                                                                                                                                                        |
|---------|-----------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name   | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                     |
| 0x33F3  | CTRL_DPC_19_VS  | 0x00             | RW  | Bit[7:1]: Not used Bit[0]: Clip interpolate G enable Controls whether or not to remove defective pixels in the B or R channel when G channel is saturated 0: Disable 1: Enable                                                                                                                                                                  |
| 0x33F4  | CTRL_DPC_20_VS  | 0x03             | RW  | Bit[7:2]: Not used Bit[1:0]: edge_opt Image boundary process option 00: Pad zero to remove white pixels 01: Pad max value to remove black pixels 10: Duplicate the adjacent same channel data for padding 11: Duplicate the upper same channel data for padding                                                                                 |
| 0x33F5  | CTRL_DPC_00_HCG | 0x14             | RW  | Bit[7:6]: Not used Bit[5]: Tail enable Crosscluster must also be enabled Saturate crosscluster enable Crosscluster must also be enabled Bit[3]: 3x3 cluster enable Bit[2]: Crosscluster enable Bit[1]: General tail enable Three horizontal connected clusters with one of the pixels exceeding the saturation value Bit[0]: Manual mode enable |
| 0x33F6  | CTRL_DPC_01_HCG | 0x0F             | RW  | Bit[7:4]: Saturate pixel saturation threshold Bit[3]: Different channel white pixel correction enable Bit[2]: Different channel black pixel correction enable Bit[1]: Same channel white pixel correction enable Bit[0]: Same channel black pixel correction enable                                                                             |
| 0x33F7  | CTRL_DPC_02_HCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list0 Threshold value for white pixel detection in manual mode                                                                                                                                                                                                                                     |



table A-2 sensor control registers (sheet 37 of 48)

| address | register name   | default<br>value | R/W | descriptio             | n                                                                                                                                                                   |
|---------|-----------------|------------------|-----|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x33F8  | CTRL_DPC_03_HCG | 0x02             | RW  | Bit[7:4]:<br>Bit[3:0]: | Not used White threshold list1 Threshold value for white pixel detection in manual mode                                                                             |
| 0x33F9  | CTRL_DPC_04_HCG | 0x01             | RW  | Bit[7:4]:<br>Bit[3:0]: |                                                                                                                                                                     |
| 0x33FA  | CTRL_DPC_05_HCG | 0x01             | RW  | Bit[7:4]:<br>Bit[3:0]: |                                                                                                                                                                     |
| 0x33FB  | CTRL_DPC_06_HCG | 0x00             | RW  | Bit[7:4]:<br>Bit[3:0]: | Not used<br>Adaptive pattern thresholds                                                                                                                             |
| 0x33FC  | CTRL_DPC_07_HCG | 0x04             | RW  | Bit[7:4]:<br>Bit[3:0]: | Not used<br>Adaptive pattern step                                                                                                                                   |
| 0x33FD  | CTRL_DPC_08_HCG | 0x0C             | RW  | Bit[7:4]:<br>Bit[3:0]: | Not used<br>More connection case thresholds                                                                                                                         |
| 0x33FE  | CTRL_DPC_09_HCG | 0x00             | RW  |                        | Not used DPC level list0 DPC level is used to remove different types of clusters. Higher levels mean more defective clusters removed, but image quality will worsen |
| 0x33FF  | CTRL_DPC_10_HCG | 0x01             | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used DPC level list1                                                                                                                                            |
| 0x3400  | CTRL_DPC_11_HCG | 0x02             | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used<br>DPC level list2                                                                                                                                         |
| 0x3401  | CTRL_DPC_12_HCG | 0x03             | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used<br>DPC level list3                                                                                                                                         |
| 0x3402  | CTRL_DPC_13_HCG | 0x03             | RW  | Bit[7]:<br>Bit[6:0]:   | Not used<br>Gain list0                                                                                                                                              |
| 0x3403  | CTRL_DPC_14_HCG | 0x0F             | RW  | Bit[7]:<br>Bit[6:0]:   | Not used<br>Gain list1                                                                                                                                              |
| 0x3404  | CTRL_DPC_15_HCG | 0x3F             | RW  | Bit[7]:<br>Bit[6:0]:   | Not used<br>Gain list2                                                                                                                                              |



table A-2 sensor control registers (sheet 38 of 48)

| address | register name   | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|-----------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3405  | CTRL_DPC_16_HCG | 0x08             | RW  | Bit[7:4]: Not used Bit[3:0]: Matching thresholds If a similar pattern in the neighbor of the central defect pixel is found, this value will be used to replace the current defect pixel. This threshold is used to determine similarity between pixels. If the difference between two pixels is larger than this threshold, the two are not considered similar. Larger threshold will maintain more image detail. |
| 0x3406  | CTRL_DPC_17_HCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: Status thresholds A pixel is marked as defective if the original and recovered value is larger than this threshold. More defective pixels will be removed with a larger threshold while removing image details.                                                                                                                                                                      |
| 0x3407  | CTRL_DPC_18_HCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: wb_th_ ratio Ratio of white threshold and black threshold                                                                                                                                                                                                                                                                                                                            |
| 0x3408  | CTRL_DPC_19_HCG | 0x00             | RW  | Bit[7:1]: Not used Bit[0]: Clip interpolate G enable Controls whether or not to remove defective pixels in the B or R channel when G channel is saturated 0: Disable 1: Enable                                                                                                                                                                                                                                    |
| 0x3409  | CTRL_DPC_20_HCG | 0x03             | RW  | Bit[7:2]: Not used Bit[1:0]: edge_opt Image boundary process option 00: Pad zero to remove white pixels 01: Pad max value to remove black pixels 10: Duplicate the adjacent same channel data for padding 11: Duplicate the upper same channel data for padding                                                                                                                                                   |



table A-2 sensor control registers (sheet 39 of 48)

| address | register name   | default<br>value | R/W | description                                                                                                                                                                                                                                                         |
|---------|-----------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x340A  | CTRL_DPC_00_LCG | 0x14             | RW  | Bit[7:6]: Not used Bit[5]: Tail enable                                                                                                                                                                                                                              |
| 0x340B  | CTRL_DPC_01_LCG | 0x0F             | RW  | Bit[7:4]: Saturate pixel saturation threshold Bit[3]: Different channel white pixel correction enable Bit[2]: Different channel black pixel correction enable Bit[1]: Same channel white pixel correction enable Bit[0]: Same channel black pixel correction enable |
| 0x340C  | CTRL_DPC_02_LCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list0 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x340D  | CTRL_DPC_03_LCG | 0x02             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list1 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x340E  | CTRL_DPC_04_LCG | 0x01             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list2 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x340F  | CTRL_DPC_05_LCG | 0x01             | RW  | Bit[7:4]: Not used Bit[3:0]: White threshold list3 Threshold value for white pixel detection in manual mode                                                                                                                                                         |
| 0x3410  | CTRL_DPC_06_LCG | 0x00             | RW  | Bit[7:4]: Not used Bit[3:0]: Adaptive pattern thresholds                                                                                                                                                                                                            |
| 0x3411  | CTRL_DPC_07_LCG | 0x04             | RW  | Bit[7:4]: Not used Bit[3:0]: Adaptive pattern step                                                                                                                                                                                                                  |
| 0x3412  | CTRL_DPC_08_LCG | 0x0C             | RW  | Bit[7:4]: Not used Bit[3:0]: More connection case thresholds                                                                                                                                                                                                        |



table A-2 sensor control registers (sheet 40 of 48)

|         |                 | default |     |                        |                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|-----------------|---------|-----|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name   | value   | R/W | description            | n                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x3413  | CTRL_DPC_09_LCG | 0x00    | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used DPC level list0 DPC level is used to remove different types of clusters. Higher levels mean more defective clusters removed, but image quality will worsen                                                                                                                                                                                                                           |
| 0x3414  | CTRL_DPC_10_LCG | 0x01    | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used<br>DPC level list1                                                                                                                                                                                                                                                                                                                                                                   |
| 0x3415  | CTRL_DPC_11_LCG | 0x02    | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used<br>DPC level list2                                                                                                                                                                                                                                                                                                                                                                   |
| 0x3416  | CTRL_DPC_12_LCG | 0x03    | RW  | Bit[7:2]:<br>Bit[1:0]: | Not used<br>DPC level list3                                                                                                                                                                                                                                                                                                                                                                   |
| 0x3417  | CTRL_DPC_13_LCG | 0x03    | RW  | Bit[7]:<br>Bit[6:0]:   | Not used<br>Gain list0                                                                                                                                                                                                                                                                                                                                                                        |
| 0x3418  | CTRL_DPC_14_LCG | 0x0F    | RW  | Bit[7]:<br>Bit[6:0]:   | Not used<br>Gain list1                                                                                                                                                                                                                                                                                                                                                                        |
| 0x3419  | CTRL_DPC_15_LCG | 0x3F    | RW  | Bit[7]:<br>Bit[6:0]:   | Not used<br>Gain list2                                                                                                                                                                                                                                                                                                                                                                        |
| 0x341A  | CTRL_DPC_16_LCG | 0x08    | RW  | Bit[7:4]:<br>Bit[3:0]: | Not used Matching thresholds If a similar pattern in the neighbor of the central defect pixel is found, this value will be used to replace the current defect pixel. This threshold is used to determine similarity between pixels. If the difference between two pixels is larger than this threshold, the two are not considered similar. Larger threshold will maintain more image detail. |
| 0x341B  | CTRL_DPC_17_LCG | 0x04    | RW  | Bit[7:4]:<br>Bit[3:0]: | Not used Status thresholds A pixel is marked as defective if the original and recovered value is larger than this threshold. More defective pixels will be removed with a larger threshold while removing image details.                                                                                                                                                                      |
| 0x341C  | CTRL_DPC_18_LCG | 0x04    | RW  | Bit[7:4]:<br>Bit[3:0]: | Not used wb_th_ ratio Ratio of white threshold and black threshold                                                                                                                                                                                                                                                                                                                            |

table A-2 sensor control registers (sheet 41 of 48)

|         | sensor controt regist | (3.1.2.2.1       |     | -1                                                                                                                                                                                                                                                              |
|---------|-----------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name         | default<br>value | R/W | description                                                                                                                                                                                                                                                     |
| 0x341D  | CTRL_DPC_19_LCG       | 0x00             | RW  | Bit[7:1]: Not used Bit[0]: Clip interpolate G enable Controls whether or not to remove defective pixels in the B or R channel when G channel is saturated 0: Disable 1: Enable                                                                                  |
| 0x341E  | CTRL_DPC_20_LCG       | 0x03             | RW  | Bit[7:2]: Not used Bit[1:0]: edge_opt Image boundary process option 00: Pad zero to remove white pixels 01: Pad max value to remove black pixels 10: Duplicate the adjacent same channel data for padding 11: Duplicate the upper same channel data for padding |
| 0x341F  | CTRL_DPC_21_VS        | -11              | R   | Bit[7]: Not used Bit[6:0]: Black thresholds                                                                                                                                                                                                                     |
| 0x3420  | CTRL_DPC_22_VS        | _                | R   | Bit[7:5]: Not used<br>Bit[4:0]: White thresholds                                                                                                                                                                                                                |
| 0x3421  | CTRL_DPC_23_VS        | -                | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 1                                                                                                                                                                                                                     |
| 0x3422  | CTRL_DPC_24_VS        | -                | R   | Bit[7:6]: Not used<br>Bit[5:0]: Threshold 2                                                                                                                                                                                                                     |
| 0x3423  | CTRL_DPC_25_VS        | -                | R   | Bit[7]: Not used<br>Bit[6:0]: Threshold 3                                                                                                                                                                                                                       |
| 0x3424  | CTRL_DPC_26_VS        | _                | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 4                                                                                                                                                                                                                     |
| 0x3425  | CTRL_DPC_27_VS        | -                | R   | Bit[7:4]: Not used<br>Bit[3:0]: Level                                                                                                                                                                                                                           |
| 0x3426  | CTRL_DPC_21_HCG       | -                | R   | Bit[7]: Not used<br>Bit[6:0]: Black thresholds                                                                                                                                                                                                                  |
| 0x3427  | CTRL_DPC_22_HCG       | -                | R   | Bit[7:5]: Not used<br>Bit[4:0]: White thresholds                                                                                                                                                                                                                |
| 0x3428  | CTRL_DPC_23_HCG       | -                | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 1                                                                                                                                                                                                                     |
| 0x3429  | CTRL_DPC_24_HCG       | _                | R   | Bit[7:6]: Not used<br>Bit[5:0]: Threshold 2                                                                                                                                                                                                                     |



table A-2 sensor control registers (sheet 42 of 48)

| address | register name   | default<br>value | R/W | description                                      |
|---------|-----------------|------------------|-----|--------------------------------------------------|
| 0x342A  | CTRL_DPC_25_HCG | -                | R   | Bit[7]: Not used<br>Bit[6:0]: Threshold 3        |
| 0x342B  | CTRL_DPC_26_HCG | -                | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 4      |
| 0x342C  | CTRL_DPC_27_HCG | -                | R   | Bit[7:4]: Not used<br>Bit[3:0]: Level            |
| 0x342D  | CTRL_DPC_21_LCG |                  | R   | Bit[7]: Not used Bit[6:0]: Black thresholds      |
| 0x342E  | CTRL_DPC_22_LCG | 5                | R   | Bit[7:5]: Not used<br>Bit[4:0]: White thresholds |
| 0x342F  | CTRL_DPC_23_LCG | -0               | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 1      |
| 0x3430  | CTRL_DPC_24_LCG | -                | R   | Bit[7:6]: Not used<br>Bit[5:0]: Threshold 2      |
| 0x3431  | CTRL_DPC_25_LCG | - /              | R   | Bit[7]: Not used<br>Bit[6:0]: Threshold 3        |
| 0x3432  | CTRL_DPC_26_LCG | //               | R   | Bit[7:5]: Not used<br>Bit[4:0]: Threshold 4      |
| 0x3433  | CTRL_DPC_27_LCG | _                | R   | Bit[7:4]: Not used<br>Bit[3:0]: Level            |
| 0x3440  | R_CTRL00        | 0x00             | RW  | Manual X Start Coordinate High Byte              |
| 0x3441  | R_CTRL01        | 0x00             | RW  | Manual X Start Coordinate Low Byte               |
| 0x3442  | R_CTRL02        | 0x00             | RW  | Manual Y Start Coordinate High Byte              |
| 0x3443  | R_CTRL03        | 0x00             | RW  | Manual Y Start Coordinate Low Byte               |
| 0x3444  | R_CTRL04        | 0x02             | RW  | Manual Window Width High Byte                    |
| 0x3445  | R_CTRL05        | 0xF0             | RW  | Manual Window Width Low Byte                     |
| 0x3446  | R_CTRL06        | 0x02             | RW  | Manual Window Height High Byte                   |
| 0x3447  | R_CTRL07        | 0x08             | RW  | Manual Window Height Low Byte                    |
| 0x3448  | R_CTRL08        | 0x00             | RW  | Control Bit                                      |
| 0x3449  | R_CTRL09        | -                | R   | Read Out Pixel Count High Byte                   |
| 0x344A  | R_CTRL0A        | -                | R   | Read Out Pixel Count Low Byte                    |
| 0x344B  | R_CTRL0B        | -                | R   | Read Out Line Count High Byte                    |
| 0x344C  | R_CTRL0C        | -                | R   | Read Out Line Count Low Byte                     |

table A-2 sensor control registers (sheet 43 of 48)

|         |                   | default |     |                                                                                                                                                                                                           |
|---------|-------------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address | register name     | value   | R/W | description                                                                                                                                                                                               |
| 0x3460  | GROUP_LENGTH0     | 0x40    | RW  | Number of Registers for Group 0, Total Sum of 4 Groups Is Limited to 256                                                                                                                                  |
| 0x3461  | GROUP_LENGTH1     | 0x40    | RW  | Number of Registers for Group 1                                                                                                                                                                           |
| 0x3462  | GROUP_LENGTH2     | 0x40    | RW  | Number of Registers for Group 2                                                                                                                                                                           |
| 0x3463  | GROUP_LENGTH3     | 0x40    | RW  | Number of Registers for Group 3                                                                                                                                                                           |
| 0x3464  | GROUP_CTRL        | 0x03    | RW  | Bit[7]: Not used Bit[6]: launch_now                                                                                                                                                                       |
| 0x3465  | FIRST_GRP_FRAMES  | 0x01    | RW  | Frames for Staying in Group Selected by First Group Select                                                                                                                                                |
| 0x3466  | SECOND_GRP_FRAMES | 0x01    | RW  | Frames for Staying in Group Selected by Second Group Select                                                                                                                                               |
| 0x3467  | OPERATION_CTRL    | 0x02    | RW  | Bit[7:2]: Not used Bit[1]: auto_mode Switches automatically between first and second groups using frame counts Bit[0]: single_start Launch only once. Reset by logic after done. Overridden by auto_mode. |
| 0x3468  | EMB_START_ADDR0_H | 0x30    | RW  | High Address for the First Embedded Data Range 0                                                                                                                                                          |
| 0x3469  | EMB_START_ADDR0_L | 0x00    | RW  | Low Address for the First Embedded Data Range 0                                                                                                                                                           |
| 0x346A  | EMB_END_ADDR0_H   | 0x35    | RW  | High Address for the Last Embedded Data Range 0                                                                                                                                                           |



table A-2 sensor control registers (sheet 44 of 48)

| address | register name    | default<br>value | R/W | description                                                                       |
|---------|------------------|------------------|-----|-----------------------------------------------------------------------------------|
| 0x346B  | EMB_END_ADDR0_L  | 0x00             | RW  | Low Address for the Last Embedded Data Range 0                                    |
| 0x346C  | ACTIVE_GROUP_NR  | _                | R   | Indicates Which Group is Active                                                   |
| 0x346D  | FRAME_CNT_ACTIVE | -                | R   | The Number of Frames With the Current Group, Valid Only in Auto Mode              |
| 0x3480  | MIPI_CTRL0       | 0x00             | RW  | Bit[7:5]: pgm_vcm Bit[4:3]: pgm_lptx Bit[2:1]: pgm_lphi                           |
| 0x3481  | MIPI_CTRL1       | 0x00             | RW  | Bit[7:5]: skew_clk Bit[4]: dis_clk_lane Bit[3:0]: dis_d_lane                      |
| 0x3482  | MIPI_D_SKEW01    | 0x00             | RW  | Bit[7]: Not used Bit[6:4]: skew_d1 Bit[3]: Not used Bit[2:0]: skew_d0             |
| 0x3483  | MIPI_D_SKEW23    | 0x00             | RW  | Bit[7]: Not used Bit[6:4]: skew_d3 Bit[3]: Not used Bit[2:0]: skew_d2             |
| 0x3485  | MIPI_CTRL3       | 0x00             | RW  | Bit[7]: mipi_man                                                                  |
| 0x3486  | MIPI_CONF        | 0x00             | RW  | Bit[7:5]: Not used Bit[4:2]: emb_line_nu Bit[1]: fun_4x_y_en Bit[0]: ul_tx_fun_en |
| 0x3487  | MIPI_PADS_DIR    | 0x00             | RW  | 0: Output<br>1: Input (for TM)                                                    |



table A-2 sensor control registers (sheet 45 of 48)

| address | register name     | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                                 |
|---------|-------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x3488  | DVP_PWR           | 0x00             | RW  | Bit[7:6]: Not used Bit[5]: pwdn_out Drive-value during power down for D-pads, HREF, VSYNC, and PCLK Bit[4]: pwdn_oe Drive-enable during power down for D-pads, HREF, VSYNC, and PCLK Bit[3:2]: pclk_pwr Drive-strength for PCLK when active Bit[1:0]: d_pwr Drive-strength for data-pins, HREF, and VSYNC pins when active  |
| 0x3489  | GPIO_OE           | 0x00             | RW  | GPIO Output Enable Bit[7:2]: Not used Bit[1]: GPIO1 output enable Bit[0]: GPIO0 output enable                                                                                                                                                                                                                               |
| 0x348A  | GPIO_O            | 0x00             | RW  | GPIO Output Value Bit[1]: GPIO1 output value Bit[0]: GPIO0 output value                                                                                                                                                                                                                                                     |
| 0x348B  | GPIO_CTRL         | 0x04             | RW  | Bit[7:5]: gpio_sel0 000: Not used 001: Row trigger 010: Not used 011: Not used 100: PLL1 lock 101: PLL2 lock 110: Watchdog pulse Bit[4:3]: gpio_sel1 00: Not used 01: VSYNC 10: Not used 11: Sequencer GPIO1 Bit[2]: len GPIO input enable (must be 1 for gpio_in to be valid) Bit[1:0]: Pwr Driving strength for GPIO pads |
| 0x348C  | TRIGGER_ADDR_SL_H | 0x00             | RW  | GPIO Row Trigger Address for samp_I High<br>Byte                                                                                                                                                                                                                                                                            |
| 0x348D  | TRIGGER_ADDR_SL_L | 0x01             | RW  | GPIO Row Trigger Address for samp_I Low Byte                                                                                                                                                                                                                                                                                |
| 0x348E  | GPIO_IN           | _                | R   | GPIO Input Value                                                                                                                                                                                                                                                                                                            |
| 0x348F  | WDP_WIDTH         | 0x01             | RW  | Watchdog Pulse Width, Number of SCLK Cycles                                                                                                                                                                                                                                                                                 |



table A-2 sensor control registers (sheet 46 of 48)

| address | register name               | default<br>value | R/W | description                                                                                                                                                                                                                                                                                                          |
|---------|-----------------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x34A0  | OTP_PGM_CTRL                | 0x00             | RW  | Bit[7:1]: Not used Bit[0]: otp_pgm Write 1 to program OTP, auto reset                                                                                                                                                                                                                                                |
| 0x34A1  | OTP_LOAD_CTRL               | 0x00             | RW  | Bit[7:1]: Not used Bit[0]: otp_rd Write 1 to read OTP, auto reset                                                                                                                                                                                                                                                    |
| 0x34A2  | OTP_PGM_PULSE               | 0x80             | RW  | control_program_strobe_pulse by 8×Tsclk                                                                                                                                                                                                                                                                              |
| 0x34A3  | OTP_LOAD_PULSE              | 0x08             | RW  | control_load_strobe_pulse by Tsclk                                                                                                                                                                                                                                                                                   |
| 0x34A4  | OTP_MODE_CTRL               | 0x00             | RW  | Bit[7]: program_dis 1: Disable programing Bit[6]: mode_sel 0: Auto mode 1: Manual mode Bit[5:1]: Not used Bit[0]: bank_sram_switch Switch between using bank and SRAM 0: SRAM 1: Bank                                                                                                                                |
| 0x34A5  | OTP_CTRL                    | 0x06             | RW  | Bit[7:6]: Not used Bit[5]: OTP_bist_select 0: Compare with SRAM 1: Compare with 0 Bit[4]: OTP_bist_en OTP BIST enable Bit[3]: Not used Bit[2]: OTP_pwup_load_data_en Read OTP data on power up Bit[1]: OTP_pwup_load_setting_en Load OTP at power up Bit[0]: OTP_sw_load_setting_en Enable soft-trigger for OTP load |
| 0x34A7  | OTP_PS2CS                   | 0x03             | RW  | PS to CSB Time Control, by SCLK                                                                                                                                                                                                                                                                                      |
| 0x34A8  | OTP_ST_PT_H                 | 0x00             | RW  | Start Address for Manual Mode High Byte                                                                                                                                                                                                                                                                              |
| 0x34A9  | OTP_ST_PT_L                 | 0x00             | RW  | Start Address for Manual Mode Low Byte                                                                                                                                                                                                                                                                               |
| 0x34AA  | OTP_END_PT_H                | 0x01             | RW  | End Address for Manual Mode High Byte                                                                                                                                                                                                                                                                                |
| 0x34AB  | OTP_END_PT_L                | 0xFF             | RW  | End Address for Manual Mode Low Byte                                                                                                                                                                                                                                                                                 |
| 0x34AC  | OTP_SETTING_ADR_ST_<br>PT_H | 0x00             | RW  | Start Address for Load Setting High Byte                                                                                                                                                                                                                                                                             |
| 0x34AD  | OTP_SETTING_ADR_ST_<br>PT_L | 0x10             | RW  | Start Address for Load Setting Low Byte                                                                                                                                                                                                                                                                              |

table A-2 sensor control registers (sheet 47 of 48)

| address | register name      | default<br>value | R/W | description                                                                                                                                                                                         |
|---------|--------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x34AE  | OTP_BASE_ADR_H     | 0x00             | RW  | OTP Base Address High Byte                                                                                                                                                                          |
| 0x34AF  | OTP_BASE_ADR_L     | 0x00             | RW  | OTP Base Address Low Byte                                                                                                                                                                           |
| 0x34B0  | OTP_BIST_ERR_ADR_H | -                | R   | OTP BIST Error Address High Byte                                                                                                                                                                    |
| 0x34B1  | OTP_BIST_ERR_ADR_L | _                | R   | OTP BIST Error Address Low Byte                                                                                                                                                                     |
| 0x34B2  | OTP_STATUS         | Co               | R   | Bit[7]: otp_pgm_o 0: Not used 1: Programming ongoing Bit[6]: otp_load_o 0: Not used 1: Load ongoing Bit[5]: otp_bist_err OTP BIST error Bit[4]: otp_bist_done OTP BIST done Bit[3:0]: Not used      |
| 0x34B3  | OTP_CRC0           | 0x00             | RW  | OTP Content CRC Byte 0                                                                                                                                                                              |
| 0x34B4  | OTP_CRC1           | 0x00             | RW  | OTP Content CRC Byte 1                                                                                                                                                                              |
| 0x34B5  | OTP_CRC2           | 0x00             | RW  | OTP Content CRC Byte 2                                                                                                                                                                              |
| 0x34B6  | OTP_CRC3           | 0x00             | RW  | OTP Content CRC Byte 3                                                                                                                                                                              |
| 0x7FF0  | SCCB_R0            | 0x00             | RW  | Bit[7:4]: Not used Bit[3]: sda_dly_en Bit[2:0]: sda_dly                                                                                                                                             |
| 0x7FF1  | SCCB_R1            | 0x12             | RW  | Bit[7:5]: Not used Bit[4]: en_sccb_addr_o_inc Bit[3]: sda_byp_sync 0: Not used 1: No sync for sda_i Bit[2]: r_scl_byp_sync 0: Not used 1: No sync for scl_i Bit[1]: r_msk_glitch Bit[0]: r_msk_stop |
| 0x7FF2  | SCCB_R2            | 0x00             | RW  | Bit[7:4]: r_sda_num<br>Bit[3:0]: r_scl_num                                                                                                                                                          |



table A-2 sensor control registers (sheet 48 of 48)

| 0x7FF3 S 0x7FF4 S 0x7FF5 S 0x7FF6 S | egister name  SCCB_R3  SCCB_R4 | default value  0x00  0x01 | R/W | description  Bit[7]: Bit[6]: Bit[5]: Bit[4]: Bit[3]: Bit[2]: Bit[1]: Bit[0]:  Bit[7:5]: Bit[4]: | Not used  ctrl_rst_mipisc  ctrl_rst_srb  ctrl_rst_sccb_s  ctrl_rst_pon_sccb_s  ctrl_rst_clkmod  ctrl_mipi_phy_rst_o  ctrl_pll_rst_o  Not used |
|-------------------------------------|--------------------------------|---------------------------|-----|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 0x7FF4 S 0x7FF5 S 0x7FF6 S          |                                |                           | RW  | Bit[6]: Bit[5]: Bit[4]: Bit[3]: Bit[2]: Bit[1]: Bit[0]:  Bit[7:5]:                              | ctrl_rst_mipisc ctrl_rst_srb ctrl_rst_sccb_s ctrl_rst_pon_sccb_s ctrl_rst_clkmod ctrl_mipi_phy_rst_o ctrl_pll_rst_o  Not used                 |
| 0x7FF5 S<br>0x7FF6 S                | SCCB_R4                        | 0x01                      |     |                                                                                                 |                                                                                                                                               |
| 0x7FF6 S                            |                                |                           | RW  | Bit[3]:<br>Bit[2]:<br>Bit[1]:<br>Bit[0]:                                                        | r_srb_clk_syn_en pwup_dis2 pwup_dis1 pll_clk_sel pwup_dis0                                                                                    |
|                                     | SCCB_R5                        | 0x01                      | RW  | padclk_div                                                                                      |                                                                                                                                               |
| 0x7FF7 S                            | SCCB_CRC_H                     | -                         | R   | SCCB CRC                                                                                        | High Byte                                                                                                                                     |
|                                     | SCCB_CRC_L                     | - /                       | R   | SCCB CRC                                                                                        | Low Byte                                                                                                                                      |
|                                     |                                |                           |     |                                                                                                 |                                                                                                                                               |



## revision history

## version 1.0 06.27.2016

initial release

## version 1.01 09.08.2016

• in section 1.3, updated figures 1-2 and 1-3

## version 1.02 10.04.2016

in section 9.3, updated figure 9-3

#### version 1.1 10.28.2016

- in key specifications, replaced all TBDs
- in table 1-5, removed rows for parameters T<sub>AVDD</sub> and T<sub>DVDD</sub>
- in section 3.5, added "In modes using on-chip combination, (ODP\_V\_OFFS\_H, ODP\_V\_OFFS\_L)
  must be set to zero and..."
- in table 8-3, deleted TBDs for typ values for active (operating) current and standby current, replaced remaining TBDs, and added max values for standby current
- in section 8.4, removed table 8-4

#### version 1.11 01.13.2017

- in section 1.3, updated figures 1-2 and 1-3
- in table 3-7, changed description of register bit 0x3008[0] from "...Enable PLL2" to "...Enable PLL1"
- in table 5-6, removed registers 0x320B~0x320D, 0x320F, 0x3212~0x3214
- in table 5-7, changed description of register bit 0x3190[7] from "data\_width..." to "channel\_cfg"
- in table A-2, changed description of register bit 0x3008[0] from "...Enable PLL2" to "...Enable PLL1"and removed registers 0x320B~0x320D, 0x320F, 0x3212~0x3214

## version 1.12 03.27.2017

- in section 1.3, updated figure 1-3
- in section 1.4.3, changed entire section to "In standby mode, by setting all registers and register 0x3012[0]=1,..."
- in section 3.5, added " + 2\*Show\_emb\_rows..." to end of fifth paragraph
- in section 3.6, added, "When cropping window is changed from a lower address to a higher address,..."



#### version 1.13 04.19.2017

- in key specifications, changed "standby" power requirements to "software standby" power requirements
- in section 1.4.3, corrected first sentence to "In standby mode, after setting all registers, including register 0x3012[0]=1, the necessary analog modules and PLLs are turned on."
- in section 3.8, removed second paragraph and removed figure 3-10
- in table 3-7, removed rows for registers 0x3000~0x3003
- in table 8-3, changed "standby current" parameter to "hardware standby current" parameter and changed table footnote a to "hardware standby current without input clock" and table footnote b to "hardware standby current based on room temperature"

#### version 1.14 05.17.2017

- in key specifications, changed package dimensions from 6534  $\mu m$  x 5724  $\mu m$  to 6544  $\mu m$  x 5734  $\mu m$
- in table 9-1, changed package body dimension x min value from 6509 μm to 6519 μm, typ value from 6534 μm to 6544 μm, and max value from 6559 μm to 6569 μm, changed package body dimension y min value from 5699 μm to 5709 μm, typ value from 5724 μm to 5734 μm, and max value from 5749 μm to 5759 μm, changed edge-to-pin center distance along x min value from 492 μm to 497 μm, typ value from 522 μm to 527 μm, and max value from 552 μm to 557 μm, changed edge-to-pin center distance along y min value from 627 μm to 632 μm, typ value from 657 μm to 662 μm, and max value from 687 μm to 692 μm

## version 1.2 08.31.2017

- in applications, changed second bullet to "video applications", changed third to "smart home", and removed fourth bullet
- in ordering information, removed part number "OV02718-H77T-1C (color, lead-free) 77-pin CSP"
- in key specifications, changed power supply digital value to "1.2 ~ 1.4V", changed dynamic range value to "120 dB", and removed bullet for dark current
- in section 1.3.1, changed fourth sentence to "...operates on 1.3V (DVDD).", changed fifth sentence to "...from 1.3V (EVDD).", and updated figure 1-4
- in chapter 2, removed sentence "A temperature sensor is integrated in the image sensor core."
   from end of third paragraph
- in table 3-2, changed header to "...960 Mbps/lane interface"
- in table 3-3, changed header to "...(96 MHz) interface"
- in table 3-7, added registers 0x3000~0x3003
- in section 3.8, added new second paragraph "The OV2718 implements two PLLs with both inputs
  connected to the XVCLK pin...", added new figure 3-10, and added new third paragraph "If two
  PLLs are used (0x3014[7] = 0), in modes where combined 16b DCG is used, PCLK must be faster
  than SCLK\* 3/4."
- · in chapter 3, removed section 3.9
- in table 5-4, changed header to "...(960 Mbps/lane) interface..."
- in table 5-7, changed header to "...(960 Mbps/lane) interface..."
- in table 5-10, changed header to "...DVP 96 MHz interface..."



- in table 8-2, added row for stable image temperature
- in table 8-3, changed supply voltage (digital circuit) supply symbol to  $V_{DD-1.3}$ , changed min, typ, and max values for supply voltage (digital circuit) to 1.2V, 1.3V, 1.4V, respectively, changed max value for  $I_{DD-3.3}$  to 20 mA, changed second active (operating) current supply symbol to  $I_{DD-1.3}$ , changed max value for  $I_{DD-1.3}$  to 227 mA, changed max value for  $I_{DD-1.8}$  to 17 mA, changed max value for  $I_{DDS-PWDN-3.3}$  to 3  $\mu$ A, changed second hardware standby current supply symbol to  $I_{DDS-PWDN-1.3}$ , changed max value for  $I_{DDS-PWDN-1.3}$  to 1  $\mu$ A, changed max value for  $I_{DDS-PWDN-1.8}$  to 4  $\mu$ A
- in table A-1, removed row for temperature sensor module
- in table A-2, added registers 0x3000~0x3003 and removed registers 0x3066~0x3067

#### version 1.21 01.23.2018

in key specifications, changed dynamic range to 86 dB

## version 1.22 02.27.2018

- in section 1.1, changed second sentence of second paragraph to "...86 dB dynamic range."
- in chapter 2, changed third sentence of fourth paragraph to "...86 dB (16-bit) HDR output image."

## version 1.3 04.09.2018

· made extensive changes to datasheet

#### version 1.31 05.17.2018

in table 9-1, changed min, typ, and max values for package height to 835µm, 925µm, and 1015µm, respectively, changed typ and max values for package body thickness to 587.5µm and 660µm, respectively, changed typ and max values for image plane height to 480µm and 555µm, respectively, and changed min and typ values for ball diameter to 370µm and 410µm, respectively

#### version 1.32 08.17.2018

- in ordering information, changed part number to "OV02718-H77T-2B..."
- in table 9-1, changed min and max values for package height to 845 μm and 965 μm, respectively, changed min and typ values for ball height to 315 μm and 345 μm, respectively, changed typ and max value for package body thickness to 580 μm and 595 μm, respectively, changed max value for thickness of glass surface to wafer to 455 μm, changed max value for image plane height to 505 μm, changed min and max values for glass thickness to 390 μm and 410 μm, respectively, changed min and max values for air gap between die and glass to 41 μm and 49 μm, respectively, and changed min, typ, and max values for ball diameter to 385 μm, 415 μm, and 445 μm, respectively



## version 1.33 03.21.2019

 in applications, removed sidebar note "Since it is impossible to check compatibility with all displays, check the interoperability before committing to mass production."

• in section 1.3, updated figures 1-2 and 1-3

## version 1.34 05.17.2019

· in chapter 9, added section 9.4

## version 2.0 06.12.2019

changed datasheet from Preliminary Specification to Product Specification



# Future in Sight®

# OmniVision Technologies, Inc.

## **UNITED STATES**

4275 Burton Drive Santa Clara, CA 95054

tel: +1 408 567 3000

Chicago +1 847 508 0217

Detroit +1 248 919 6900

Optics Division +1 303 449 5593

## UNITED KINGDOM

Hants +44 1252 761601

## **GERMANY**

Munich +49 89 6381 9988

## CHINA

Shanghai + 86 21 6175 9888

+86 21 6154 8000

Beijing + 86 10 8642 4200

Shenzhen + 86 755 8435 9733

Wuhan +86 27 5975 7800

Xian +86 29 8885 2537

## INDIA

Bangalore +91 80 4112 8966

## KOREA

Seoul + 82 2 3472 3769

## JAPAN

Yokohama +81 45 478 7977 Kvoto +81 75 708 5352

## NORWAY

Oslo +47 2295 8100

**SINGAPORE** +65 6933 1933

## TAIWAN

Taipei +886 2 2657 9800 Hsin-chu +886 3 5656688