Tools &

## IWR6843 Single-Chip 60- to 64-GHz mmWave Sensor

#### **Device Overview**

#### 1.1 **Features**

- FMCW transceiver
  - Integrated PLL, transmitter, receiver, Baseband, and A2D
  - 60- to 64-GHz coverage with 4-GHz continuous bandwidth
  - Four receive channels
  - Three transmit channels
  - Supports 6-bit phase shifter for TX Beam
  - Ultra-accurate chirp engine based on fractional-N PLL
  - TX power: 10 dBm
  - RX noise figure:
    - 14 dB
  - Phase noise at 1 MHz:
    - 92 dBc/Hz
- · Built-in calibration and self-test
  - ARM<sup>®</sup> Cortex<sup>®</sup>-R4F-based radio control system
  - Built-in firmware (ROM)
  - Self-calibrating system across frequency and temperature
- C674x DSP for advanced signal processing
- Hardware accelerator for FFT, filtering, and CFAR processing
- Memory compression
- ARM-R4F microcontroller for object detection, and interface control
  - Supports autonomous mode (loading user application from QSPI flash memory)

- · Internal memory with ECC
  - 1.75 MB, divided into MSS program RAM (512 KB), MSS data RAM (192 KB), DSP L1 RAM (64KB) and L2 RAM (256 KB), and L3 radar data cube RAM (768 KB)
  - Technical reference manual includes allowed size modifications
- Other interfaces available to user application
  - Up to 6 ADC channels (low sample rate monitoring)
  - Up to 2 SPI ports
  - Up to 2 UARTs
  - 1 CAN-FD interface
  - 12C
  - GPIOs
  - 2 lane LVDS interface for raw ADC data and debug instrumentation
- SIL-2 targeted
- Power management
  - Built-in LDO network for enhanced PSRR
  - I/Os support dual voltage 3.3 V/1.8 V
- Clock source
  - 40.0 MHz crystal with internal oscillator
  - Supports external oscillator at 40 MHz
  - Supports externally driven clock (square/sine) at 40 MHz
- Easy hardware design
  - 0.65-mm pitch, 161-pin 10.4 mm x 10.4 mm flip chip BGA package for easy assembly and lowcost PCB design
  - Small solution size
- Operating conditions:
  - Junction temperature range of –40°C to 105°C

#### **Applications**

- Industrial sensor for measuring range, velocity, and angle
- **Building automation**
- Displacement sensing
- Gesture
- Robotics
- Traffic monitoring

- Proximity and position sensing
- Security and surveillance
- Factory automation safety guards
- People counting
- Motion detection
- Occupancy detection



#### 1.3 Description

The IWR6843 is an integrated single chip mmWave sensor based on FMCW radar technology capable of operation in the 60-GHz to 64-GHz band. It is built with TI's low power 45-nm RFCMOS process and enables unprecedented levels of integration in an extremely small form factor. The IWR6843 is an ideal solution for low power, self-monitored, ultra-accurate radar systems in the industrial space.

#### **Device Information**<sup>(1)</sup>

| PART NUMBER   | PACKAGE     | BODY SIZE         |
|---------------|-------------|-------------------|
| XI6843AQGABL  | FCBGA (161) | 10.4 mm × 10.4 mm |
| XI6843AAQGALB | FCBGA (209) | 15 mm × 15 mm     |

<sup>(1)</sup> For more information, see Section 9, Mechanical, Packaging, and Orderable Information.

#### 1.4 Functional Block Diagram

Figure 1-1 shows the functional block diagram of the device.



Figure 1-1. Functional Block Diagram



#### **Table of Contents**

| 1 | Devi                                   | ce Overview 1                                                                                                                                                                                                                                                                                                                               |   |                                               | Package [ABL0161]                                                                                                                                                    | 2                          |
|---|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
|   | 1.1                                    | Features <u>1</u>                                                                                                                                                                                                                                                                                                                           |   | 5.10                                          | Timing and Switching Characteristics                                                                                                                                 | 30                         |
|   | 1.2                                    | Applications                                                                                                                                                                                                                                                                                                                                | 6 | Deta                                          | ailed Description                                                                                                                                                    | <u>5</u> :                 |
|   | 1.3                                    | Description                                                                                                                                                                                                                                                                                                                                 |   | 6.1                                           | Overview                                                                                                                                                             | <u>5</u> 3                 |
|   | 1.4                                    | Functional Block Diagram 2                                                                                                                                                                                                                                                                                                                  |   | 6.2                                           | Functional Block Diagram                                                                                                                                             | 5                          |
| 2 | Revi                                   | sion History 4                                                                                                                                                                                                                                                                                                                              |   | 6.3                                           | Subsystems                                                                                                                                                           | 5                          |
| 3 | Devi                                   | ice Comparison 5                                                                                                                                                                                                                                                                                                                            |   | 6.4                                           | Other Subsystems                                                                                                                                                     | 5                          |
|   | 3.1                                    | Related Products 6                                                                                                                                                                                                                                                                                                                          | 7 | App                                           | lications, Implementation, and Layout                                                                                                                                | 60                         |
| 4 | Tern                                   | ninal Configuration and Functions                                                                                                                                                                                                                                                                                                           |   | 7.1                                           | Application Information                                                                                                                                              | <u>6</u> (                 |
|   | 4.1                                    | Pin Diagram 7                                                                                                                                                                                                                                                                                                                               |   | 7.2                                           | Reference Schematic                                                                                                                                                  | 60                         |
|   | 4.2                                    | Pin Attributes <u>12</u>                                                                                                                                                                                                                                                                                                                    |   | 7.3                                           | Layout                                                                                                                                                               | <u>6</u>                   |
|   |                                        |                                                                                                                                                                                                                                                                                                                                             |   |                                               |                                                                                                                                                                      |                            |
|   | 4.3                                    | Signal Descriptions                                                                                                                                                                                                                                                                                                                         | 8 | Devi                                          | ice and Documentation Support                                                                                                                                        | 62                         |
| 5 | _                                      | Signal Descriptions                                                                                                                                                                                                                                                                                                                         | 8 | <b>Devi</b><br>8.1                            | ice and Documentation Support  Device Nomenclature                                                                                                                   |                            |
| 5 | _                                      | <u> </u>                                                                                                                                                                                                                                                                                                                                    | 8 |                                               |                                                                                                                                                                      | 62                         |
| 5 | Spe                                    | cifications                                                                                                                                                                                                                                                                                                                                 | 8 | 8.1                                           | Device Nomenclature                                                                                                                                                  | 63                         |
| 5 | <b>Spe</b><br>5.1                      | Absolute Maximum Ratings                                                                                                                                                                                                                                                                                                                    | 8 | 8.1<br>8.2                                    | Device Nomenclature                                                                                                                                                  | 63<br>63                   |
| 5 | <b>Spec</b> 5.1 5.2                    | cifications         25           Absolute Maximum Ratings         25           ESD Ratings         25                                                                                                                                                                                                                                       | 8 | 8.1<br>8.2<br>8.3                             | Device Nomenclature                                                                                                                                                  | 62<br>63<br>64             |
| 5 | <b>Spec</b> 5.1 5.2 5.3                | cifications         25           Absolute Maximum Ratings         25           ESD Ratings         25           Power-On Hours (POH)         25                                                                                                                                                                                             | 8 | 8.1<br>8.2<br>8.3<br>8.4                      | Device Nomenclature                                                                                                                                                  | 62<br>63<br>64<br>64       |
| 5 | 5.1<br>5.2<br>5.3<br>5.4               | Cifications         25           Absolute Maximum Ratings         25           ESD Ratings         25           Power-On Hours (POH)         25           Recommended Operating Conditions         26                                                                                                                                       | 8 | 8.1<br>8.2<br>8.3<br>8.4<br>8.5               | Device Nomenclature Tools and Software Documentation Support Support Resources Trademarks                                                                            | 66 66 66                   |
| 5 | 5.1<br>5.2<br>5.3<br>5.4<br>5.5        | Cifications         25           Absolute Maximum Ratings         25           ESD Ratings         25           Power-On Hours (POH)         25           Recommended Operating Conditions         26           Power Supply Specifications         26           Power Consumption Summary         27           RF Specification         28 | 9 | 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7 | Device Nomenclature Tools and Software Documentation Support Support Resources Trademarks Electrostatic Discharge Caution Glossary hanical, Packaging, and Orderable | 6:<br>6:<br>6:<br>6:<br>6: |
| 5 | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6 | Cifications         25           Absolute Maximum Ratings         25           ESD Ratings         25           Power-On Hours (POH)         25           Recommended Operating Conditions         26           Power Supply Specifications         26           Power Consumption Summary         27                                       |   | 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7 | Device Nomenclature Tools and Software Documentation Support Support Resources Trademarks Electrostatic Discharge Caution Glossary                                   | 66 66 66 66 66             |



## 2 Revision History

| anges from June 15, 2019 to September 20, 2019 (from A Revision (June 2019) to B Revision)                                                                              | ge |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| <ul> <li>Global: Deleted the Export Control Notice section (was Section 9.7)</li> <li>Section 1.1 (Features): Added "6-bit phase shifter for TX Beam forming"</li></ul> |    |
| Section 1.1: Added "Memory compression"                                                                                                                                 | _  |
| Updated/Changed Device Information table from "XI6843QGABL" to "XI6843AQGABL"                                                                                           |    |
| Table 3-1 (Device Features Comparison): Updated/Changed table                                                                                                           | 5  |
| Section 5.10.1 (Power Supply Sequencing and Reset Timing): Updated/Changed the section                                                                                  | 30 |
| <ul> <li>Table 5-17 (QSPI Switching Characteristics): Updated/Changed the Cycle time, sclk MIN value from "25" to</li> </ul>                                            |    |
| "12.5" ns                                                                                                                                                               | 48 |
| Section 6.3.1.2 (Transmit Subsystem): Added "Tx Beam forming applications" to paragraph                                                                                 | 56 |
| Figure 6-3 (Transmit Subsystem (Per Channel)): Updated/Changed figure                                                                                                   |    |
| Figure 8-1 (Device Nomenclature): Updated/Changed figure                                                                                                                |    |
| Section 8.4 (Support Resources): Updated/Changed the section title and revamped the section                                                                             |    |



## 3 Device Comparison

**Table 3-1. Device Features Comparison** 

| FUNCTION                                                   |                        | IWR6843AOP        | IWR6843           | IWR1843           | IWR1642           | IWR1443           |
|------------------------------------------------------------|------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| Antenna on Package (AOP)                                   |                        | Yes               | _                 | _                 | _                 | _                 |
| Number of receivers                                        |                        | 4                 | 4                 | 4                 | 4                 | 4                 |
| Number of transmitters                                     | Number of transmitters |                   | 3                 | 3 <sup>(1)</sup>  | 2                 | 3                 |
| RF frequency range                                         |                        | 60 to 64 GHz      | 60 to 64 GHz      | 76 to 81 GHz      | 76 to 81 GHz      | 76 to 81 GHz      |
| On-chip memory                                             |                        | 1.75MB            | 1.75MB            | 2MB               | 1.5MB             | 576KB             |
| Max I/F (Intermediate Freque                               | ency) (MHz)            | 10                | 10                | 10                | 5                 | 15                |
| Max real sampling rate (Msp                                | s)                     | 25                | 25                | 25                | 12.5              | 37.5              |
| Max complex sampling rate                                  | (Msps)                 | 12.5              | 12.5              | 12.5              | 6.25              | 18.75             |
| Processors                                                 |                        |                   |                   |                   |                   |                   |
| MCU (R4F)                                                  |                        | Yes               | Yes               | Yes               | Yes               | Yes               |
| DSP (C674x)                                                |                        | Yes               | Yes               | Yes               | Yes               | _                 |
| Peripherals                                                |                        |                   |                   |                   |                   |                   |
| Serial Peripheral Interface (S                             | SPI) ports             | 2                 | 2                 | 2 2               |                   | 1                 |
| Quad Serial Peripheral Interf                              | face (QSPI)            | Yes               | Yes               | Yes               | Yes               | Yes               |
| Inter-Integrated Circuit (I <sup>2</sup> C)                | interface              | 1                 | 1                 | 1                 | 1                 | 1                 |
| Controller Area Network (DC                                | AN) interface          | _                 | _                 | Yes               | Yes               | Yes               |
| Controller Area Network (CA                                | N-FD) interface        | Yes               | Yes               | Yes               | _                 | _                 |
| Trace                                                      |                        | Yes               | Yes               | Yes               | Yes               | _                 |
| PWM                                                        |                        | Yes               | Yes               | Yes               | Yes               | _                 |
| Hardware In Loop (HIL/DMM                                  | 1)                     | Yes               | Yes               | Yes               | Yes               | _                 |
| GPADC                                                      |                        | Yes               | Yes               | Yes               | Yes               | Yes               |
| LVDS/Debug                                                 |                        | Yes               | Yes               | Yes               | Yes               | Yes               |
| CSI2                                                       | CSI2                   |                   | _                 | _                 | _                 | Yes               |
| Hardware accelerator                                       |                        | Yes               | Yes               | Yes               | _                 | Yes               |
| 1-V bypass mode                                            |                        | Yes               | Yes               | Yes               | Yes               | Yes               |
| JTAG                                                       |                        | Yes               | Yes               | Yes               | Yes               | Yes               |
| Product status  Product Previe Advance Infor or Production | mation (AI),           | AI <sup>(2)</sup> | AI <sup>(2)</sup> | PD <sup>(3)</sup> | PD <sup>(3)</sup> | PD <sup>(3)</sup> |

<sup>(1) 3</sup> Tx Simultaneous operation is supported only with 1-V LDO bypass and PA LDO disable mode. In this mode, the 1-V supply needs to be fed on the VOUT PA pin.

<sup>(2)</sup> ADVANCE INFORMATION for pre-production products; subject to change without notice.

<sup>(3)</sup> PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty.



#### 3.1 Related Products

For information about other devices in this family of products or related products see the links that follow.

- mmWave sensors Tl's mmWave sensors rapidly and accurately sense range, angle and velocity with less power using the smallest footprint mmWave sensor portfolio for industrial applications.
- mmWave IWR The Texas Instruments IWRxxxx family of mmWave Sensors are highly integrated and built on RFCMOS technology operating in 76- to 81-GHz or 60- to 64-GHz frequency band. The devices have a closed-loop PLL for precise and linear chirp synthesis, includes a built-in radio processor (BIST) for RF calibration and safety monitoring. The devices have a very small-form factor, low power consumption, and are highly accurate. Industrial applications from long range to ultra short range can be realized using these devices.
- Companion products for IWR6843 Review products that are frequently purchased or used in conjunction with this product.
- Reference designs for IWR6843 The IWR6843 TI Designs Reference Design Library is a robust reference design library spanning analog, embedded processor and connectivity. Created by TI experts to help you jump-start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market. Search and download designs at ti.com/tidesigns.



### 4 Terminal Configuration and Functions

#### 4.1 Pin Diagram

Figure 4-1 shows the pin locations for the 161-pin FCBGA package. Figure 4-2, Figure 4-3, Figure 4-4, and Figure 4-5 show the same pins, but split into four quadrants.



Figure 4-1. Pin Diagram

Texas Instruments



Figure 4-2. Top Left Quadrant





Figure 4-3. Top Right Quadrant

Texas Instruments



Figure 4-4. Bottom Left Quadrant





Figure 4-5. Bottom Right Quadrant

# Texas Instruments

#### **Pin Attributes** 4.2

Table 4-1. Pin Attributes (ABL0161 Package)

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | PINCNTL<br>ADDRESS [4] | MODE [5] | TYPE [6] | BALL RESET<br>STATE [7] | PULL UP/DOWN<br>TYPE [8] |
|-----------------|---------------|-----------------|------------------------|----------|----------|-------------------------|--------------------------|
| H13             | GPIO_0        | GPIO_13         | 0xFFFEA04              | 0        | Ю        | Output Disabled         | Pull Down                |
|                 |               | GPIO_0          |                        | 1        | Ю        |                         |                          |
|                 |               | PMIC_CLKOUT     |                        | 2        | 0        |                         |                          |
|                 |               | ADC_VALID       |                        | 9        | 0        |                         |                          |
|                 |               | EPWM1B          |                        | 10       | 0        |                         |                          |
|                 |               | ePWM2A          |                        | 11       | 0        |                         |                          |
| J13             | GPIO_1        | GPIO_16         | 0xFFFEA08              | 0        | Ю        | Output Disabled         | Pull Down                |
|                 |               | GPIO_1          |                        | 1        | Ю        |                         |                          |
|                 |               | SYNC_OUT        |                        | 2        | 0        |                         |                          |
|                 |               | ADC_VALID       |                        | 7        | 0        |                         |                          |
|                 |               | DMM_MUX_IN      |                        | 12       | I        |                         |                          |
|                 |               | SPIB_CS_N_1     |                        | 13       | Ю        |                         |                          |
|                 |               | SPIB_CS_N_2     |                        | 14       | Ю        |                         |                          |
|                 |               | EPWM1SYNCI      |                        | 15       | ı        |                         |                          |
| K13             | GPIO_2        | GPIO_26         | 0xFFFEA64              | 0        | Ю        | Output Disabled         | Pull Down                |
|                 |               | GPIO_2          |                        | 1        | Ю        |                         |                          |
|                 |               | OSC_CLKOUT      |                        | 2        | 0        |                         |                          |
|                 |               | MSS_UARTB_TX    |                        | 7        | 0        |                         |                          |
|                 |               | BSS_UART_TX     |                        | 8        | О        |                         |                          |
|                 |               | SYNC_OUT        |                        | 9        | 0        |                         |                          |
|                 |               | PMIC_CLKOUT     |                        | 10       | 0        |                         |                          |
|                 |               | CHIRP_START     |                        | 11       | 0        |                         |                          |
|                 |               | CHIRP_END       |                        | 12       | 0        |                         |                          |
|                 |               | FRAME_START     |                        | 13       | 0        |                         |                          |
| R4              | GPIO_31       | TRACE_DATA_0    | 0xFFFFEA7C             | 0        | 0        | Output Disabled         | Pull Down                |
|                 |               | GPIO_31         |                        | 1        | Ю        |                         |                          |
|                 |               | DMM0            |                        | 2        | L        |                         |                          |
|                 |               | MSS_UARTA_TX    |                        | 4        | Ю        |                         |                          |
| P5              | GPIO_32       | TRACE_DATA_1    | 0xFFFFEA80             | 0        | О        | Output Disabled         | Pull Down                |
|                 |               | GPIO_32         |                        | 1        | Ю        | 1                       |                          |
|                 |               | DMM1            |                        | 2        | L        | 1                       |                          |
| R5              | GPIO_33       | TRACE_DATA_2    | 0xFFFFEA84             | 0        | 0        | Output Disabled         | Pull Down                |
|                 |               | GPIO_33         |                        | 1        | Ю        |                         |                          |
|                 |               | DMM2            |                        | 2        | I        | 1                       |                          |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | PINCNTL<br>ADDRESS [4] | MODE [5] | TYPE [6] | BALL RESET<br>STATE [7] | PULL UP/DOWN<br>TYPE [8] |
|-----------------|---------------|-----------------|------------------------|----------|----------|-------------------------|--------------------------|
| P6              | GPIO_34       | TRACE_DATA_3    | 0xFFFFEA88             | 0        | 0        | Output Disabled         | Pull Down                |
|                 |               | GPIO_34         |                        | 1        | Ю        |                         |                          |
|                 |               | DMM3            |                        | 2        | I        |                         |                          |
|                 |               | EPWM3SYNCO      |                        | 4        | 0        |                         |                          |
| R7              | GPIO_35       | TRACE_DATA_4    | 0xFFFFEA8C             | 0        | 0        | Output Disabled         | Pull Down                |
|                 |               | GPIO_35         |                        | 1        | Ю        |                         |                          |
|                 |               | DMM4            |                        | 2        | I        |                         |                          |
|                 |               | EPWM2SYNCO      |                        | 4        | 0        |                         |                          |
| P7              | GPIO_36       | TRACE_DATA_5    | 0xFFFFEA90             | 0        | 0        | Output Disabled         | Pull Down                |
|                 |               | GPIO_36         |                        | 1        | Ю        |                         |                          |
|                 |               | DMM5            |                        | 2        | I        |                         |                          |
|                 |               | MSS_UARTB_TX    |                        | 5        | 0        |                         |                          |
| R8              | GPIO_37       | TRACE_DATA_6    | 0xFFFFEA94             | 0        | 0        | Output Disabled         | Pull Down                |
|                 |               | GPIO_37         |                        | 1        | Ю        |                         |                          |
|                 |               | DMM6            |                        | 2        | I        |                         |                          |
|                 |               | BSS_UART_TX     |                        | 5        | 0        |                         |                          |
| P8              | GPIO_38       | TRACE_DATA_7    | 0xFFFFEA98             | 0        | 0        | Output Disabled         | Pull Down                |
|                 |               | GPIO_38         |                        | 1        | Ю        |                         |                          |
|                 |               | DMM7            |                        | 2        | I        |                         |                          |
|                 |               | DSS_UART_TX     |                        | 5        | 0        |                         |                          |
| N15             | GPIO_47       | TRACE_CLK       | 0xFFFFEABC             | 0        | 0        | Output Disabled         | Pull Down                |
|                 |               | GPIO_47         |                        | 1        | Ю        |                         |                          |
|                 |               | DMM_CLK         |                        | 2        | I        |                         |                          |
| N14             | DMM_SYNC      | TRACE_CTL       | 0xFFFFEAC0             | 0        | 0        | Output Disabled         | Pull Down                |
|                 |               | DMM_SYNC        |                        | 2        | I        |                         |                          |
| N8              | MCU_CLKOUT    | GPIO_25         | 0xFFFFEA60             | 0        | Ю        | Output Disabled         | Pull Down                |
|                 |               | MCU_CLKOUT      |                        | 1        | 0        |                         |                          |
|                 |               | CHIRP_START     |                        | 2        | 0        |                         |                          |
|                 |               | CHIRP_END       |                        | 6        | 0        |                         |                          |
|                 |               | FRAME_START     |                        | 7        | 0        |                         |                          |
|                 |               | EPWM1A          |                        | 12       | 0        |                         |                          |
| N7              | NERROR_IN     | NERROR_IN       | 0xFFFFEA44             | 0        | I        | Input                   |                          |
| N6              | NERROR_OUT    | NERROR_OUT      | 0xFFFFEA4C             | 0        | 0        | Hi-Z (Open Drain)       |                          |

| BALL NUMBER [1] | BALL NAME [2] | AME [2] SIGNAL NAME [3] |            | MODE [5]        | TYPE [6] | BALL RESET<br>STATE [7] | PULL UP/DOWN<br>TYPE [8] |
|-----------------|---------------|-------------------------|------------|-----------------|----------|-------------------------|--------------------------|
| P9              | PMIC_CLKOUT   | SOP[2]                  | 0xFFFFEA68 | During Power Up | I        | Output Disabled         | Pull Down                |
|                 |               | GPIO_27                 |            | 0               | Ю        |                         |                          |
|                 |               | PMIC_CLKOUT             |            | 1               | 0        |                         |                          |
|                 |               | CHIRP_START             |            | 6               | 0        |                         |                          |
|                 |               | CHIRP_END               |            | 7               | 0        |                         |                          |
|                 |               | FRAME_START             |            | 8               | 0        |                         |                          |
|                 |               | EPWM1B                  |            | 11              | 0        |                         |                          |
|                 |               | EPWM2A                  |            | 12              | 0        |                         |                          |
| R13             | QSPI[0]       | GPIO_8                  | 0xFFFFEA2C | 0               | Ю        | Output Disabled         | Pull Down                |
|                 |               | QSPI[0]                 |            | 1               | Ю        |                         |                          |
|                 |               | SPIB_MISO               |            | 2               | Ю        |                         |                          |
| N12             | QSPI[1]       | GPIO_9                  | 0xFFFFEA30 | 0               | Ю        | Output Disabled         | Pull Down                |
|                 |               | QSPI[1]                 |            | 1               | I        | -                       |                          |
|                 |               | SPIB_MOSI               |            | 2               | Ю        |                         |                          |
|                 |               | SPIB_CS_N_2             |            | 8               | Ю        |                         |                          |
| R14             | QSPI[2]       | GPIO_10                 | 0xFFFFEA34 | 0               | Ю        | Output Disabled         | Pull Down                |
|                 |               | QSPI[2]                 |            | 1               | I        |                         |                          |
|                 |               | CAN_FD_TX               |            | 8               | 0        |                         |                          |
| P12             | QSPI[3]       | GPIO_11                 | 0xFFFFEA38 | 0               | Ю        | Output Disabled         | Pull Down                |
|                 |               | QSPI[3]                 |            | 1               | ı        |                         |                          |
|                 |               | CAN_FD_RX               |            | 8               | I        |                         |                          |
| R12             | QSPI_CLK      | GPIO_7                  | 0xFFFFEA3C | 0               | Ю        | Output Disabled         | Pull Down                |
|                 |               | QSPI_CLK                |            | 1               | 0        | ·                       |                          |
|                 |               | SPIB_CLK                |            | 2               | Ю        |                         |                          |
|                 |               | DSS_UART_TX             |            | 6               | 0        |                         |                          |
| P11             | QSPI_CS_N     | GPIO_6                  | 0xFFFFEA40 | 0               | IO       | Output Disabled         | Pull Up                  |
|                 |               | QSPI_CS_N               |            | 1               | 0        |                         |                          |
|                 |               | SPIB_CS_N               |            | 2               | IO       |                         |                          |
| N4              | RS232_RX      | GPIO_15                 | 0xFFFFEA74 | 0               | IO       | Input Enabled           | Pull Up                  |
|                 |               | RS232_RX                |            | 1               | ı        |                         |                          |
|                 |               | MSS_UARTA_RX            |            | 2               | ı        |                         |                          |
|                 |               | BSS_UART_TX             |            | 6               | IO       |                         |                          |
|                 |               | MSS_UARTB_RX            |            | 7               | 10       |                         |                          |
|                 |               | CAN_FD_RX               |            | 8               | 1        |                         |                          |
|                 |               | I2C_SCL                 |            | 9               | IO       |                         |                          |
|                 |               | EPWM2A                  |            | 10              | 0        |                         |                          |
|                 |               | EPWM2B                  |            | 11              | 0        |                         |                          |
|                 |               | EPWM3A                  |            | 12              | 0        | -                       |                          |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | PINCNTL<br>ADDRESS [4] | MODE [5] | TYPE [6] | BALL RESET<br>STATE [7] | PULL UP/DOWN<br>TYPE [8] |
|-----------------|---------------|-----------------|------------------------|----------|----------|-------------------------|--------------------------|
| N5              | RS232_TX      | GPIO_14         | 0xFFFFEA78             | 0        | IO       | Output Enabled          |                          |
|                 |               | RS232_TX        |                        | 1        | 0        |                         |                          |
|                 |               | MSS_UARTA_TX    |                        | 5        | IO       |                         |                          |
|                 |               | MSS_UARTB_TX    |                        | 6        | Ю        |                         |                          |
|                 |               | BSS_UART_TX     |                        | 7        | Ю        |                         |                          |
|                 |               | CAN_FD_TX       |                        | 10       | 0        |                         |                          |
|                 |               | I2C_SDA         |                        | 11       | IO       |                         |                          |
|                 |               | EPWM1A          |                        | 12       | 0        |                         |                          |
|                 |               | EPWM1B          |                        | 13       | 0        |                         |                          |
|                 |               | NDMM_EN         |                        | 14       | I        |                         |                          |
|                 |               | EPWM2A          |                        | 15       | 0        |                         |                          |
| E13             | SPIA_CLK      | GPIO_3          | 0xFFFFEA14             | 0        | Ю        | Output Disabled         | Pull Up                  |
|                 |               | SPIA_CLK        |                        | 1        | IO       |                         |                          |
|                 |               | DSS_UART_TX     |                        | 7        | 0        |                         |                          |
| E15             | SPIA_CS_N     | GPIO_30         | 0xFFFFEA18             | 0        | IO       | Output Disabled         | Pull Up                  |
|                 |               | SPIA_CS_N       |                        | 1        | IO       |                         |                          |
| E14             | SPIA_MISO     | GPIO_20         | 0xFFFFEA10             | 0        | IO       | Output Disabled         | Pull Up                  |
|                 |               | SPIA_MISO       |                        | 1        | Ю        |                         |                          |
|                 |               | CAN_FD_TX       |                        | 2        | 0        |                         |                          |
| D13             | SPIA_MOSI     | GPIO_19         | 0xFFFFEA0C             | 0        | IO       | Output Disabled         | Pull Up                  |
|                 |               | SPIA_MOSI       |                        | 1        | Ю        |                         |                          |
|                 |               | CAN_FD_RX       |                        | 2        | I        |                         |                          |
|                 |               | DSS_UART_TX     |                        | 8        | 0        |                         |                          |
| F14             | SPIB_CLK      | GPIO_5          | 0xFFFFEA24             | 0        | Ю        | Output Disabled         | Pull Up                  |
|                 |               | SPIB_CLK        |                        | 1        | Ю        |                         |                          |
|                 |               | MSS_UARTA_RX    |                        | 2        | I        |                         |                          |
|                 |               | MSS_UARTB_TX    |                        | 6        | 0        |                         |                          |
|                 |               | BSS_UART_TX     |                        | 7        | 0        |                         |                          |
|                 |               | CAN_FD_RX       |                        | 8        | I        |                         |                          |
| H14             | SPIB_CS_N     | GPIO_4          | 0xFFFFEA28             | 0        | Ю        | Output Disabled         | Pull Up                  |
|                 |               | SPIB_CS_N       |                        | 1        | Ю        |                         |                          |
|                 |               | MSS_UARTA_TX    |                        | 2        | 0        |                         |                          |
|                 |               | MSS_UARTB_TX    |                        | 6        | 0        |                         |                          |
|                 |               | BSS_UART_TX     |                        | 7        | Ю        |                         |                          |
|                 |               | QSPI_CLK_EXT    |                        | 8        | I        |                         |                          |
|                 |               | CAN_FD_TX       |                        | 9        | 0        |                         |                          |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | PINCNTL<br>ADDRESS [4] | MODE [5]        | TYPE [6] | BALL RESET<br>STATE [7] | PULL UP/DOWN<br>TYPE [8] |
|-----------------|---------------|-----------------|------------------------|-----------------|----------|-------------------------|--------------------------|
| G14             | SPIB_MISO     | GPIO_22         | 0xFFFFEA20             | 0               | Ю        | Output Disabled         | Pull Up                  |
|                 |               | SPIB_MISO       |                        | 1               | Ю        |                         |                          |
|                 |               | I2C_SCL         |                        | 2               | Ю        |                         |                          |
|                 |               | DSS_UART_TX     |                        | 6               | 0        |                         |                          |
| F13             | SPIB_MOSI     | GPIO_21         | 0xFFFFEA1C             | 0               | Ю        | Output Disabled         | Pull Up                  |
|                 |               | SPIB_MOSI       |                        | 1               | Ю        |                         |                          |
|                 |               | I2C_SDA         |                        | 2               | Ю        |                         |                          |
| P13             | SPI_HOST_INTR | GPIO_12         | 0xFFFFEA00             | 0               | Ю        | Output Disabled         | Pull Down                |
|                 |               | SPI_HOST_INTR   |                        | 1               | 0        |                         |                          |
|                 |               | ADC_VALID       |                        | 2               | 0        |                         |                          |
|                 |               | SPIB_CS_N_1     |                        | 6               | Ю        |                         |                          |
| P4              | SYNC_IN       | GPIO_28         | 0xFFFFEA6C             | 0               | Ю        | Output Disabled         | Pull Down                |
|                 |               | SYNC_IN         |                        | 1               | L        | -                       |                          |
|                 |               | MSS_UARTB_RX    |                        | 6               | Ю        |                         |                          |
|                 |               | DMM_MUX_IN      |                        | 7               | L        |                         |                          |
|                 |               | SYNC_OUT        |                        | 9               | 0        |                         |                          |
| G13             | SYNC_OUT      | SOP[1]          | 0xFFFFEA70             | During Power Up | L        | Output Disabled         | Pull Down                |
|                 |               | GPIO_29         |                        | 0               | Ю        |                         |                          |
|                 |               | SYNC_OUT        |                        | 1               | 0        |                         |                          |
|                 |               | DMM_MUX_IN      |                        | 9               | L        |                         |                          |
|                 |               | SPIB_CS_N_1     |                        | 10              | Ю        |                         |                          |
|                 |               | SPIB_CS_N_2     |                        | 11              | Ю        |                         |                          |
| P10             | тск           | GPIO_17         | 0xFFFFEA50             | 0               | Ю        | Input Enabled           | Pull Down                |
|                 |               | тск             |                        | 1               | 1        |                         |                          |
|                 |               | MSS_UARTB_TX    |                        | 2               | 0        |                         |                          |
|                 |               | CAN_FD_TX       |                        | 8               | 0        |                         |                          |
| R11             | TDI           | GPIO_23         | 0xFFFFEA58             | 0               | Ю        | Input Enabled           | Pull Up                  |
|                 |               | TDI             |                        | 1               | L        |                         |                          |
|                 |               | MSS_UARTA_RX    |                        | 2               | L        |                         |                          |
| N13             | TDO           | SOP[0]          | 0xFFFFEA5C             | During Power Up | I        | Output Enabled          |                          |
|                 |               | GPIO_24         |                        | 0               | Ю        | -                       |                          |
|                 |               | TDO             |                        | 1               | 0        |                         |                          |
|                 |               | MSS_UARTA_TX    |                        | 2               | 0        |                         |                          |
|                 |               | MSS_UARTB_TX    |                        | 6               | 0        |                         |                          |
|                 |               | BSS_UART_TX     |                        | 7               | 0        | 7                       |                          |
|                 |               | NDMM_EN         |                        | 9               | ı        |                         |                          |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | PINCNTL<br>ADDRESS [4] | MODE [5] | TYPE [6] | BALL RESET<br>STATE [7]    | PULL UP/DOWN<br>TYPE [8] |
|-----------------|---------------|-----------------|------------------------|----------|----------|----------------------------|--------------------------|
| N10             | TMS           | GPIO_18         | 0xFFFFEA54             | 0        | Ю        | Input Enabled              | Pull Down                |
|                 |               | TMS             |                        | 1        | I        |                            |                          |
|                 |               | BSS_UART_TX     |                        | 2        | 0        |                            |                          |
|                 |               | CAN_FD_RX       |                        | 6        | I        |                            |                          |
| N9              | WARM_RESET    | WARM_RESET      | 0xFFFFEA48             | 0        |          | Hi-Z Input (Open<br>Drain) |                          |



The following list describes the table column headers:

- 1. BALL NUMBER: Ball numbers on the bottom side associated with each signal on the bottom.
- 2. BALL NAME: Mechanical name from package device (name is taken from muxmode 0).
- 3. **SIGNAL NAME:** Names of signals multiplexed on each ball (also notice that the name of the ball is the signal name in muxmode 0).
- 4. PINCNTL ADDRESS: MSS Address for PinMux Control
- 5. **MODE:** Multiplexing mode number: value written to PinMux Cntl register to select specific Signal name for this Ball number. Mode column has bit range value.
- 6. TYPE: Signal type and direction:
  - I = Input
  - O = Output
  - IO = Input or Output
- 7. BALL RESET STATE: The state of the terminal at power-on reset
- 8. **PULL UP/DOWN TYPE:** indicates the presence of an internal pullup or pulldown resistor. Pullup and pulldown resistors can be enabled or disabled via software.
  - Pull Up: Internal pullup
  - Pull Down: Internal pulldown
  - An empty box means No pull.
- 9. Pin Mux Control Value maps to lower 4 bits of register.



IO MUX registers are available in the MSS memory map and the respective mapping to device pins is as follows:

**Table 4-2. PAD IO Control Registers** 

| Default Pin/Ball Name | Package Ball /Pin (Address) | Pin Mux Config Register |
|-----------------------|-----------------------------|-------------------------|
| SPI_HOST_INTR         | P13                         | 0xFFFEA00               |
| GPIO_0                | H13                         | 0xFFFFEA04              |
| GPIO_1                | J13                         | 0xFFFFEA08              |
| SPIA_MOSI             | D13                         | 0xFFFFEA0C              |
| SPIA_MISO             | E14                         | 0xFFFFEA10              |
| SPIA_CLK              | E13                         | 0xFFFFEA14              |
| SPIA_CS_N             | E15                         | 0xFFFFEA18              |
| SPIB_MOSI             | F13                         | 0xFFFFEA1C              |
| SPIB_MISO             | G14                         | 0xFFFFEA20              |
| SPIB_CLK              | F14                         | 0xFFFFEA24              |
| SPIB_CS_N             | H14                         | 0xFFFFEA28              |
| QSPI[0]               | R13                         | 0xFFFFEA2C              |
| QSPI[1]               | N12                         | 0xFFFFEA30              |
| QSPI[2]               | R14                         | 0xFFFFEA34              |
| QSPI[3]               | P12                         | 0xFFFFEA38              |
| QSPI_CLK              | R12                         | 0xFFFFEA3C              |
| QSPI_CS_N             | P11                         | 0xFFFFEA40              |
| NERROR_IN             | N7                          | 0xFFFFEA44              |
| WARM_RESET            | N9                          | 0xFFFFEA48              |
| NERROR_OUT            | N6                          | 0xFFFFEA4C              |
| TCK                   | P10                         | 0xFFFFEA50              |
| TMS                   | N10                         | 0xFFFFEA54              |
| TDI                   | R11                         | 0xFFFEA58               |
| TDO                   | N13                         | 0xFFFFEA5C              |
| MCU_CLKOUT            | N8                          | 0xFFFFEA60              |
| GPIO_2                | K13                         | 0xFFFFEA64              |
| PMIC_CLKOUT           | P9                          | 0xFFFEA68               |
| SYNC_IN               | P4                          | 0xFFFFEA6C              |
| SYNC_OUT              | G13                         | 0xFFFFEA70              |
| RS232_RX              | N4                          | 0xFFFFEA74              |
| RS232_TX              | N5                          | 0xFFFFEA78              |
| GPIO_31               | R4                          | 0xFFFFEA7C              |
| GPIO_32               | P5                          | 0xFFFFEA80              |
| GPIO_33               | R5                          | 0xFFFFEA84              |
| GPIO_34               | P6                          | 0xFFFFEA88              |
| GPIO_35               | R7                          | 0xFFFFEA8C              |
| GPIO_36               | P7                          | 0xFFFFEA90              |
| GPIO_37               | R8                          | 0xFFFFEA94              |
| GPIO_38               | P8                          | 0xFFFFEA98              |
| GPIO_47               | N15                         | 0xFFFFEABC              |
| DMM_SYNC              | N14                         | 0xFFFFEAC0              |



The register layout is as follows:

#### Table 4-3. PAD IO Register Bit Descriptions

| віт   | FIELD                | TYPE | RESET<br>(POWER ON<br>DEFAULT) | DESCRIPTION                                                                                                                                                                 |
|-------|----------------------|------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-11 | NU                   | RW   | 0                              | Reserved                                                                                                                                                                    |
| 10    | SC                   | RW   | 0                              | IO slew rate control: 0 = Higher slew rate 1 = Lower slew rate                                                                                                              |
| 9     | PUPDSEL              | RW   | 0                              | Pullup/PullDown Selection 0 = Pull Down 1 = Pull Up (This field is valid only if Pull Inhibit is set as '0')                                                                |
| 8     | PI                   | RW   | 0                              | Pull Inhibit/Pull Disable 0 = Enable 1 = Disable                                                                                                                            |
| 7     | OE_OVERRIDE          | RW   | 1                              | Output Override                                                                                                                                                             |
| 6     | OE_OVERRIDE_CTR      | RW   | 1                              | Output Override Control: (A '1' here overrides any o/p manipulation of this IO by any of the peripheral block hardware it is associated with for example a SPI Chip select) |
| 5     | IE_OVERRIDE          | RW   | 0                              | Input Override                                                                                                                                                              |
| 4     | IE_OVERRIDE_CTR<br>L | RW   | 0                              | Input Override Control: (A '1' here overrides any i/p value on this IO with a desired value)                                                                                |
| 3-0   | FUNC_SEL             | RW   | 1                              | Function select for Pin Multiplexing (Refer to the Pin Mux Sheet)                                                                                                           |



## 4.3 Signal Descriptions

Table 4-4. Signal Descriptions - Digital

| SIGNAL NAME | PIN TYPE | DESCRIPTION                                                                         | BALL NO.                               |
|-------------|----------|-------------------------------------------------------------------------------------|----------------------------------------|
| BSS_UART_TX | 0        | Debug UART Transmit [Radar Block]                                                   | F14, H14, K13, N10, N13,<br>N4, N5, R8 |
| CAN_FD_RX   | I        | CAN FD (MCAN) Receive Signal                                                        | D13, F14, N10, N4, P12                 |
| CAN_FD_TX   | 0        | CAN FD (MCAN) Transmit Signal                                                       | E14, H14, N5, P10, R14                 |
| DMM0        | I        | Debug Interface (Hardware In Loop) - Data Line                                      | R4                                     |
| DMM1        | I        | Debug Interface (Hardware In Loop) - Data Line                                      | P5                                     |
| DMM2        | I        | Debug Interface (Hardware In Loop) - Data Line                                      | R5                                     |
| DMM3        | I        | Debug Interface (Hardware In Loop) - Data Line                                      | P6                                     |
| DMM4        | I        | Debug Interface (Hardware In Loop) - Data Line                                      | R7                                     |
| DMM5        | I        | Debug Interface (Hardware In Loop) - Data Line                                      | P7                                     |
| DMM6        | I        | Debug Interface (Hardware In Loop) - Data Line                                      | R8                                     |
| DMM7        | I        | Debug Interface (Hardware In Loop) - Data Line                                      | P8                                     |
| DMM_CLK     | ı        | Debug Interface (Hardware In Loop) - Clock                                          | N15                                    |
| DMM_MUX_IN  | I        | Debug Interface (Hardware In Loop) Mux Select between DMM1 and DMM2 (Two Instances) | G13, J13, P4                           |
| DMM_SYNC    | I        | Debug Interface (Hardware In Loop) - Sync                                           | N14                                    |
| DSS_UART_TX | 0        | Debug UART Transmit [DSP]                                                           | D13, E13, G14, P8, R12                 |
| EPWM1A      | 0        | PWM Module 1 - Output A                                                             | N5, N8                                 |
| EPWM1B      | 0        | PWM Module 1 - Output B                                                             | H13, N5, P9                            |
| EPWM1SYNCI  | I        |                                                                                     | J13                                    |
| EPWM2A      | 0        | PWM Module 2- Output A                                                              | H13, N4, N5, P9                        |
| EPWM2B      | 0        | PWM Module 2 - Output B                                                             | N4                                     |
| EPWM2SYNCO  | 0        |                                                                                     | R7                                     |
| EPWM3A      | 0        | PWM Module 3 - Output A                                                             | N4                                     |
| EPWM3SYNCO  | 0        |                                                                                     | P6                                     |
| GPIO_0      | Ю        | General-purpose I/O                                                                 | H13                                    |
| GPIO_1      | Ю        | General-purpose I/O                                                                 | J13                                    |
| GPIO_2      | Ю        | General-purpose I/O                                                                 | K13                                    |
| GPIO_3      | Ю        | General-purpose I/O                                                                 | E13                                    |
| GPIO_4      | Ю        | General-purpose I/O                                                                 | H14                                    |
| GPIO_5      | Ю        | General-purpose I/O                                                                 | F14                                    |
| GPIO_6      | Ю        | General-purpose I/O                                                                 | P11                                    |
| GPIO_7      | Ю        | General-purpose I/O                                                                 | R12                                    |
| GPIO_8      | Ю        | General-purpose I/O                                                                 | R13                                    |
| GPIO_9      | Ю        | General-purpose I/O                                                                 | N12                                    |
| GPIO_10     | Ю        | General-purpose I/O                                                                 | R14                                    |
| GPIO_11     | Ю        | General-purpose I/O                                                                 | P12                                    |
| GPIO_12     | Ю        | General-purpose I/O                                                                 | P13                                    |
| GPIO_13     | Ю        | General-purpose I/O                                                                 | H13                                    |
| GPIO_14     | Ю        | General-purpose I/O                                                                 | N5                                     |
| GPIO_15     | Ю        | General-purpose I/O                                                                 | N4                                     |
| GPIO_16     | Ю        | General-purpose I/O                                                                 | J13                                    |
| GPIO_17     | Ю        | General-purpose I/O                                                                 | P10                                    |
| GPIO_18     | Ю        | General-purpose I/O                                                                 | N10                                    |
| GPIO_19     | Ю        | General-purpose I/O                                                                 | D13                                    |
| GPIO_20     | Ю        | General-purpose I/O                                                                 | E14                                    |

## Table 4-4. Signal Descriptions - Digital (continued)

| CICNIAL NAME    | Table 4-4. Signal Descriptions - Digital (continued) |                                                                                                                                                                                               |                                    |  |  |  |  |
|-----------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|--|--|--|
| SIGNAL NAME     | PIN TYPE                                             | DESCRIPTION                                                                                                                                                                                   | BALL NO.                           |  |  |  |  |
| GPIO_21         | IO                                                   | General-purpose I/O                                                                                                                                                                           | F13                                |  |  |  |  |
| GPIO_22         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | G14                                |  |  |  |  |
| GPIO_23         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | R11                                |  |  |  |  |
| GPIO_24         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | N13                                |  |  |  |  |
| GPIO_25         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | N8                                 |  |  |  |  |
| GPIO_26         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | K13                                |  |  |  |  |
| GPIO_27         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | P9                                 |  |  |  |  |
| GPIO_28         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | P4                                 |  |  |  |  |
| GPIO_29         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | G13                                |  |  |  |  |
| GPIO_30         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | C13                                |  |  |  |  |
| GPIO_31         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | R4                                 |  |  |  |  |
| GPIO_32         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | P5                                 |  |  |  |  |
| GPIO_33         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | R5                                 |  |  |  |  |
| GPIO_34         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | P6                                 |  |  |  |  |
| GPIO_35         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | R7                                 |  |  |  |  |
| GPIO_36         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | P7                                 |  |  |  |  |
| GPIO_37         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | R8                                 |  |  |  |  |
| GPIO 38         | Ю                                                    | General-purpose I/O                                                                                                                                                                           | P8                                 |  |  |  |  |
| GPIO 47         | 10                                                   | General-purpose I/O                                                                                                                                                                           | N15                                |  |  |  |  |
| I2C_SCL         | 10                                                   | I2C Clock                                                                                                                                                                                     | G14, N4                            |  |  |  |  |
| I2C_SDA         | 10                                                   | I2C Data                                                                                                                                                                                      | F13, N5                            |  |  |  |  |
| LVDS_TXP[0]     | 0                                                    | 120 Butu                                                                                                                                                                                      | J14                                |  |  |  |  |
| LVDS_TXM[0]     | 0                                                    | Differential data Out – Lane 0                                                                                                                                                                | J15                                |  |  |  |  |
| LVDS_TXP[1]     | 0                                                    |                                                                                                                                                                                               | K14                                |  |  |  |  |
| LVDS_TXM[1]     | 0                                                    | Differential data Out – Lane 1                                                                                                                                                                | K15                                |  |  |  |  |
| LVDS_CLKP       | 0                                                    |                                                                                                                                                                                               | L14                                |  |  |  |  |
| LVDS_CLKM       | 0                                                    | Differential clock Out                                                                                                                                                                        | L15                                |  |  |  |  |
| LVDS_FRCLKP     | 0                                                    |                                                                                                                                                                                               | M14                                |  |  |  |  |
| _               |                                                      | Differential Frame Clock                                                                                                                                                                      |                                    |  |  |  |  |
| LVDS_FRCLKM     | 0                                                    | Due was marchine along the six on a set to a set on all MCII and the successor                                                                                                                | M15                                |  |  |  |  |
| MCU_CLKOUT      | 0                                                    | Programmable clock given out to external MCU or the processor                                                                                                                                 | N8                                 |  |  |  |  |
| MSS_UARTA_RX    | 1                                                    | Master Subsystem - UART A Receive                                                                                                                                                             | F14, N4, R11                       |  |  |  |  |
| MSS_UARTA_TX    | 0                                                    | Master Subsystem - UART A Transmit                                                                                                                                                            | H14, N13, N5, R4                   |  |  |  |  |
| MSS_UARTB_RX    | Ю                                                    | Master Subsystem - UART B Receive                                                                                                                                                             | N4, P4                             |  |  |  |  |
| MSS_UARTB_TX    | 0                                                    | Master Subsystem - UART B Transmit                                                                                                                                                            | F14, H14, K13, N13, N5,<br>P10, P7 |  |  |  |  |
| NDMM_EN         | I                                                    | Debug Interface (Hardware In Loop) Enable - Active Low Signal                                                                                                                                 | N13, N5                            |  |  |  |  |
| NERROR_IN       | I                                                    | Failsafe input to the device. Nerror output from any other device can be concentrated in the error signaling monitor module inside the device and appropriate action can be taken by Firmware | N7                                 |  |  |  |  |
| NERROR_OUT      | 0                                                    | Open drain fail safe output signal. Connected to PMIC/Processor/MCU to indicate that some severe criticality fault has happened. Recovery would be through reset.                             | N6                                 |  |  |  |  |
| PMIC_CLKOUT     | 0                                                    | Output Clock from IWR6843 device for PMIC                                                                                                                                                     | H13, K13, P9                       |  |  |  |  |
| QSPI[0]         | Ю                                                    | QSPI Data Line #0 (Used with Serial Data Flash)                                                                                                                                               | R13                                |  |  |  |  |
| QSPI[1]         | I                                                    | QSPI Data Line #1 (Used with Serial Data Flash)                                                                                                                                               | N12                                |  |  |  |  |
| QSPI[2]         | ı                                                    | QSPI Data Line #2 (Used with Serial Data Flash)                                                                                                                                               | R14                                |  |  |  |  |
| QSPI[3]         | i                                                    | QSPI Data Line #3 (Used with Serial Data Flash)                                                                                                                                               | P12                                |  |  |  |  |
| QSPI_CLK        | 0                                                    | QSPI Clock (Used with Serial Data Flash)                                                                                                                                                      | R12                                |  |  |  |  |
| QSPI_CLK_EXT    | ı                                                    | QSPI Clock (Used with Serial Data Flash)                                                                                                                                                      | H14                                |  |  |  |  |
| GOI I_OLIV_L/VI | '                                                    | GOT T STOOK (COOC WILLT COLIGI Data Flash)                                                                                                                                                    | 1117                               |  |  |  |  |



#### Table 4-4. Signal Descriptions - Digital (continued)

| SIGNAL NAME   | PIN TYPE | DESCRIPTION                                                                                                                                            | BALL NO.          |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| QSPI_CS_N     | 0        | QSPI Chip Select (Used with Serial Data Flash)                                                                                                         | P11               |
| RS232_RX      | ı        | Debug UART (Operates as Bus Master) - Receive Signal                                                                                                   | N4                |
| RS232_TX      | 0        | Debug UART (Operates as Bus Master) - Transmit Signal                                                                                                  | N5                |
| SOP[0]        | 1        | Sense On Power - Line#0                                                                                                                                | N13               |
| SOP[1]        | ı        | Sense On Power - Line#1                                                                                                                                | G13               |
| SOP[2]        | ı        | Sense On Power - Line#2                                                                                                                                | P9                |
| SPIA_CLK      | IO       | SPI Channel A - Clock                                                                                                                                  | E13               |
| SPIA_CS_N     | IO       | SPI Channel A - Chip Select                                                                                                                            | E15               |
| SPIA_MISO     | IO       | SPI Channel A - Master In Slave Out                                                                                                                    | E14               |
| SPIA_MOSI     | IO       | SPI Channel A - Master Out Slave In                                                                                                                    | D13               |
| SPIB_CLK      | IO       | SPI Channel B - Clock                                                                                                                                  | F14, R12          |
| SPIB_CS_N     | IO       | SPI Channel B Chip Select (Instance ID 0)                                                                                                              | H14, P11          |
| SPIB_CS_N_1   | Ю        | SPI Channel B Chip Select (Instance ID 1)                                                                                                              | G13, J13, P13     |
| SPIB_CS_N_2   | Ю        | SPI Channel B Chip Select (Instance ID 2)                                                                                                              | G13, J13, N12     |
| SPIB_MISO     | IO       | SPI Channel B - Master In Slave Out                                                                                                                    | G14, R13          |
| SPIB_MOSI     | IO       | SPI Channel B - Master Out Slave In                                                                                                                    | F13, N12          |
| SPI_HOST_INTR | 0        | Out of Band Interrupt to an external host communicating over SPI                                                                                       | P13               |
| SYNC_IN       | I        | Low frequency Synchronization signal input                                                                                                             | P4                |
| SYNC_OUT      | 0        | Low Frequency Synchronization Signal output                                                                                                            | G13, J13, K13, P4 |
| TCK           | I        | JTAG Test Clock                                                                                                                                        | P10               |
| TDI           | 1        | JTAG Test Data Input                                                                                                                                   | R11               |
| TDO           | 0        | JTAG Test Data Output                                                                                                                                  | N13               |
| TMS           | I        | JTAG Test Mode Signal                                                                                                                                  | N10               |
| TRACE_CLK     | 0        | Debug Trace Output - Clock                                                                                                                             | N15               |
| TRACE_CTL     | 0        | Debug Trace Output - Control                                                                                                                           | N14               |
| TRACE_DATA_0  | 0        | Debug Trace Output - Data Line                                                                                                                         | R4                |
| TRACE_DATA_1  | 0        | Debug Trace Output - Data Line                                                                                                                         | P5                |
| TRACE_DATA_2  | 0        | Debug Trace Output - Data Line                                                                                                                         | R5                |
| TRACE_DATA_3  | 0        | Debug Trace Output - Data Line                                                                                                                         | P6                |
| TRACE_DATA_4  | 0        | Debug Trace Output - Data Line                                                                                                                         | R7                |
| TRACE_DATA_5  | 0        | Debug Trace Output - Data Line                                                                                                                         | P7                |
| TRACE_DATA_6  | 0        | Debug Trace Output - Data Line                                                                                                                         | R8                |
| TRACE_DATA_7  | 0        | Debug Trace Output - Data Line                                                                                                                         | P8                |
| FRAME_START   | 0        | Pulse signal indicating the start of each frame                                                                                                        | N8, K13, P9       |
| CHIRP_START   | 0        | Pulse signal indicating the start of each chirp                                                                                                        | N8, K13, P9       |
| CHIRP_END     | 0        | Pulse signal indicating the end of each chirp                                                                                                          | N8, K13, P9       |
| ADC_VALID     | 0        | When high, indicating valid ADC samples                                                                                                                | P13, H13          |
| WARM_RESET    | Ю        | Open drain fail safe warm reset signal. Can be driven from PMIC for diagnostic or can be used as status signal that the device is going through reset. | N9                |

#### Table 4-5. Signal Descriptions - Analog

|              |             | _           |                               |          |
|--------------|-------------|-------------|-------------------------------|----------|
| INTERFACE    | SIGNAL NAME | PIN<br>TYPE | DESCRIPTION                   | BALL NO. |
|              | TX1         | 0           | Single ended transmitter1 o/p | B4       |
| Transmitters | TX2         | 0           | Single ended transmitter2 o/p | B6       |
|              | TX3         | 0           | Single ended transmitter3 o/p | B8       |

Table 4-5. Signal Descriptions - Analog (continued)

| INTERFACE                       | SIGNAL NAME           | PIN<br>TYPE | DESCRIPTION                                                                                                           | BALL NO.                                                                                                                                                                                              |
|---------------------------------|-----------------------|-------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                 | RX1                   | I           | Single ended receiver1 i/p                                                                                            | M2                                                                                                                                                                                                    |
| Danakana                        | RX2                   | 1           | Single ended receiver2 i/p                                                                                            | K2                                                                                                                                                                                                    |
| Receivers                       | RX3                   | 1           | Single ended receiver3 i/p                                                                                            | H2                                                                                                                                                                                                    |
|                                 | RX4                   | I           | Single ended receiver4 i/p                                                                                            | F2                                                                                                                                                                                                    |
| Reset                           | NRESET                | I           | Power on reset for chip. Active low                                                                                   | R3                                                                                                                                                                                                    |
| Reference                       | CLKP                  | I           | In XTAL mode: Differential port for reference crystal In External clock mode: Single ended input reference clock port | B15                                                                                                                                                                                                   |
| Oscillator                      | CLKM                  | I           | In XTAL mode: Differential port for reference crystal In External clock mode: Connect this port to ground             | C15                                                                                                                                                                                                   |
| Reference clock                 | OSC_CLKOUT            | 0           | Reference clock output from clocking subsystem after cleanup PLL (1.4V output voltage swing).                         | A14                                                                                                                                                                                                   |
| Bandgap voltage                 | VBGAP                 | 0           | Device's Band Gap Reference Output                                                                                    | B10                                                                                                                                                                                                   |
|                                 | VDDIN                 | Power       | 1.2V digital power supply                                                                                             | H15, N11, P15, R6                                                                                                                                                                                     |
|                                 | VIN_SRAM              | Power       | 1.2V power rail for internal SRAM                                                                                     | G15                                                                                                                                                                                                   |
|                                 | VNWA                  | Power       | 1.2V power rail for SRAM array back bias                                                                              | P14                                                                                                                                                                                                   |
| Power supply                    | VIOIN                 | Power       | I/O Supply (3.3V or 1.8V): All CMOS I/Os would operate on this supply                                                 | R10, F15                                                                                                                                                                                              |
| 11,7                            | VIOIN_18              | Power       | 1.8V supply for CMOS IO                                                                                               | R9                                                                                                                                                                                                    |
|                                 | VIN_18CLK             | Power       | 1.8V supply for clock module                                                                                          | B11                                                                                                                                                                                                   |
|                                 | VIOIN_18DIFF          | Power       | 1.8V supply for LVDS port                                                                                             | D15                                                                                                                                                                                                   |
|                                 | VPP                   | Power       | Voltage supply for fuse chain                                                                                         | L13                                                                                                                                                                                                   |
|                                 | VIN_13RF1             | Power       | 1.3V Analog and RF supply,VIN_13RF1 and VIN_13RF2 could be shorted on the board                                       | G5, H5, J5                                                                                                                                                                                            |
| <del> </del>                    | VIN_13RF2             | Power       | 1.3V Analog and RF supply                                                                                             | C2,D2                                                                                                                                                                                                 |
|                                 | VIN_18BB              | Power       | 1.8V Analog base band power supply                                                                                    | K5, F5                                                                                                                                                                                                |
|                                 | VIN_18VCO             | Power       | 1.8V RF VCO supply                                                                                                    | B12                                                                                                                                                                                                   |
| Power supply                    | VSS                   | Ground      | Digital ground                                                                                                        | L5, L6, L8, L10,<br>K7, K8, K9, K10,<br>K11, J6, J7, J8,<br>J10, H7, H9, H11,<br>G6, G7, G8, G10,<br>F9, F11, E5, E6,<br>E8, E10, E11, R15                                                            |
|                                 | VSSA                  | Ground      | Analog ground                                                                                                         | A1, A3, A5, A7, A9,<br>A13, A15, B1, B3,<br>B5, B7, B9, B14,<br>C1, C3, C4, C5,<br>C6, C7, C8, C9,<br>C14, E1, E2, E3,<br>F3, G1, G2, G3,<br>H3, J1, J2, J3, K3,<br>L1, L2, L3, M3, N1,<br>N2, N3, R1 |
| Latera al II DC                 | VOUT_14APLL           | 0           | Internal LDO output                                                                                                   | A10                                                                                                                                                                                                   |
| Internal LDO output/inputs      | VOUT_14SYNTH          | 0           | Internal LDO output                                                                                                   | B13                                                                                                                                                                                                   |
|                                 | VOUT_PA               | Ю           | Internal LDO output                                                                                                   | A2, B2                                                                                                                                                                                                |
| Test and Debug                  | Analog Test1 / GPADC1 | Ю           | Analog IO dedicated for ADC service                                                                                   | P1                                                                                                                                                                                                    |
| output for pre-                 | Analog Test2 / GPADC2 | Ю           | Analog IO dedicated for ADC service                                                                                   | P2                                                                                                                                                                                                    |
| production phase.               | Analog Test3 / GPADC3 | Ю           | Analog IO dedicated for ADC service                                                                                   | P3                                                                                                                                                                                                    |
| Can be pinned out on production | Analog Test4 / GPADC4 | Ю           | Analog IO dedicated for ADC service                                                                                   | R2                                                                                                                                                                                                    |
| hardware for field              | ANAMUX / GPADC5       | Ю           | Analog IO dedicated for ADC service                                                                                   | C13                                                                                                                                                                                                   |
| debug                           | VSENSE / GPADC6       | Ю           | Analog IO dedicated for ADC service                                                                                   | D14                                                                                                                                                                                                   |



#### 5 Specifications

## 5.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

|                                                                                  | PARAMETERS                                                                                                                                                                                | MIN   | MAX                             | UNIT |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------|------|
| VDDIN                                                                            | 1.2 V digital power supply                                                                                                                                                                | -0.5  | 1.4                             | V    |
| VIN_SRAM                                                                         | 1.2 V power rail for internal SRAM                                                                                                                                                        | -0.5  | 1.4                             | V    |
| VNWA                                                                             | 1.2 V power rail for SRAM array back bias                                                                                                                                                 | -0.5  | 1.4                             | V    |
| VIOIN                                                                            | I/O supply (3.3 V or 1.8 V): All CMOS I/Os would operate on this supply.                                                                                                                  | -0.5  | 3.8                             | V    |
| VIOIN_18                                                                         | 1.8 V supply for CMOS IO                                                                                                                                                                  | -0.5  | 2                               | V    |
| VIN_18CLK                                                                        | 1.8 V supply for clock module -0.5                                                                                                                                                        |       | 2                               | V    |
| VIOIN_18DIFF                                                                     | 1.8 V supply for LVDS port                                                                                                                                                                | -0.5  | 2                               | V    |
| VIN_13RF1                                                                        | 1.3 V Analog and RF supply, VIN_13RF1 and VIN_13RF2 could                                                                                                                                 | 0.5   | 4.45                            | \/   |
| VIN_13RF2                                                                        | be shorted on the board.                                                                                                                                                                  | -0.5  | 1.45                            | V    |
| VIN_13RF1<br>(1-V Internal LDO<br>bypass mode)<br>VIN_13RF2<br>(1-V Internal LDO | Device supports mode where external Power Management block can supply 1 V on VIN_13RF1 and VIN_13RF2 rails. In this configuration, the internal LDO of the device would be kept bypassed. | -0.5  | 1.4                             | V    |
| bypass mode)                                                                     | 21                                                                                                                                                                                        |       |                                 |      |
| VIN_18BB                                                                         | 1.8-V Analog baseband power supply                                                                                                                                                        | -0.5  | 2                               | V    |
| VIN_18VCO supply                                                                 | 1.8-V RF VCO supply                                                                                                                                                                       | -0.5  | 2                               | V    |
| Input and output                                                                 | Dual-voltage LVCMOS inputs, 3.3 V or 1.8 V (Steady State)                                                                                                                                 | -0.3V | VIOIN + 0.3                     |      |
| voltage range                                                                    | Dual-voltage LVCMOS inputs, operated at 3.3 V/1.8 V (Transient Overshoot/Undershoot) or external oscillator input                                                                         |       | IN + 20% up to of signal period | V    |
| CLKP, CLKM                                                                       | Input ports for reference crystal                                                                                                                                                         | -0.5  | 2                               | V    |
| Clamp current                                                                    | Input or Output Voltages 0.3 V above or below their respective power rails. Limit clamp current that flows through the internal diode protection cells of the I/O.                        | -20   | 20                              | mA   |
| TJ                                                                               | Operating junction temperature range                                                                                                                                                      | -40   | 105                             | °C   |
| T <sub>STG</sub>                                                                 | Storage temperature range after soldered onto PC board                                                                                                                                    | -55   | 150                             | °С   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 5.2 ESD Ratings

|                    |                         |                                                        | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------|-------|------|
| V                  | Clastrostatia diasharas | Human-body model (HBM) <sup>(1)</sup>                  | ±1000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 | ±250  | V    |

<sup>(1)</sup> ANSI/ESDA/JEDEC JS0991 specification.

## 5.3 Power-On Hours (POH)<sup>(1)</sup>

| JUNCTION TEMPERATURE (T <sub>j</sub> ) | OPERATING CONDITION | NOMINAL CVDD VOLTAGE (V) | POWER-ON HOURS [POH] (HOURS) |
|----------------------------------------|---------------------|--------------------------|------------------------------|
| 105ºC T <sub>j</sub>                   | TBD                 | 1.2                      | 100,000                      |

<sup>(1)</sup> This information is provided solely for your convenience and does not extend or modify the warranty provided under TI's standard terms and conditions for TI semiconductor products.

<sup>(2)</sup> All voltage values are with respect to V<sub>SS</sub>, unless otherwise noted.



## 5.4 Recommended Operating Conditions

|                                                |                                                                                                                | MIN         | NOM | MAX       | UNIT |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------|-----|-----------|------|
| VDDIN                                          | 1.2 V digital power supply                                                                                     | 1.14        | 1.2 | 1.32      | V    |
| VIN_SRAM                                       | 1.2 V power rail for internal SRAM                                                                             | 1.14        | 1.2 | 1.32      | V    |
| VNWA                                           | 1.2 V power rail for SRAM array back bias                                                                      | 1.14        | 1.2 | 1.32      | V    |
| VIOIN                                          | I/O supply (3.3 V or 1.8 V):                                                                                   | 3.15        | 3.3 | 3.45      | V    |
| VIOIN                                          | All CMOS I/Os would operate on this supply.                                                                    | 1.71        | 1.8 | 1.89      | V    |
| VIOIN_18                                       | 1.8 V supply for CMOS IO                                                                                       | 1.71        | 1.8 | 1.9       | V    |
| VIN_18CLK                                      | 1.8 V supply for clock module                                                                                  | 1.71        | 1.8 | 1.9       | V    |
| VIOIN_18DIFF                                   | 1.8 V supply for LVDS port                                                                                     | 1.71        | 1.8 | 1.9       | V    |
| VIN_13RF1                                      | 1.3 V Analog and RF supply. VIN_13RF1 and VIN_13RF2                                                            | 1.23        | 1.3 | 1.36      | V    |
| VIN_13RF2                                      | could be shorted on the board                                                                                  | 1.23        | 1.3 | 1.30      | V    |
| VIN_13RF1<br>(1-V Internal LDO<br>bypass mode) | Device supports mode where external Power Management block can supply 1 V on VIN_13RF1 and VIN_13RF2 rails. In | 0.95        | 1   | 1.05      | V    |
| VIN_13RF2<br>(1-V Internal LDO<br>bypass mode) | Device supports mode where external Power Management                                                           | 0.90        | ,   | 1.05      | V    |
| VIN18BB                                        | 1.8-V Analog baseband power supply                                                                             | 1.71        | 1.8 | 1.9       | V    |
| VIN_18VCO                                      | 1.8V RF VCO supply                                                                                             | 1.71        | 1.8 | 1.9       | V    |
| \/                                             | Voltage Input High (1.8 V mode)                                                                                | 1.17        |     |           | V    |
| $V_{IH}$                                       | Voltage Input High (3.3 V mode)                                                                                | 2.25        |     |           | V    |
| .,                                             | Voltage Input Low (1.8 V mode)                                                                                 |             |     | 0.3*VIOIN | V    |
| $V_{IL}$                                       | Voltage Input Low (3.3 V mode)                                                                                 |             |     | 0.62      | V    |
| V <sub>OH</sub>                                | High-level output threshold (I <sub>OH</sub> = 6 mA)                                                           | VIOIN – 450 |     |           | mV   |
| V <sub>OL</sub>                                | Low-level output threshold (I <sub>OL</sub> = 6 mA)                                                            |             |     | 450       | mV   |
|                                                | V <sub>IL</sub> (1.8V Mode)                                                                                    |             |     | 0.2       |      |
| NRESET                                         | V <sub>IH</sub> (1.8V Mode)                                                                                    | 0.96        |     |           | V    |
| SOP[2:0]                                       | V <sub>IL</sub> (3.3V Mode)                                                                                    |             |     | 0.3       | V    |
|                                                | V <sub>IH</sub> (3.3V Mode)                                                                                    | 1.57        |     |           |      |

## 5.5 Power Supply Specifications

Table 5-1 describes the four rails from an external power supply block of the IWR6843 device.

**Table 5-1. Power Supply Rails Characteristics** 

| SUPPLY                                     | DEVICE BLOCKS POWERED FROM THE SUPPLY                                         | RELEVANT IOS IN THE DEVICE                                                                               |
|--------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| 1.8 V                                      | Synthesizer and APLL VCOs, crystal oscillator, IF Amplifier stages, ADC, LVDS | Input: VIN_18VCO, VIN18CLK, VIN_18BB,<br>VIOIN_18DIFF, VIOIN_18<br>LDO Output: VOUT_14SYNTH, VOUT_14APLL |
| 1.3 V (or 1 V in internal LDO bypass mode) | Power Amplifier, Low Noise Amplifier, Mixers and LO Distribution              | Input: VIN_13RF2, VIN_13RF1<br>LDO Output: VOUT_PA                                                       |
| 3.3 V (or 1.8 V for 1.8 V I/O mode)        | Digital I/Os                                                                  | Input VIOIN                                                                                              |
| 1.2 V                                      | Core Digital and SRAMs                                                        | Input: VDDIN, VIN_SRAM                                                                                   |



### 5.6 Power Consumption Summary

Table 5-2 and Table 5-3 summarize the power consumption at the power terminals.

**Table 5-2. Maximum Current Ratings at Power Terminals** 

| PARAMETER           | SUPPLY NAME                                                  | DESCRIPTION                                          | MIN | TYP | MAX  | UNIT |
|---------------------|--------------------------------------------------------------|------------------------------------------------------|-----|-----|------|------|
|                     | VDDIN, VIN_SRAM, VNWA                                        | Total current drawn by all nodes driven by 1.2V rail |     |     |      |      |
|                     | VIN_13RF1, VIN_13RF2                                         | Total current drawn by all nodes driven by 1.3V rail |     |     | 2000 |      |
| Current consumption | VIOIN_18, VIN_18CLK,<br>VIOIN_18DIFF, VIN_18BB,<br>VIN_18VCO | Total current drawn by all nodes driven by 1.8V rail |     |     | 850  | mA   |
|                     | VIOIN                                                        | Total current drawn by all nodes driven by 3.3V rail |     |     | 50   |      |

Table 5-3. Average Power Consumption at Power Terminals

| PARAMETER     |                              | CONDITION         | l                       | DESCRIPTION                                                                                                                                  | MIN TYP | MAX           | UNIT |  |  |  |
|---------------|------------------------------|-------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------|------|--|--|--|
|               |                              |                   | 1TX, 4RX                | Use Case: Low power mode,                                                                                                                    | TBD     |               |      |  |  |  |
|               | 1.0-V internal<br>LDO bypass | 25% Duty<br>Cycle | 2TX, 4RX <sup>(1)</sup> | 3.2 MSps complex transceiver,<br>25-ms frame time, 128 chirps,<br>128 samples/chirp, 8-µs<br>interchirp time (25% duty<br>cycle), DSP active | TBD     | TBD           |      |  |  |  |
|               | mode                         |                   | 1TX, 4RX                | Use Case: Low power mode,                                                                                                                    | TBD     | TBD           |      |  |  |  |
| Average power |                              | 50% Duty<br>Cycle | 2TX, 4RX <sup>(1)</sup> | 3.2 MSps complex transceiver,<br>25-ms frame time, 256 chirps,<br>128 samples/chirp, 8-µs<br>interchirp time (50% duty<br>cycle), DSP active | TBD     | TBD           |      |  |  |  |
| consumption   |                              |                   | 1TX, 4RX                | Use Case: Low power mode,                                                                                                                    |         |               |      |  |  |  |
|               | 1.3-V internal               | 25% Duty<br>Cycle | 2TX, 4RX <sup>(1)</sup> | 3.2 MSps complex transceiver,<br>25-ms frame time, 128 chirps,<br>128 samples/chirp, 8-µs<br>interchirp time (25% duty<br>cycle), DSP active | TBD     |               |      |  |  |  |
|               | LDO enabled mode             |                   | 1TX, 4RX                | Use Case: Low power mode,                                                                                                                    | TBD     | TBD  TBD  TBD |      |  |  |  |
|               |                              | 50% Duty<br>Cycle | 2TX, 4RX <sup>(1)</sup> | 3.2 MSps complex transceiver,<br>25-ms frame time, 256 chirps,<br>128 samples/chirp, 8-µs<br>interchirp time (50% duty<br>cycle), DSP active | TBD     |               |      |  |  |  |

<sup>(1)</sup> Two TX antennas are on simultaneously.



#### 5.7 RF Specification

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                      |                                                                                                                                                                                     | MIN | TYP | MAX                                                    | UNIT   |
|--------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------------------------------------|--------|
|                    | Noise figure                   | 60 to 64 GHz                                                                                                                                                                        |     | 14  |                                                        | dB     |
|                    | IF bandwidth <sup>(1)</sup>    | bise figure 60 to 64 GHz 14  bandwidth (1) 2D sampling rate (real) 2D sampling rate (complex 1x) 2D resolution 12  le Channel Spurs -90  utput power 10  equency range 60  amp rate | 10  | MHz |                                                        |        |
| D                  | A2D sampling rate (real)       |                                                                                                                                                                                     |     |     |                                                        | Msps   |
| Receiver           | A2D sampling rate (complex 1x) |                                                                                                                                                                                     |     |     | 12.5                                                   | Msps   |
|                    | A2D resolution                 |                                                                                                                                                                                     |     | 12  | 14<br>10<br>25<br>12.5<br>12<br>-90<br>10<br>64<br>250 | Bits   |
|                    | Idle Channel Spurs             |                                                                                                                                                                                     |     | -90 |                                                        | dBFS   |
| Transmitter        | Output power                   |                                                                                                                                                                                     |     | 10  |                                                        | dBm    |
|                    | Frequency range                |                                                                                                                                                                                     | 60  |     | 10<br>25<br>12.5                                       | GHz    |
| Clock<br>subsystem | Ramp rate                      |                                                                                                                                                                                     |     |     | 250                                                    | MHz/µs |
| Jubbystein         | Phase noise at 1-MHz offset    | 60 to 64 GHz                                                                                                                                                                        |     | -92 | 25<br>12.5<br>64<br>250                                | dBc/Hz |

<sup>(1)</sup> The analog IF stages include high-pass filtering, with two independently configurable first-order high-pass corner frequencies. The set of available HPF corners is summarized as follows:

Available HPF Corner Frequencies (kHz)

IPF1 HPF2

175, 235, 350, 700 350, 700, 1400, 2800

The filtering performed by the digital baseband chain is targeted to provide:

- Less than ±0.5 dB pass-band ripple/droop, and
- · Better than 60 dB anti-aliasing attenuation for any frequency that can alias back into the pass-band.

#### 5.8 CPU Specifications

over recommended operating conditions (unless otherwise noted)

|                         | PARAMETER                            | MIN | TYP | MAX | UNIT |
|-------------------------|--------------------------------------|-----|-----|-----|------|
| DSP                     | Clock Speed                          |     | 600 |     | MHz  |
| Subsystem               | L1 Code Memory                       |     | 32  |     | KB   |
| (C674                   | L1 Data Memory                       |     | 32  |     | KB   |
| Family)                 | L2 Memory                            |     | 256 |     | KB   |
| Master                  | Clock Speed                          |     | 200 |     | MHz  |
| Controller<br>Subsystem | Tightly Coupled Memory - A (Program) |     | 512 |     | KB   |
| (R4F Family)            | Tightly Coupled Memory - B (Data)    |     | 192 |     | KB   |
| Shared<br>Memory        | Shared L3 Memory                     |     | 768 |     | KB   |



#### 5.9 Thermal Resistance Characteristics for FCBGA Package [ABL0161]

| THERMAL I         | °C/W <sup>(2)</sup> (3) |                    |
|-------------------|-------------------------|--------------------|
| $R\Theta_{JC}$    | Junction-to-case        | 4.92               |
| R⊕ <sub>JB</sub>  | Junction-to-board       | 6.57               |
| RΘ <sub>JA</sub>  | Junction-to-free air    | 22.3               |
| $R\Theta_{JMA}$   | Junction-to-moving air  | N/A <sup>(4)</sup> |
| Psi <sub>JT</sub> | Junction-to-package top | 4.92               |
| Psi <sub>JB</sub> | Junction-to-board       | 6.4                |

- (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
- (2) °C/W = degrees Celsius per watt.
- 3) These values are based on a JEDEC-defined 2S2P system (with the exception of the Theta JC [RΘ<sub>JC</sub>] value, which is based on a JEDEC-defined 1S0P system) and will change based on environment as well as application. For more information, see these EIA/JEDEC standards:
  - JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air)
  - JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages
  - JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages
  - JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements
  - A junction temperature of 105°C is assumed.
- (4) N/A = not applicable



#### 5.10 Timing and Switching Characteristics

#### 5.10.1 Power Supply Sequencing and Reset Timing

The IWR6843 device expects all external voltage rails to be stable before reset is deasserted. Figure 5-1 describes the device wake-up sequence.



(1) MCU\_CLK\_OUT in autonomous mode, where IWR6843 application is booted from the serial flash, MCU\_CLK\_OUT is not enabled by default by the device bootloader.

Figure 5-1. Device Wake-up Sequence



#### 5.10.2 Input Clocks and Oscillators

#### 5.10.2.1 Clock Specifications

The IWR6843 requires external clock source (that is, a 40-MHz crystal or external oscillator to CLKP) for initial boot and as a reference for an internal APLL hosted in the device. An external crystal is connected to the device pins. Figure 5-2 shows the crystal implementation.



Figure 5-2. Crystal Implementation

#### **NOTE**

The load capacitors,  $C_{f1}$  and  $C_{f2}$  in Figure 5-2, should be chosen such that Equation 1 is satisfied.  $C_L$  in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit should be placed as close as possible to the associated oscillator CLKP and CLKM pins.

$$C_{L} = C_{f1} \times \frac{C_{f2}}{C_{f1} + C_{f2}} + C_{P}$$
(1)

Table 5-4 lists the electrical characteristics of the clock crystal.

Table 5-4. Crystal Electrical Characteristics (Oscillator Mode)

| NAME                | DESCRIPTION                             | MIN | TYP | MAX | UNIT |
|---------------------|-----------------------------------------|-----|-----|-----|------|
| $f_P$               | Parallel resonance crystal frequency    |     | 40  |     | MHz  |
| $C_L$               | Crystal load capacitance                | 5   | 8   | 12  | pF   |
| ESR                 | Crystal ESR                             |     |     | 50  | Ω    |
| Temperature range   | Expected temperature range of operation | -40 |     | 105 | ∘C   |
| Frequency tolerance | Crystal frequency tolerance (1)(2)(3)   | -50 |     | 50  | ppm  |
| Drive level         |                                         |     | 50  | 200 | μW   |

- (1) The crystal manufacturer's specification must satisfy this requirement.
- (2) Includes initial tolerance of the crystal, drift over temperature, aging and frequency pulling due to incorrect load capacitance.
- (3) Crystal tolerance affects radar sensor accuracy.



In the case where an external clock is used as the clock resource, the signal is fed to the CLKP pin only; CLKM is grounded. The phase noise requirement is very important when a 40-MHz clock is fed externally. Table 5-5 lists the electrical characteristics of the external clock signal.

**Table 5-5. External Clock Mode Specifications** 

| PARAMETER                                               |                        |      | SPECIFICATION |      |         |  |
|---------------------------------------------------------|------------------------|------|---------------|------|---------|--|
| PARAM                                                   | EIER                   | MIN  | TYP           | MAX  | UNIT    |  |
|                                                         | Frequency              |      | 40            |      | MHz     |  |
|                                                         | AC-Amplitude           | 700  |               | 1200 | mV (pp) |  |
|                                                         | DC-V <sub>il</sub>     | 0.00 |               | 0.20 | V       |  |
|                                                         | DC-V <sub>ih</sub>     | 1.6  |               | 1.95 | V       |  |
| Input Clock:                                            | Phase Noise at 1 kHz   |      |               | -132 | dBc/Hz  |  |
| External AC-coupled sine wave or DC-coupled square wave | Phase Noise at 10 kHz  |      |               | -143 | dBc/Hz  |  |
| Phase Noise referred to 40 MHz                          | Phase Noise at 100 kHz |      |               | -152 | dBc/Hz  |  |
|                                                         | Phase Noise at 1 MHz   |      |               | -153 | dBc/Hz  |  |
|                                                         | Duty Cycle             | 35   |               | 65   | %       |  |
|                                                         | Freq Tolerance         | -50  |               | 50   | ppm     |  |
|                                                         | Freq Tolerance         | -50  |               | 50   | ppm     |  |



#### 5.10.3 Multibuffered / Standard Serial Peripheral Interface (MibSPI)

#### 5.10.3.1 Peripheral Description

The MibSPI/SPI is a high-speed synchronous serial input/output port that allows a serial bit stream of programmed length (2 to 16 bits) to be shifted into and out of the device at a programmed bit-transfer rate. The MibSPI/SPI is normally used for communication between the microcontroller and external peripherals or another microcontroller.

Standard and MibSPI modules have the following features:

- 16-bit shift register
- · Receive buffer register
- 8-bit baud clock generator
- SPICLK can be internally-generated (master mode) or received from an external clock source (slave mode)
- Each word transferred can have a unique format.
- SPI I/Os not used in the communication can be used as digital input/output signals

#### 5.10.3.2 MibSPI Transmit and Receive RAM Organization

The Multibuffer RAM is comprised of 256 buffers. Each entry in the Multibuffer RAM consists of 4 parts: a 16-bit transmit field, a 16-bit receive field, a 16-bit control field and a 16-bit status field. The Multibuffer RAM can be partitioned into multiple transfer group with variable number of buffers each.

Table 5-7 and Table 5-8 assume the operating conditions stated in Table 5-6.

**Table 5-6. SPI Timing Conditions** 

|                   |                         | MIN | TYP MAX | UNIT |
|-------------------|-------------------------|-----|---------|------|
| Input Cond        | itions                  |     |         |      |
| $t_R$             | Input rise time         | 1   | 3       | ns   |
| t <sub>F</sub>    | Input fall time         | 1   | 3       | ns   |
| Output Conditions |                         |     |         |      |
| C <sub>LOAD</sub> | Output load capacitance | 2   | 15      | pF   |

# Table 5-7. SPI Master Mode Switching Parameters (CLOCK PHASE = 0, SPICLK = output, SPISIMO = output, and SPISOMI = input) $^{(1)(2)(3)}$

| NO.              |                             | PARAMETER                                                          |                           | MIN                                                  | TYP MAX                                                                                                                                                                                                                                                                                                                                                                                                                                              | UNIT |
|------------------|-----------------------------|--------------------------------------------------------------------|---------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 1                | t <sub>c(SPC)M</sub>        | Cycle time, SPICLK <sup>(4)</sup>                                  |                           | 25                                                   | 256 <sub>tc(VCLK)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                              | ns   |
| 2 <sup>(4)</sup> | t <sub>w(SPCH)M</sub>       | Pulse duration, SPICLK high (clock polarity = 0                    | ))                        | $0.5t_{c(SPC)M} - 4$                                 | $0.5t_{c(SPC)M} + 4$                                                                                                                                                                                                                                                                                                                                                                                                                                 | ns   |
| 2\'              | t <sub>w(SPCL)M</sub>       | Pulse duration, SPICLK low (clock polarity = 1)                    |                           | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | $0.5t_{c(SPC)M} + 4$                                                                                                                                                                                                                                                                                                                                                                                                                                 | 113  |
| 3 <sup>(4)</sup> | $t_{w(SPCL)M}$              | Pulse duration, SPICLK low (clock polarity = 0)                    |                           | $0.5t_{c(SPC)M} - 4$                                 | $0.5t_{c(SPC)M} + 4$                                                                                                                                                                                                                                                                                                                                                                                                                                 | ne   |
| 3.7              | t <sub>w(SPCH)M</sub>       | Pulse duration, SPICLK high (clock polarity = 1                    | )                         | $0.5t_{c(SPC)M} - 4$                                 | $256_{tc(VCLK)}$ $0.5t_{c(SPC)M} + 4$ $0.5t_{c(SPC)M} + 4$ $0.5t_{c(SPC)M} + 4$ $0.5t_{c(SPC)M} + 4$ $(C2TDELAY+2) *$ $t_{c(VCLK)} + 7$ $(C2TDELAY+3) *$ $t_{c(VCLK)} + 7$ $(C2TDELAY+2) *$                                                                                                                                                                                                                                                          | ns   |
| 4(4)             | t <sub>d(SPCH-SIMO)M</sub>  | Delay time, SPISIMO valid before SPICLK low, (clock polarity = 0)  |                           | $0.5t_{c(SPC)M} - 3$                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns   |
| 4                | t <sub>d(SPCL-SIMO)M</sub>  | Delay time, SPISIMO valid before SPICLK high                       | n, (clock polarity = 1)   | $0.5t_{c(SPC)M} - 3$                                 | $256_{tc(VCLK)}$ $0.5t_{c(SPC)M} + 4$ $0.5t_{c(SPC)M} + 7$ $0.5t_{c(VCLK)} + 7$                                                                | 113  |
| 5 <sup>(4)</sup> | t <sub>v(SPCL-SIMO)M</sub>  | Valid time, SPISIMO data valid after SPICLK lo                     | ow, (clock polarity = 0)  | 0.5t <sub>c(SPC)M</sub> - 10.5                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns   |
| <b>3</b> **      | t <sub>v(SPCH-SIMO)M</sub>  | Valid time, SPISIMO data valid after SPICLK h                      | igh, (clock polarity = 1) | $0.5t_{c(SPC)M} - 10.5$                              | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                 | 113  |
|                  |                             | Setup time CS active until SPICLK high                             | CSHOLD = 0                |                                                      | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                 |      |
| 6 <sup>(5)</sup> | t <sub>C2TDELAY</sub>       | (clock polarity = 0)                                               | CSHOLD = 1                | ,                                                    | $(C2TDELAY+3) * t_{c(VCLK)} + 7$                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
| 0.7              |                             | Setup time CS active until SPICLK low                              | CSHOLD = 0                |                                                      | $(C2TDELAY+2) * t_{c(VCLK)} + 7$                                                                                                                                                                                                                                                                                                                                                                                                                     | ns   |
|                  |                             | (clock polarity = 1)                                               | CSHOLD = 1                |                                                      | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                 |      |
| 7 <sup>(5)</sup> |                             | Hold time, SPICLK low until CS inactive (clock                     |                           | (T2CDELAY + 1)                                       | (T2CDELAY + 1) *                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
|                  | t <sub>T2CDELAY</sub>       | Hold time, SPICLK high until CS inactive (clock                    | s polarity = 1)           | (T2CDELAY + 1)                                       | (T2CDELAY + 1) *                                                                                                                                                                                                                                                                                                                                                                                                                                     | ns   |
| 8 <sup>(4)</sup> | t <sub>su(SOMI-SPCL)M</sub> | Setup time, SPISOMI before SPICLK low (clock polarity = 0)         |                           | 5                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |
| O` ′             | t <sub>su(SOMI-SPCH)M</sub> | Setup time, SPISOMI before SPICLK high (clock polarity = 1)        |                           | 5                                                    | $256_{tc(VCLK)}$ $0.5t_{c(SPC)M} + 4$ $0.5t_{c(SPC)M} + 7$ $0.5t_{c(VCLK)} + 7$ $0.5t_{c(VCLK)} + 7$ $0.5t_{c(VCLK)} + 7$ $0.5t_{c(VCLK)} + 7$ $0.5t_{c(SPC)M} + 7$ | ns   |
| 9(4)             | t <sub>h(SPCL-SOMI)M</sub>  | Hold time, SPISOMI data valid after SPICLK lo (clock polarity = 0) | w                         | 3                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 200  |
| 9('')            | t <sub>h(SPCH-SOMI)M</sub>  | Hold time, SPISOMI data valid after SPICLK hi (clock polarity = 1) | gh                        | 3                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns   |

<sup>(1)</sup> The MASTER bit (SPIGCRx.0) is set and the CLOCK PHASE bit (SPIFMTx.16) is cleared (where x= 0 or 1).

(5) C2TDELAY and T2CDELAY is programmed in the SPIDELAY register

34

t<sub>c(MSS\_VCLK)</sub> = master subsystem clock time = 1 / f<sub>(MSS\_VCLK)</sub>. For more details, see the Technical Reference Manual.

When the SPI is in Master mode, the following must be true: For PS values from 1 to 255:  $t_{c(SPC)M} \ge (PS + 1)t_{c(MSS \ VCLK)} \ge 25$ ns, where PS is the prescale value set in the SPIFMTx.[15:8] register bits. For PS values of 0:  $t_{c(SPC)M} = 2t_{c(MSS-VCLK)} \ge 25$ ns.

<sup>(4)</sup> The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPIFMTx.17).





Figure 5-3. SPI Master Mode External Timing (CLOCK PHASE = 0)



Figure 5-4. SPI Master Mode Chip Select Timing (CLOCK PHASE = 0)

# Table 5-8. SPI Master Mode Switching Parameters (CLOCK PHASE = 1, SPICLK = output, SPISIMO = output, and SPISOMI = input) $^{(1)(2)(3)}$

| NO.              |                                                                                                                                | PARAMETER                                                          |                                                              | MIN                                                                      | TYP MAX                                                  | UNIT |
|------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------|------|
| 1                | t <sub>c(SPC)M</sub>                                                                                                           | Cycle time, SPICLK <sup>(4)</sup>                                  |                                                              | 25                                                                       | 256t <sub>c(VCLK)</sub>                                  | ns   |
| 2 <sup>(4)</sup> | t <sub>w(SPCH)M</sub>                                                                                                          | Pulse duration, SPICLK high (clock polarity = 0)                   |                                                              | $0.5t_{c(SPC)M} - 4$                                                     | $0.5t_{c(SPC)M} + 4$                                     | ns   |
| 2.7              | t <sub>w(SPCL)M</sub>                                                                                                          | Pulse duration, SPICLK low (clock polarity = 1)                    | $0.5t_{c(SPC)M} - 4$                                         | $0.5t_{c(SPC)M} + 4$                                                     | 113                                                      |      |
| 3 <sup>(4)</sup> | $t_{w(SPCL)M}$                                                                                                                 | Pulse duration, SPICLK low (clock polarity = 0)                    |                                                              | $0.5t_{c(SPC)M} - 4$                                                     | $0.5t_{c(SPC)M} + 4$                                     | ns   |
| 3.7              | t <sub>w(SPCH)M</sub>                                                                                                          | Pulse duration, SPICLK high (clock polarity = 1)                   |                                                              | $0.5t_{c(SPC)M} - 4$                                                     | $0.5t_{c(SPC)M} + 4$                                     | 115  |
| 4(4)             | $t_{d(SPCH-SIMO)M}$                                                                                                            | Delay time, SPISIMO valid before SPICLK low,                       | (clock polarity = 0)                                         | $0.5t_{c(SPC)M} - 3$                                                     |                                                          | ns   |
| 4                | t <sub>d(SPCL-SIMO)M</sub>                                                                                                     | Delay time, SPISIMO valid before SPICLK high                       | n, (clock polarity = 1)                                      | $0.5t_{c(SPC)M} - 3$                                                     |                                                          | 113  |
| 5(4)             | $t_{v(SPCL\text{-}SIMO)M}$                                                                                                     | Valid time, SPISIMO data valid after SPICLK lo                     | ow, (clock polarity = 0)                                     | $0.5t_{c(SPC)M} - 10.5$                                                  |                                                          | ns   |
| 3.7              | $t_{v(SPCH-SIMO)M}$                                                                                                            | Valid time, SPISIMO data valid after SPICLK h                      | igh, (clock polarity = 1)                                    | $0.5t_{c(SPC)M} - 10.5$                                                  |                                                          | 113  |
|                  | t <sub>C2TDELAY</sub>                                                                                                          | Setup time CS active until SPICLK high (clock polarity = 0)        | CSHOLD = 0                                                   | $0.5^*t_{c(SPC)M} + (C2TDELAY + 2)^*t_{c(VCLK)} - 7$                     | $0.5^*t_{c(SPC)M} + (C2TDELAY+2)^* \\ t_{c(VCLK)} + 7.5$ |      |
| 6 <sup>(5)</sup> |                                                                                                                                |                                                                    | CSHOLD = 1                                                   | 0.5*t <sub>c(SPC)M</sub> +<br>(C2TDELAY +<br>2)*t <sub>c(VCLK)</sub> - 7 | $0.5^*t_{c(SPC)M} + (C2TDELAY+2)^* \\ t_{c(VCLK)} + 7.5$ | ns   |
| 6,47             |                                                                                                                                | Setup time CS active until SPICLK low                              | CSHOLD = 0  CSHOLD = 1                                       | 0.5*t <sub>c(SPC)M</sub> + (C2TDELAY+2)*t <sub>c(VCLK)</sub> - 7         | $0.5^*t_{c(SPC)M} + (C2TDELAY+2)^* \\ t_{c(VCLK)} + 7.5$ | 115  |
|                  |                                                                                                                                | (clock polarity = 1)                                               |                                                              | 0.5*t <sub>c(SPC)M</sub> +<br>(C2TDELAY+3)*t <sub>c(VCLK)</sub> - 7      | $0.5^*t_{c(SPC)M} + (C2TDELAY+3)^* \\ t_{c(VCLK)} + 7.5$ |      |
| 7 <sup>(5)</sup> | <b>t</b>                                                                                                                       | Hold time, SPICLK low until CS inactive (clock                     | Hold time, SPICLK low until CS inactive (clock polarity = 0) |                                                                          | (T2CDELAY + 1)<br>*t <sub>c(VCLK)</sub> + 7              | ns   |
| 7                | T2CDELAY                                                                                                                       | Hold time, SPICLK high until CS inactive (clock polarity = 1)      |                                                              | (T2CDELAY + 1)<br>*t <sub>c(VCLK)</sub> - 7.5                            | $ (T2CDELAY + 1) $ $ *t_{c(VCLK)} + 7 $                  | 115  |
| 8 <sup>(4)</sup> | t <sub>su(SOMI-SPCL)M</sub>                                                                                                    | Setup time, SPISOMI before SPICLK low (clock polarity = 0)         |                                                              |                                                                          |                                                          | ns   |
| 0                | t <sub>su(SOMI-SPCH)M</sub>                                                                                                    | Setup time, SPISOMI before SPICLK high (clock polarity = 1)        |                                                              | 5                                                                        |                                                          | 113  |
| 9(4)             | t <sub>h(SPCL-SOMI)M</sub>                                                                                                     | Hold time, SPISOMI data valid after SPICLK lo (clock polarity = 0) | w                                                            | 3                                                                        |                                                          | ne   |
| 9. 7             | $t_{h(\text{SPCH-SOMI})M} \qquad \qquad \text{Hold time, SPISOMI data valid after SPICLK high} \\ \text{(clock polarity = 1)}$ |                                                                    | gh                                                           | 3                                                                        |                                                          | ns   |

<sup>(1)</sup> The MASTER bit (SPIGCRx.0) is set and the CLOCK PHASE bit (SPIFMTx.16) is set ( where x = 0 or 1 ).

 $t_{c(MSS\_VCLK)}$  = master subsystem clock time = 1 /  $f_{(MSS\_VCLK)}$ . For more details, see the Technical Reference Manual.

When the SPI is in Master mode, the following must be true: For PS values from 1 to 255:  $t_{c(SPC)M} \ge (PS + 1)t_{c(MSS \ VCLK)} \ge 25$  ns, where PS is the prescale value set in the SPIFMTx.[15:8] register bits. For PS values of 0: t<sub>c(SPC)M</sub> = 2t<sub>c(MSS\_VCLK)</sub> ≥ 25 ns.

(4) The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPIFMTx.17).

C2TDELAY and T2CDELAY is programmed in the SPIDELAY register





Figure 5-5. SPI Master Mode External Timing (CLOCK PHASE = 1)



Figure 5-6. SPI Master Mode Chip Select Timing (CLOCK PHASE = 1)



#### 5.10.3.3 SPI Slave Mode I/O Timings

# Table 5-9. SPI Slave Mode Switching Parameters (SPICLK = input, SPISIMO = input, and SPISOMI = output) $^{(1)(2)(3)}$

| NO.              |                             | PARAMETER                                                                                                                      | MIN | TYP | MAX | UNIT |
|------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| 1                | t <sub>c(SPC)S</sub>        | Cycle time, SPICLK <sup>(4)</sup>                                                                                              | 25  |     |     | ns   |
| 2 <sup>(5)</sup> | t <sub>w(SPCH)S</sub>       | Pulse duration, SPICLK high (clock polarity = 0)                                                                               | 10  |     |     |      |
| 2(0)             | t <sub>w(SPCL)S</sub>       | Pulse duration, SPICLK low (clock polarity = 1)                                                                                | 10  |     |     | ns   |
| 3 <sup>(5)</sup> | t <sub>w(SPCL)S</sub>       | Pulse duration, SPICLK low (clock polarity = 0)                                                                                | 10  |     |     |      |
| 3\''             | t <sub>w(SPCH)S</sub>       | Pulse duration, SPICLK high (clock polarity = 1)                                                                               | 10  |     |     | ns   |
| 4 <sup>(5)</sup> | t <sub>d</sub> (SPCH-SOMI)S | Delay time, SPISOMI valid after SPICLK high (clock polarity = 0)                                                               |     |     | 10  | no   |
| 4(-)             | t <sub>d</sub> (SPCL-SOMI)S | Delay time, SPISOMI valid after SPICLK low (clock polarity = 1)                                                                |     |     | 10  | ns   |
| 5 <sup>(5)</sup> | th(SPCH-SOMI)S              | Hold time, SPISOMI data valid after SPICLK high (clock polarity = 0)                                                           | 2   |     |     |      |
|                  | t <sub>h(SPCL-SOMI)S</sub>  | Hold time, SPISOMI data valid after SPICLK low (clock polarity = 1)                                                            | 2   |     |     | ns   |
| 4 <sup>(5)</sup> | t <sub>d</sub> (SPCH-SOMI)S | Delay time, SPISOMI valid after SPICLK high (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1)     |     |     | 10  |      |
| 4(*)             | t <sub>d</sub> (SPCL-SOMI)S | Delay time, SPISOMI valid after SPICLK low (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1)      |     |     | 10  | ns   |
| 5 <sup>(5)</sup> | t <sub>h</sub> (SPCH-SOMI)S | Hold time, SPISOMI data valid after SPICLK high (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | 2   |     |     |      |
| <b>5</b> \*'/    | t <sub>h</sub> (SPCL-SOMI)S | Hold time, SPISOMI data valid after SPICLK low (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1)  | 2   |     |     | ns   |
| 6 <sup>(5)</sup> | t <sub>su(SIMO-SPCL)S</sub> | Setup time, SPISIMO before SPICLK low (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1)           | 3   |     |     | nc   |
| 0.7              | t <sub>su(SIMO-SPCH)S</sub> | Setup time, SPISIMO before SPICLK high (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1)          | 3   |     |     | ns   |
| 7 <sup>(5)</sup> | t <sub>h</sub> (SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK low (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1)  | 1   |     |     | 20   |
| / \-'            | t <sub>h</sub> (SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK high (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | 1   |     |     | ns   |

- The MASTER bit (SPIGCRx.0) is cleared ( where x = 0 or 1 ).
- (3)
- The MASTER DIT (SPIGCRX.0) is cleared (where x = 0 or 1.). The CLOCK PHASE bit (SPIFMTX.16) is either cleared or set for CLOCK PHASE = 0 or CLOCK PHASE = 1 respectively.  $t_{c(MSS\_VCLK)}$  = master subsystem clock time = 1 /  $f_{(MSS\_VCLK)}$ . For more details, see the Technical Reference Manual. When the SPI is in Slave mode, the following must be true: For PS values from 1 to 255:  $t_{c(SPC)S} \ge (PS + 1)t_{c(MSS\_VCLK)} \ge 25$  ns, where PS is the prescale value set in the SPIFMTx.[15:8] register bits. For PS values of 0:  $t_{c(SPC)S} = 2t_{c(MSS\_VCLK)} \ge 25$  ns. The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPIFMTx.17).





Figure 5-7. SPI Slave Mode External Timing (CLOCK PHASE = 0)



Figure 5-8. SPI Slave Mode External Timing (CLOCK PHASE = 1)



# Typical Interface Protocol Diagram (Slave Mode)

- 1. Host should ensure that there is a delay of two SPI clocks between CS going low and start of SPI clock.
- 2. Host should ensure that CS is toggled for every 16 bits of transfer through SPI.

Figure 5-9 shows the SPI communication timing of the typical interface protocol.



Figure 5-9. SPI Communication



# 5.10.4 LVDS Interface Configuration

The supported IWR6843 LVDS lane configuration is two Data lanes (LVDS\_TXP/M), one Bit Clock lane (LVDS\_CLKP/M) and one Frame clock lane (LVDS\_FRCLKP/M). The LVDS interface is used for debugging. The LVDS interface supports the following data rates:

- 900 Mbps (450 MHz DDR Clock)
- 600 Mbps (300 MHz DDR Clock)
- 450 Mbps (225 MHz DDR Clock)
- 400 Mbps (200 MHz DDR Clock)
- 300 Mbps (150 MHz DDR Clock)
- 225 Mbps (112.5 MHz DDR Clock)
- 150 Mbps (75 MHz DDR Clock)

Note that the bit clock is in DDR format and hence the numbers of toggles in the clock is equivalent to data.



Figure 5-10. LVDS Interface Lane Configuration And Relative Timings

## 5.10.4.1 LVDS Interface Timings

#### **Table 5-10. LVDS Electrical Characteristics**

| PARAMETER                   | TEST CONDITIONS                                                                       | MIN  | TYP | MAX  | UNIT |
|-----------------------------|---------------------------------------------------------------------------------------|------|-----|------|------|
| Duty Cycle Requirements     | max 1 pF lumped capacitive load on LVDS lanes                                         | 48%  |     | 52%  |      |
| Output Differential Voltage | peak-to-peak single-ended with 100 $\Omega$ resistive load between differential pairs | 250  |     | 450  | mV   |
| Output Offset Voltage       |                                                                                       | 1125 |     | 1275 | mV   |
| Trise and Tfall             | 20%-80%, 900 Mbps                                                                     |      | 330 |      | ps   |
| Jitter (pk-pk)              | 900 Mbps                                                                              |      | 80  |      | ps   |





Figure 5-11. Timing Parameters



# 5.10.5 General-Purpose Input/Output

Table 5-11 lists the switching characteristics of output timing relative to load capacitance.

Table 5-11. Switching Characteristics for Output Timing versus Load Capacitance (C<sub>L</sub>)<sup>(1)(2)</sup>

|                | PARAMETER     | TEST CO          | ONDITIONS              | VIOIN = 1.8V | VIOIN = 3.3V | UNIT |  |
|----------------|---------------|------------------|------------------------|--------------|--------------|------|--|
|                |               |                  |                        | 2.8          | 3.0          |      |  |
| t <sub>r</sub> | Max rise time |                  | C <sub>L</sub> = 50 pF | 6.4          | 6.9          | ns   |  |
|                |               | Class control 0  | C <sub>L</sub> = 75 pF | 9.4          | 10.2         |      |  |
|                |               | Slew control = 0 | $C_L = 20 pF$          | 2.8          | 2.8          |      |  |
| t <sub>f</sub> | Max fall time |                  | $C_L = 50 pF$          | 6.4          | 6.6          | ns   |  |
|                |               |                  | C <sub>L</sub> = 75 pF | 9.4          | 9.8          |      |  |
|                |               |                  | C <sub>L</sub> = 20 pF | 3.3          | 3.3          |      |  |
| t <sub>r</sub> | Max rise time |                  | $C_L = 50 pF$          | 6.7          | 7.2          | ns   |  |
|                |               | Slew control = 1 | $C_L = 75 pF$          | 9.6          | 10.5         |      |  |
|                |               | Siew control = 1 | $C_L = 20 pF$          | 3.1          | 3.1          |      |  |
| t <sub>f</sub> | Max fall time |                  | $C_L = 50 pF$          | 6.6          | 6.6          | ns   |  |
|                |               |                  | C <sub>L</sub> = 75 pF | 9.6          | 9.6          |      |  |

<sup>(1)</sup> Slew control, which is configured by PADxx\_CFG\_REG, changes behavior of the output driver (faster or slower output slew rate).

<sup>(2)</sup> The rise/fall time is measured as the time taken by the signal to transition from 10% and 90% of VIOIN voltage.



## 5.10.6 Controller Area Network - Flexible Data-rate (CAN-FD)

The CAN-FD module supports both classic CAN and CAN FD (CAN with Flexible Data-Rate) specifications. CAN FD feature allows high throughput and increased payload per data frame. The classic CAN and CAN FD devices can coexist on the same network without any conflict.

#### The CAN-FD has the following features:

- Conforms with CAN Protocol 2.0 A, B and ISO 11898-1
- Full CAN FD support (up to 64 data bytes per frame)
- AUTOSAR and SAE J1939 support
- Up to 32 dedicated Transmit Buffers
- · Configurable Transmit FIFO, up to 32 elements
- Configurable Transmit Queue, up to 32 elements
- Configurable Transmit Event FIFO, up to 32 elements
- Up to 64 dedicated Receive Buffers
- Two configurable Receive FIFOs, up to 64 elements each
- Up to 128 11-bit filter elements
- Internal Loopback mode for self-test
- · Mask-able interrupts, two interrupt lines
- Two clock domains (CAN clock / Host clock)
- Parity / ECC support Message RAM single error correction and double error detection (SECDED) mechanism
- Full Message Memory capacity (4352 words).

Table 5-12. Dynamic Characteristics for the CANx TX and RX Pins

|                           | PARAMETER                                                           | MIN | TYP | MAX | UNIT |
|---------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>d(CAN_FD_tx)</sub> | Delay time, transmit shift register to CAN_FD_tx pin <sup>(1)</sup> |     |     | 15  | ns   |
| t <sub>d(CAN_FD_rx)</sub> | Delay time, CAN_FD_rx pin to receive shift register <sup>(1)</sup>  |     |     | 10  | ns   |

<sup>(1)</sup> These values do not include rise/fall times of the output buffer.

## 5.10.7 Serial Communication Interface (SCI)

The SCI has the following features:

- Standard universal asynchronous receiver-transmitter (UART) communication
- Standard non-return to zero (NRZ) format
- Double-buffered receive and transmit functions
- · Asynchronous or iso-synchronous communication modes with no CLK pin
- Capability to use Direct Memory Access (DMA) for transmit and receive data
- Two external pins: RS232\_RX and RS232\_TX

#### **Table 5-13. SCI Timing Requirements**

|         |                              | MIN | TYP   | MAX | UNIT |
|---------|------------------------------|-----|-------|-----|------|
| f(baud) | Supported baud rate at 20 pF |     | 921.6 |     | kHz  |

Specifications



# 5.10.8 Inter-Integrated Circuit Interface (I2C)

The inter-integrated circuit (I2C) module is a multimaster communication module providing an interface between devices compliant with Philips Semiconductor I2C-bus specification version 2.1 and connected by an I<sup>2</sup>C-bus<sup>™</sup>. This module will support any slave or master I2C compatible device.

#### The I2C has the following features:

- Compliance to the Philips I2C bus specification, v2.1 (The I2C Specification, Philips document number 9398 393 40011)
  - Bit/Byte format transfer
  - 7-bit and 10-bit device addressing modes
  - General call
  - START byte
  - Multi-master transmitter/ slave receiver mode
  - Multi-master receiver/ slave transmitter mode
  - Combined master transmit/receive and receive/transmit mode
  - Transfer rates of 100 kbps up to 400 kbps (Phillips fast-mode rate)
- Free data format
- Two DMA events (transmit and receive)
- DMA event enable/disable capability
- Module enable/disable capability
- The SDA and SCL are optionally configurable as general purpose I/O
- · Slew rate control of the outputs
- · Open drain control of the outputs
- Programmable pullup/pulldown capability on the inputs
- Supports Ignore NACK mode

#### **NOTE**

This I2C module does not support:

- · High-speed (HS) mode
- · C-bus compatibility mode
- The combined format in 10-bit address mode (the I2C sends the slave address second byte every time it sends the slave address first byte)

# Table 5-14. I2C Timing Requirements<sup>(1)</sup>

|                                  |                                                                               | STANDARD | MODE                | FAST MODE |     | LINUT |
|----------------------------------|-------------------------------------------------------------------------------|----------|---------------------|-----------|-----|-------|
|                                  |                                                                               | MIN      | MAX                 | MIN       | MAX | UNIT  |
| t <sub>c(SCL)</sub>              | Cycle time, SCL                                                               | 10       |                     | 2.5       |     | μS    |
| t <sub>su(SCLH-SDAL)</sub>       | Setup time, SCL high before SDA low (for a repeated START condition)          | 4.7      |                     | 0.6       |     | μS    |
| t <sub>h(SCLL-SDAL)</sub>        | Hold time, SCL low after SDA low (for a START and a repeated START condition) | 4        |                     | 0.6       |     | μS    |
| t <sub>w(SCLL)</sub>             | Pulse duration, SCL low                                                       | 4.7      |                     | 1.3       |     | μS    |
| t <sub>w(SCLH)</sub>             | Pulse duration, SCL high                                                      | 4        |                     | 0.6       |     | μS    |
| t <sub>su(SDA-SCLH)</sub>        | Setup time, SDA valid before SCL high                                         | 250      |                     | 100       |     | μS    |
| t <sub>h(SCLL-SDA)</sub>         | Hold time, SDA valid after SCL low                                            | 0        | 3.45 <sup>(1)</sup> | 0         | 0.9 | μS    |
| t <sub>w(SDAH)</sub>             | Pulse duration, SDA high between STOP and START conditions                    | 4.7      |                     | 1.3       |     | μS    |
| t <sub>su(SCLH-SDAH)</sub>       | Setup time, SCL high before SDA high (for STOP condition)                     | 4        |                     | 0.6       |     | μS    |
| t <sub>w(SP)</sub>               | Pulse duration, spike (must be suppressed)                                    |          |                     | 0         | 50  | ns    |
| C <sub>b</sub> <sup>(2)(3)</sup> | Capacitive load for each bus line                                             |          | 400                 |           | 400 | pF    |

- (1) The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down.
- (2) The maximum th(SDA-SCLL) for I2C bus devices has only to be met if the device does not stretch the low period (tw(SCLL)) of the SCL signal.
- (3)  $C_b =$  total capacitance of one bus line in pF. If mixed with fast-mode devices, faster fall-times are allowed.



Figure 5-12. I2C Timing Diagram

#### **NOTE**

- A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIHmin of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- The maximum th(SDA-SCLL) has only to be met if the device does not stretch the LOW period (tw(SCLL)) of the SCL signal. E.A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement t<sub>su(SDA-SCLH)</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line tr max + t<sub>su(SDA-SCLH)</sub>.



# 5.10.9 Quad Serial Peripheral Interface (QSPI)

The quad serial peripheral interface (QSPI) module is a kind of SPI module that allows single, dual, or quad read access to external SPI devices. This module has a memory mapped register interface, which provides a direct interface for accessing data from external SPI devices and thus simplifying software requirements. The QSPI works as a master only. The QSPI in the device is primarily intended for fast booting from quad-SPI flash memories.

The QSPI supports the following features:

- · Programmable clock divider
- · Six-pin interface
- · Programmable length (from 1 to 128 bits) of the words transferred
- Programmable number (from 1 to 4096) of the words transferred
- · Support for 3-, 4-, or 6-pin SPI interface
- Optional interrupt generation on word or frame (number of words) completion
- Programmable delay between chip select activation and output data from 0 to 3 QSPI clock cycles

Table 5-16 and Table 5-17 assume the operating conditions stated in Table 5-15.

## **Table 5-15. QSPI Timing Conditions**

|                   |                         | MIN | TYP MAX | UNIT |
|-------------------|-------------------------|-----|---------|------|
| Input Condit      | ions                    |     |         |      |
| t <sub>R</sub>    | Input rise time         | 1   | 3       | ns   |
| t <sub>F</sub>    | Input fall time         | 1   | 3       | ns   |
| Output Cond       | Output Conditions       |     |         |      |
| C <sub>LOAD</sub> | Output load capacitance | 2   | 15      | pF   |

Table 5-16. Timing Requirements for QSPI Input (Read) Timings (1)(2)

|                         |                                                                   | MIN                    | TYP | MAX | UNIT |
|-------------------------|-------------------------------------------------------------------|------------------------|-----|-----|------|
| t <sub>su(D-SCLK)</sub> | Setup time, d[3:0] valid before falling sclk edge                 | 7.3                    |     |     | ns   |
| t <sub>h(SCLK-D)</sub>  | Hold time, d[3:0] valid after falling sclk edge                   | 1.5                    |     |     | ns   |
| t <sub>su(D-SCLK)</sub> | Setup time, final d[3:0] bit valid before final falling sclk edge | $7.3 - P^{(3)}$        |     |     | ns   |
| t <sub>h(SCLK-D)</sub>  | Hold time, final d[3:0] bit valid after final falling sclk edge   | 1.5 + P <sup>(3)</sup> |     |     | ns   |

- (1) Clock Mode 0 (clk polarity = 0; clk phase = 0) is the mode of operation.
- (2) The Device captures data on the falling clock edge in Clock Mode 0, as opposed to the traditional rising clock edge. Although non-standard, the falling-edge-based setup and hold time timings have been designed to be compatible with standard SPI devices that launch data on the falling edge in Clock Mode 0.
- (3) P = SCLK period in ns.

# Table 5-17. QSPI Switching Characteristics

| NO. |                           | PARAMETER                                                                       | MIN                       | TYP MAX                         | UNIT |
|-----|---------------------------|---------------------------------------------------------------------------------|---------------------------|---------------------------------|------|
| Q1  | t <sub>c(SCLK)</sub>      | Cycle time, sclk                                                                | 12.5                      |                                 | ns   |
| Q2  | t <sub>w(SCLKL)</sub>     | Pulse duration, sclk low                                                        | $Y*P - 3^{(1)(2)}$        |                                 | ns   |
| Q3  | t <sub>w(SCLKH)</sub>     | Pulse duration, sclk high                                                       | $Y*P - 3^{(1)}$           |                                 | ns   |
| Q4  | t <sub>d(CS-SCLK)</sub>   | Delay time, sclk falling edge to cs active edge                                 | -M*P - 1 (1)(3)           | -M*P +<br>2.5 <sup>(1)(3)</sup> | ns   |
| Q5  | t <sub>d(SCLK-CS)</sub>   | Delay time, sclk falling edge to cs inactive edge                               | N*P - 1 <sup>(1)(3)</sup> | N*P +<br>2.5 <sup>(1)(3)</sup>  | ns   |
| Q6  | t <sub>d(SCLK-D1)</sub>   | Delay time, sclk falling edge to d[1] transition                                | -3.5                      | 7                               | ns   |
| Q7  | t <sub>ena(CS-D1LZ)</sub> | Enable time, cs active edge to d[1] driven (lo-z)                               | −P − 4 <sup>(3)</sup>     | -P +1 <sup>(3)</sup>            | ns   |
| Q8  | t <sub>dis(CS-D1Z)</sub>  | Disable time, cs active edge to d[1] tri-stated (hi-z)                          | −P − 4 <sup>(3)</sup>     | -P +1 <sup>(3)</sup>            | ns   |
| Q9  | t <sub>d(SCLK-D1)</sub>   | Delay time, sclk first falling edge to first d[1] transition (for PHA = 0 only) | -3.5 - P <sup>(3)</sup>   | 7 – P <sup>(3)</sup>            | ns   |
| Q12 | t <sub>su(D-SCLK)</sub>   | Setup time, d[3:0] valid before falling sclk edge                               | 7.3                       |                                 | ns   |
| Q13 | t <sub>h(SCLK-D)</sub>    | Hold time, d[3:0] valid after falling sclk edge                                 | 1.5                       |                                 | ns   |
| Q14 | t <sub>su(D-SCLK)</sub>   | Setup time, final d[3:0] bit valid before final falling sclk edge               | 7.3 — P <sup>(3)</sup>    |                                 | ns   |
| Q15 | t <sub>h(SCLK-D)</sub>    | Hold time, final d[3:0] bit valid after final falling sclk edge                 | 1.5 + P <sup>(3)</sup>    |                                 | ns   |

- (1) The Y parameter is defined as follows: If DCLK\_DIV is 0 or ODD then, Y equals 0.5. If DCLK\_DIV is EVEN then, Y equals (DCLK\_DIV/2) / (DCLK\_DIV+1). For best performance, it is recommended to use a DCLK\_DIV of 0 or ODD to minimize the duty cycle distortion. All required details about clock division factor DCLK\_DIV can be found in the device-specific Technical Reference Manual.
- (2) P = SCLK period in ns.
- (3)  $M = QSPI\_SPI\_DC\_REG.DDx + 1, N = 2$



SPRS85v\_TIMING\_OSPI1\_02

Figure 5-13. QSPI Read (Clock Mode 0)





SPRS85v\_TIMING\_OSPI1\_04

Figure 5-14. QSPI Write (Clock Mode 0)



# 5.10.10 ETM Trace Interface

Table 5-19 and assume the recommended operating conditions stated in Table 5-18.

# **Table 5-18. ETMTRACE Timing Conditions**

|                   |                         | MIN | TYP | MAX | UNIT |
|-------------------|-------------------------|-----|-----|-----|------|
| Output Co         | onditions               |     |     |     |      |
| C <sub>LOAD</sub> | Output load capacitance | 2   |     | 20  | pF   |

# **Table 5-19. ETM TRACE Switching Characteristics**

| NO. |                                               | PARAMETER                                          | MIN | TYP MAX | UNIT |
|-----|-----------------------------------------------|----------------------------------------------------|-----|---------|------|
| 1   | t <sub>cyc(ETM)</sub>                         | Cycle time, TRACECLK period                        | 20  |         | ns   |
| 2   | t <sub>h(ETM)</sub>                           | Pulse Duration, TRACECLK High                      | 9   |         | ns   |
| 3   | t <sub>I(ETM)</sub>                           | Pulse Duration, TRACECLK Low                       | 9   |         | ns   |
| 4   | t <sub>r(ETM)</sub>                           | Clock and data rise time                           |     | 3.3     | ns   |
| 5   | t <sub>f(ETM)</sub>                           | Clock and data fall time                           |     | 3.3     | ns   |
| 6   | t <sub>d(ETMTRAC</sub><br>ECLKH-<br>ETMDATAV) | Delay time, ETM trace clock high to ETM data valid | 1   | 7       | ns   |
| 7   | t <sub>d(ETMTRAC</sub><br>ECLKI-<br>ETMDATAV) | Delay time, ETM trace clock low to ETM data valid  | 1   | 7       | ns   |



Figure 5-15. ETMTRACECLKOUT Timing



Figure 5-16. ETMDATA Timing



## 5.10.11 Data Modification Module (DMM)

A Data Modification Module (DMM) gives the ability to write external data into the device memory.

The DMM has the following features:

- Acts as a bus master, thus enabling direct writes to the 4GB address space without CPU intervention
- Writes to memory locations specified in the received packet (leverages packets defined by trace mode of the RAM trace port [RTP] module)
- Writes received data to consecutive addresses, which are specified by the DMM (leverages packets defined by direct data mode of RTP module)
- Configurable port width (1, 2, 4, 8 pins)
- Up to 100 Mbit/s pin data rate

**Table 5-20. DMM Timing Requirements** 

|                       |                                                 | MIN | TYP MAX | UNIT |
|-----------------------|-------------------------------------------------|-----|---------|------|
| t <sub>cyc(DMM)</sub> | Clock period                                    | 10  |         | ns   |
| $t_R$                 | Clock rise time                                 | 1   | 3       | ns   |
| t <sub>F</sub>        | Clock fall time                                 | 1   | 3       | ns   |
| t <sub>h(DMM)</sub>   | High pulse width                                | 6   |         | ns   |
| t <sub>I(DMM)</sub>   | Low pulse width                                 | 6   |         | ns   |
| t <sub>ssu(DMM)</sub> | SYNC active to clk falling edge setup time      | 2   |         | ns   |
| t <sub>sh(DMM)</sub>  | DMM clk falling edge to SYNC deactive hold time | 3   |         | ns   |
| t <sub>dsu(DMM)</sub> | DATA to DMM clk falling edge setup time         | 2   |         | ns   |
| t <sub>dh(DMM)</sub>  | DMM clk falling edge to DATA hold time          | 3   |         | ns   |



Figure 5-17. DMMCLK Timing



Figure 5-18. DMMDATA Timing



## 5.10.12 JTAG Interface

Table 5-22 and Table 5-23 assume the operating conditions stated in Table 5-21.

# **Table 5-21. JTAG Timing Conditions**

|                   |                         | MIN | TYP MAX | UNIT |  |  |
|-------------------|-------------------------|-----|---------|------|--|--|
| Input Condi       | tions                   | •   |         |      |  |  |
| t <sub>R</sub>    | Input rise time         | 1   | 3       | ns   |  |  |
| t <sub>F</sub>    | Input fall time         | 1   | 3       | ns   |  |  |
| Output Conditions |                         |     |         |      |  |  |
| C <sub>LOAD</sub> | Output load capacitance | 2   | 15      | pF   |  |  |

# Table 5-22. Timing Requirements for IEEE 1149.1 JTAG

| NO. |                          |                                         | MIN   | TYP | MAX | TINU |
|-----|--------------------------|-----------------------------------------|-------|-----|-----|------|
| 1   | t <sub>c(TCK)</sub>      | Cycle time TCK                          | 66.66 |     |     | ns   |
| 1a  | t <sub>w(TCKH)</sub>     | Pulse duration TCK high (40% of tc)     | 26.67 |     |     | ns   |
| 1b  | t <sub>w(TCKL)</sub>     | Pulse duration TCK low(40% of tc)       | 26.67 |     |     | ns   |
| 2   | t <sub>su(TDI-TCK)</sub> | Input setup time TDI valid to TCK high  | 2.5   |     |     | ns   |
| 3   | t <sub>su(TMS-TCK)</sub> | Input setup time TMS valid to TCK high  | 2.5   |     |     | ns   |
| 4   | t <sub>h(TCK-TDI)</sub>  | Input hold time TDI valid from TCK high | 18    |     |     | ns   |
| 4   | t <sub>h(TCK-TMS)</sub>  | Input hold time TMS valid from TCK high | 18    |     |     | ns   |

Table 5-23. Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG

| NO. |                           | PARAMETER                        | MIN | TYP | MAX | UNIT |
|-----|---------------------------|----------------------------------|-----|-----|-----|------|
| 2   | t <sub>d(TCKL-TDOV)</sub> | Delay time, TCK low to TDO valid | 0   |     | 25  | ns   |



Figure 5-19. JTAG Timing

Specifications



# 6 Detailed Description

#### 6.1 Overview

The IWR6843 device includes the entire Millimeter Wave blocks and analog baseband signal chain for three transmitters and four receivers, as well as a customer-programmable MCU and DSP. This device is applicable as a radar-on-a-chip in use-cases with modest requirements for memory, processing capacity and application code size. These could be cost-sensitive industrial radar sensing applications. Examples are:

- Industrial-level sensing
- · Industrial automation sensor fusion with radar
- · Traffic intersection monitoring with radar
- Industrial radar-proximity monitoring
- · People counting
- Gesturing

In terms of scalability, the IWR6843 device could be paired with a low-end external MCU, to address more complex applications that might require additional memory for a larger application software footprint and faster interfaces. The IWR6843 has an embedded DSP for signal processing, processing the radar signals for FFT, magnitude, detection, and other applications.

## 6.2 Functional Block Diagram



Figure 6-1. Functional Block Diagram



# 6.3 Subsystems

# 6.3.1 RF and Analog Subsystem

The RF and analog subsystem includes the RF and analog circuitry – namely, the synthesizer, PA, LNA, mixer, IF, and ADC. This subsystem also includes the crystal oscillator and temperature sensors. The three transmit channels can be operated up to a maximum of two at a time (simultaneously) for transmit beamforming purpose as required; whereas the four receive channels can all be operated simultaneously.



#### 6.3.1.1 Clock Subsystem

The IWR6843 clock subsystem generates 60 to 64 GHz from an input reference of 40-MHz crystal. It has a built-in oscillator circuit followed by a clean-up PLL and a RF synthesizer circuit. The output of the RF synthesizer is then processed by an X3 multiplier to create the required frequency in the 60 to 64 GHz spectrum. The RF synthesizer output is modulated by the timing engine block to create the required waveforms for effective sensor operation.

The clean-up PLL also provides a reference clock for the host processor after system wakeup.

The clock subsystem also has built-in mechanisms for detecting the presence of a crystal and monitoring the quality of the generated clock.

Figure 6-2 describes the clock subsystem.



Figure 6-2. Clock Subsystem



#### 6.3.1.2 Transmit Subsystem

The IWR6843 transmit subsystem consists of three parallel transmit chains, each with independent phase and amplitude control. The device supports 6-bit linear phase modulation for MIMO radar, Tx Beam forming applications, and interference mitigation.

The transmit chains also support programmable backoff for system optimization.

Figure 6-3 describes the transmit subsystem.



Figure 6-3. Transmit Subsystem (Per Channel)

## 6.3.1.3 Receive Subsystem

The IWR6843 receive subsystem consists of four parallel channels. A single receive channel consists of an LNA, mixer, IF filtering, A2D conversion, and decimation. All four receive channels can be operational at the same time an individual power-down option is also available for system optimization.

Unlike conventional real-only receivers, the IWR6843 device supports a complex baseband architecture, which uses quadrature mixer and dual IF and ADC chains to provide complex I and Q outputs for each receiver channel. The IWR6843 is targeted for fast chirp systems. The band-pass IF chain has configurable lower cutoff frequencies above 175 kHz and can support bandwidths up to 10 MHz.

Figure 6-4 describes the receive subsystem.



Figure 6-4. Receive Subsystem (Per Channel)

Detailed Description



#### 6.3.2 Processor Subsystem



Figure 6-5. Processor Subsystem

Figure 6-5 shows the block diagram for customer programmable processor subsystems in the IWR6843 device. At a high level there are two customer programmable subsystems, as shown separated by a dotted line in the diagram. Left hand side shows the DSP Subsystem which contains TI's high-performance C674x DSP, hardware accelerator, a high-bandwidth interconnect for high performance (128-bit, 200MHz), and associated peripherals – four DMAs for data transfer,

LVDS interface for Measurement data output, L3 Radar data cube memory, ADC buffers, CRC engine, and data handshake memory (additional memory provided on interconnect).

The right side of the diagram shows the Master subsystem. Master subsystem as name suggests is the master of the device and controls all the device peripherals and house-keeping activities of the device. Master subsystem contains Cortex-R4F (Master R4F) processor and associated peripherals and house-keeping components such as DMAs, CRC and Peripherals (I<sup>2</sup>C, UART, SPIs, CAN, PMIC clocking module, PWM, and others) connected to Master Interconnect through Peripheral Central Resource (PCR interconnect).

Details of the DSP CPU core can be found at http://www.ti.com/product/TMS320C6748.

HIL module is shown in both the subsystems and can be used to perform the radar operations feeding the captured data from outside into the device without involving the RF subsystem. HIL on master SS is for controlling the configuration and HIL on DSPSS for high speed ADC data input to the device. Both HIL modules uses the same IOs on the device, one additional IO (DMM\_MUX\_IN) allows selecting either of the two.



#### 6.3.3 Host Interface

The host interface can be provided through a SPI, UART, or CAN-FD interface. In some cases the serial interface for industrial applications is transcoded to a different serial standard.

The IWR6843 device communicates with the host radar processor over the following main interfaces:

- Reference Clock Reference clock available for host processor after device wakeup
- Control 4-port standard SPI (slave) for host control. All radio control commands (and response) flow through this
  interface.
- Reset Active-low reset for device wakeup from host
- · Host Interrupt an indication that the mmwave sensor needs host interface
- Error Used for notifying the host in case the radio controller detects a fault

## 6.3.4 Master Subsystem Cortex-R4F

The master system includes an ARM Cortex R4F processor, clock with a maximum operating frequency of 200 MHz. User applications executing on this processor control the overall operation of the device, including radar control through well-defined API messages, radar signal processing (assisted by the radar hardware accelerator), and peripherals for external interfaces.

See the Technical Reference Manual for a complete description and memory map.

#### 6.3.5 DSP Subsystem

The DSP subsystem includes TI's standard TMS320C674x megamodule and several blocks of internal memory (L1P, L1D, and L2). For complete information including memory map, please refer to Technical Reference Manual.

#### 6.3.6 Hardware Accelerator

The Radar Hardware Accelerator (HWA) is an IP that enables off-loading the burden of certain frequently used computations in FMCW radar signal processing from the main processor. FMCW radar signal processing involves the use of FFT and Log-Magnitude computations to obtain a radar image across the range, velocity, and angle dimensions. Some of the frequently used functions in FMCW radar signal processing can be done within the radar hardware accelerator, while still retaining the flexibility of implementing other proprietary algorithms in the main processor. See the Radar Hardware Accelerator User's Guide for a functional description and features of this module and see the Technical Reference Manual for a complete list of register and memory map.

#### 6.4 Other Subsystems

#### 6.4.1 ADC Channels (Service) for User Application

The IWR6843 device includes provision for an ADC service for user application, where the

GPADC engine present inside the device can be used to measure up to six external voltages. The ADC1, ADC2, ADC3, ADC4, ADC5, and ADC6 pins are used for this purpose.

- ADC itself is controlled by TI firmware running inside the BIST subsystem and access to it for customer's external
  voltage monitoring purpose is via 'monitoring API' calls routed to the BIST subsystem. This API could be linked
  with the user application running on the Master R4.
- BIST subsystem firmware will internally schedule these measurements along with other RF and Analog monitoring
  operations. The API allows configuring the settling time (number of ADC samples to skip) and number of
  consecutive samples to take. At the end of a frame, the minimum, maximum and average of the readings will be
  reported for each of the monitored voltages.

## **GPADC Specifications:**

- 625 Ksps SAR ADC
- 0 to 1.8V input range
- 10-bit resolution

Detailed Description

Copyright © 2018–2019, Texas Instruments Incorporated



For 5 out of the 6 inputs, an optional internal buffer (0.4-1.4V input range) is available. Without the buffer, the ADC
has a switched capacitor input load modeled with 5pF of sampling capacitance and 12pF parasitic capacitance
(GPADC channel 6, the internal buffer is not available).



A. GPADC structures are used for measuring the output of internal temperature sensors. The accuracy of these measurements is ±7°C.

Figure 6-6. ADC Path

Table 6-1. GP-ADC Parameter

| PARAMETER                                       | TYP       | UNIT |
|-------------------------------------------------|-----------|------|
| ADC supply                                      | 1.8       | V    |
| ADC unbuffered input voltage range              | 0 – 1.8   | V    |
| ADC buffered input voltage range <sup>(1)</sup> | 0.4 – 1.3 | V    |
| ADC resolution                                  | 10        | bits |
| ADC offset error                                | ±5        | LSB  |
| ADC gain error                                  | ±5        | LSB  |
| ADC DNL                                         | -1/+2.5   | LSB  |
| ADC INL                                         | ±2.5      | LSB  |
| ADC sample rate (2)                             | 625       | Ksps |
| ADC sampling time (2)                           | 400       | ns   |
| ADC internal cap                                | 10        | pF   |
| ADC buffer input capacitance                    | 2         | pF   |
| ADC input leakage current                       | 3         | uA   |

- (1) Outside of given range, the buffer output will become nonlinear.
- (2) ADC itself is controlled by TI firmware running inside the BIST subsystem. For more details please refer to the API calls.



# 7 Applications, Implementation, and Layout

#### **NOTE**

Information in the following Applications section is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 7.1 Application Information

Application information can be found on IWR Application web page.

# 7.2 Reference Schematic

The reference schematic and power supply information can be found in the IWR6843 EVM Documentation.



# 7.3 Layout

# 7.3.1 Layout Guidelines

General layout guidelines can be found in the IWR6843 EVM Documentation and IWR6843 Checklist for Schematic Review, Layout Review, Bringup/Wakeup.

# 7.3.2 Layout Example

The IWR6843 EVM, RF layout can be found in the IWR6843BOOST Layout and Design Files, and IWR6843BOOST Schematics, Assembly Files, and BOM.

# 7.3.3 Stackup Details

Layout Stackup details can be found in the IWR6843BOOST Layout and Design Files.

There are specific RF guidelines for the RF Tx and Rx. There are additional layout guidelines for other sections in the IWR6843 Checklist for Schematic Review, Layout Review, Bringup/Wakeup.



# 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions follow.

#### 8.1 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all microprocessors (MPUs) and support tools. Each device has one of three prefixes: X, P, or null (no prefix) (for example, *IWR6843*). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMDX) through fully qualified production devices and tools (TMDS).

Device development evolutionary flow:

**X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow.

Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications.

**null** Production version of the silicon die that is fully qualified.

Support tool development evolutionary flow:

TMDX Development-support product that has not yet completed Texas Instruments internal

qualification testing.

**TMDS** Fully-qualified development-support product.

X and P devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.

Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, ABL0161ALB0161), the temperature range (for example, blank is the default commercial temperature range). Figure 8-1 provides a legend for reading the complete device name for any *IWR6843* device.

For orderable part numbers of *IWR6843* devices in the ABL0161 package types, see the Package Option Addendum of this document, the TI website (www.ti.com), or contact your TI sales representative.

For additional description of the device nomenclature markings on the die, see the *IWR6843 Device Errata*.





Figure 8-1. Device Nomenclature

## 8.2 Tools and Software

#### Models

IWR6843 BSDL model Boundary scan database of testable input and output pins for IEEE 1149.1 of the specific device.

IWR6843 IBIS model IO buffer information model for the IO buffers of the device. For simulation on a circuit board, see IBIS Open Forum.

IWR6843 checklist for schematic review, layout review, bringup/wakeup A set of steps in spreadsheet form to select system functions and pinmux options. Specific EVM schematic and layout notes to apply to customer engineering. A bringup checklist is suggested for customers.

## 8.3 Documentation Support

To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com (IWR6843). In the upper right corner, click the "Alert me" button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

The current documentation that describes the DSP, related peripherals, and other technical collateral follows.

#### **Errata**

IWR6843 device errata Describes known advisories, limitations, and cautions on silicon and provides workarounds.



## 8.4 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help—straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.5 Trademarks

E2E is a trademark of Texas Instruments.

ARM, Cortex are registered trademarks of ARM Limited.

All other trademarks are the property of their respective owners.

# 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 8.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



# 9 Mechanical, Packaging, and Orderable Information

# 9.1 Packaging Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### **CAUTION**

The following package information is subject to change without notice.

**ABL0161B** 





# PACKAGE OUTLINE

## FCBGA - 1.17 mm max height

PLASTIC BALL GRID ARRAY



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.

www.ti.com



# **EXAMPLE BOARD LAYOUT**

# **ABL0161B**

# FCBGA - 1.17 mm max height

PLASTIC BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99).

www.ti.com



# **EXAMPLE STENCIL DESIGN**

# **ABL0161B**

FCBGA - 1.17 mm max height

PLASTIC BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.

www.ti.com



# PACKAGE OPTION ADDENDUM

5-Sep-2019

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| XI6843AAQGALB    | ACTIVE | FCBGA        | ALA     | 209  | 1       | TBD      | Call TI          | Call TI       | -40 to 105   |                | Samples |
| XI6843AQGABL     | ACTIVE | FC/CSP       | ABL     | 161  | 1       | TBD      | Call TI          | Call TI       | -40 to 105   |                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated