# Arithmetic Logic Unit (ALU).

# Block Diagram:



#### Where

dw=datawidth which can be 32 or 64 bit fn=ALUop bit as input in1=Operand B as input,32 or 64 bit in2=Operand A as input,32 or 64 bit out=ALU result output for logical operators adder\_out=ALU result output for mathematical operations cmp\_out=Branch result output

### DEEP DIVE INTO CODE

Explanation (By Means of Flowcharts):

```
object ALU
{
  val SZ_ALU_FN = 4
  def FN_X = BitPat("b????")
  def FN_ADD = UInt(0)
  def FN_SL = UInt(1)
  def FN_SEQ = UInt(2)
  def FN_SNE = UInt(3)
  def FN_XOR = UInt(4)
  def FN_CR = UInt(5)
  def FN_OR = UInt(6)
  def FN_AND = UInt(7)
  def FN_SUB = UInt(10)
  def FN_SRA = UInt(11)
```

explanation

Object of ALU is created.

This object have different methods of different operation ALU has to perform

Define SZ\_ALU\_FN as 4 which means 2^4=16 possible ways in which it performs operation on ALU. This variable is defining Aluop bits which in this case is 4. Aluop bits can be changed if more operations in ALU is added

Define FN\_X which uses BitPat command in order to enable representation of don't cares.

Define functions of different operation which returns different unsigned integer values. Uses these unsigned integer values later in this code in order to compare Mux conditions

| Functions | Operation function performs                                 |
|-----------|-------------------------------------------------------------|
| FN_ADD    | This function will perform Add operation                    |
| FN_SL     | This function will perform Shift left operation             |
| FN_SEQ    | This function will perform Set equals to operation          |
| FN_SNE    | This function will perform Set not equals to operation      |
| FN_XOR    | This function will perform XOR operation                    |
| FN_SR     | This function will perform shift right operation            |
| FN_OR     | This function will perform OR operation                     |
| FN_AND    | This function will perform AND operation                    |
| FN_SUB    | This function will perform subtraction operation            |
| FN_SRA    | This function will perform shift right arithmetic operation |
| FN_SRA    | This function will perform shift right arithmetic operation |



```
def FN_SLT = UInt(12)
 def FN SGE = UInt(13)
 def FN SLTU = UInt(14)
 def FN SGEU = UInt(15)
 def FN_DIV = FN XOR
 def FN_DIVU = FN SR
 def FN_REM = FN OR
 def FN_REMU = FN AND
 def FN_MUL = FN ADD
 def FN_MULH = FN SL
 def FN MULHSU = FN SEQ
 def FN_MULHU = FN SNE
 def isMulFN(fn: UInt, cmp: UInt) = fn(1,0) === cmp(1,0)
 def isSub(cmd: UInt) = cmd(3)
—— explanation —
```

Define methods of M extension version of RISCV and these methods includes different methods of Iformat instruction of RSICV

We define these methods which is later used in Multiplier module

| Functions | Operation function performs                                              |
|-----------|--------------------------------------------------------------------------|
| FN_SLT    | This function will perform set less than operation                       |
| FN_SGE    | This function will perform set greater than operation                    |
| FN_SLTU   | This function will perform Set less than unsigned operation              |
| FN_SGEU   | This function will perform Set greater than equals to unsigned operation |
| FN_DIV    | This function will perform division operation                            |
| FN_DIVU   | This function will perform division unsigned operation                   |
| FN_REM    | This function will perform remainder operation                           |
| FN_REMU   | This function will perform remainder unsigned operation                  |
| FN_MUL    | This function will perform multiplication operation                      |
| FN_MULH   | This function will perform multiplication higher bits operation          |

## ROCKET-CHIP Micro Architecture Specification Document

| FN_MULHSU | This function will perform multiplication higher singed bits unsigned operation |
|-----------|---------------------------------------------------------------------------------|
| FN_MULHU  | This function will perform multiplication higher bits unsigned operation        |

Define different methods to perform ALU operations

isSub method used to perform subtraction operation

isMULFN takes two parameter fn and cmp as input where fn is ALUop bits and cmp is compare bits.



```
def isCmp(cmd: UInt) = cmd >= FN_SLT
  def cmpUnsigned(cmd: UInt) = cmd(1)
  def cmpInverted(cmd: UInt) = cmd(0)
  def cmpEq(cmd: UInt) = !cmd(3)
}
```

— explanation –

isCmp and cmpUnsigned method is used to help in compare operations of ALU

--- No cmpInverted ----

cmpEq(compare Equals) and cmpInverted(compare Inverted) method is used to check equality between operands of ALU



```
class ALU(implicit p: Parameters) extends CoreModule()(p) {
 val io = new Bundle {
   val dw = Bits(INPUT, SZ DW)
   val fn = Bits(INPUT, SZ ALU FN)
   val in2 = UInt(INPUT, xLen)
   val in1 = UInt(INPUT, xLen)
   val out = UInt(OUTPUT, xLen)
   val adder out = UInt(OUTPUT, xLen)
   val cmp out = Bool(OUTPUT)
  }
 // ADD, SUB
 val in2 inv = Mux(isSub(io.fn), ~io.in2, io.in2)
 val in1 xor in2 = io.in1 ^ in2 inv
  io.adder out := io.in1 + in2 inv + isSub(io.fn)
 // SLT, SLTU
 val slt =
   Mux(io.in1(xLen-1) === io.in2(xLen-1), io.adder out(xLen-1),
   Mux(cmpUnsigned(io.fn), io.in2(xLen-1), io.in1(xLen-1)))
 io.cmp out := cmpInverted(io.fn) ^ Mux(cmpEq(io.fn), in1 xor in2 ===
UInt(0), slt)
```

— explanation —

Creates a class ALU and takes implicit parameter. This class ALU is extend by main class Core Module

Class ALU has three inputs and three outputs

| ALU I/O   | Description                                                                  |
|-----------|------------------------------------------------------------------------------|
| dw        | Data width which can be 32bit or 64 bit                                      |
| fn        | Takes Aluop bits as input, width is predefined by 4                          |
| in2       | Operand B input, here xLen can be changed to 32 or 64bits                    |
| in1       | Operand A input, here xLen can be changed to 32 or 64bits                    |
| out       | It is the ALU result output for logical operators, generated by the ALU      |
| adder_out | It is the ALU result output for mathematical operators, generated by the ALU |
| cmp_out   | Branch output weather branch condition True or False                         |

The Next chunk of code will perform addition and subtraction operation of ALU.

Creates a variable in2\_inv which have MUX condition. Mux Condition has 1st parameter as Bool in which it has isSub method as input with fn as a parameter in it. If the condition true, get the complement output of ALU second operand input otherwise ALU second operand input will be selected as it is.

In the next step takes XOR operation between operand (in1) and in2\_inv(MUX selection output)

Add in 1 (operand A of ALU), in 2\_inv (MUX selection output) and is Sub(io.fn) if we have subtraction operation it will be 1. Wired that result with wire adder\_out

This chunk of code will perform set less than (SLT) and set less than unsigned (SLTU)

Creates a variable slt to perform Set less than and set less than unsigned operation on ALU. It contains MUX in which it has Bool condition as parameter which describes if the width of the in1 and in2 are same after subtracting from each width it has true condition and width with subtraction of 1 would be wired with adder\_out.

If 1st MUX condition didn't satisfy, 2nd MUX which have function cmpUnsigned as input parameter of Bool with fn as its parameter if condition satisfies, select in 2 with its width xlen -1 otherwise in 1 will be selected with its width decrement by 1

Use method cmpInverted and takes fn as parameter. Use MUX in order to compare operands and takes cmpEq as Bool parameter Mux input if condition satisfies, select xor result between in1 and in2 and compare it with UINT(0) if result is 0 it outputs 1 otherwise 0, thus if Mux condition did not satisfies slt will be selected and then take XOR with the condition result of MUX with cmpInverted result



```
// SLL, SRL, SRA
  val (shamt, shin r) =
    if (xLen == 32) (io.in2(4,0), io.in1)
    else {
      require(xLen == 64)
      val shin_hi_32 = Fill(32, isSub(io.fn) && io.in1(31))
      val shin hi = Mux(io.dw === DW 64, io.in1(63,32), shin hi 32)
      val shamt = Cat(io.in2(5) & (io.dw === DW 64), io.in2(4,0))
      (shamt, Cat(shin hi, io.in1(31,0)))
    }
  val shin = Mux(io.fn === FN SR || io.fn === FN SRA, shin r,
Reverse(shin r))
  val shout r = (Cat(isSub(io.fn) & shin(xLen-1), shin).asSInt >>
shamt) (xLen-1, 0)
  val shout 1 = Reverse(shout r)
  val shout = Mux(io.fn === FN SR || io.fn === FN SRA, shout r, UInt(0)) |
              Mux(io.fn === FN SL,
                                                      shout 1, UInt(0))
```

explanation -

This chunk of code will perform shift left logical (SLL), shift right logical (SRL) and shift right arithmetic (SRA)

Creates variables shamt (shift amount) and shin\_r (shift right) and assign them values using if condition.

xLen is the parameter which will decide whether we have 32 bit or 64 bit instruction xLen=32

If xLen is equals to 32 shamt will be equals to in2 (operand B 5 bits) and shin\_r is equals in1 (operand A)

xl en=64

If xLen is not equals to 32 else condition and execute require method which will compare xLen with 64 and if it equals

Creates variable shin\_hi\_32 (variable which fills MSB 32 times weather with zeros or ones depending upon the AND condition)

Create variable shin\_hi and uses Mux condition if dw (data width) equals to DW\_64 in 1 (63,32) bits will be extracted otherwise shin\_hi\_32 variable bits will be selected

Create variable shamt (shift amount) and do concatenations of bits. Shamt variable is used for shift instructions. Used with the shift and rotate instructions, this is the amount by which the source operand rs is rotated/shifted. First performs and

operation between in2 (operand B 5th bit) and compare condition of DW\_64 (data width 64).

Bits that will concatenate are the result of AND condition between in2 (operand B of ALU 5th bit) and data width condition of 64 bits and the other bits that will concatenate are in2 (operand B bits from 0 to 4)

For shin\_r concatenate bits of shin\_hi variable and in1 (operand A of ALU) bits from 0 to 31. This ends up our else loop for data width =64

Create variable shin in which use Mux which compares function bits with FN\_SR (function shift right) OR FN\_SRA (function shift right arithmetic) as Bool parameter if condition satisfies shin\_r(shift right) variable will be selected otherwise it will reverse the sequence of shift right variable and select it as Mux result.

Creates variable shout\_r (shift right output). This variable will output of shift right operation by concatenating bits, converts them to signed integer and then performs right shift operation with shift amount (shamt) variable

Variable shout\_I will give the output of shift left operation by reverse the shout\_r variable result using reverse function

shout variable will give the output of shift operations by comparing functions bits with shift right, shift arithmetic and shift left functions

shout variable which uses MUX and compare fn with FN\_SR (shift right) OR fn with FN\_SRA (shift right arithmetic) if condition of Mux satisfies shout\_r variable selected

Otherwise UInt(0) will be selected, then uses 2nd Mux which compares fn with FN\_SL (shift left) if this condition satisfies shout\_I will be selected otherwise UInt(0) will be chosen as output



explanation

This chunk of code will perform logical operation in ALU which includes AND, OR and XOR

variable logic, shift logic and out variable is used to calculate AND, OR and XOR operations in ALU.

logic variable in which it uses two Muxes and between them it perform OR operations.1st Mux uses Bool parameter condition if fn (ALUop bits) is equals to FN\_XOR (ALUop bits of XOR) or fn is equals to FN\_OR (ALUop bits of OR) if this MUX condition satisfies, XOR operation result between in1 (operand A of ALU) and in2 (Operand B of ALU) as output otherwise UInt (0) will be selected if MUX Bool condition did not satisfies.

In logic variable the 2nd Mux which has fn (ALUop) as Bool parameter if fn is equals to FN\_OR or fn is equals to FN\_AND, perform logical AND operation between in1 (operand A of ALU) and in2 (Operand B of ALU) as output otherwise UInt(0) will be selected if MUX Bool condition did not satisfies.

shift logic variable which takes fn (ALUop bits) as input parameter of method isCmp and perform AND operation with slt(set less than) variable .The result of AND condition will than perform OR bit operations with logic and shout variable

out variable which uses Mux in order to compare fn with FN\_ADD and FN\_SUB if condition of MUX satisfies adder\_out will be output from variable out otherwise shift\_logic variable will be output

Variable out output is then wired with ALU out output

Variable out is used to output mathematical operations result

If xLen parameter is greater than 32, execute if condition and in that have require function which ensures that if xLen is equals to 64 rest of the code below will execute otherwise it will generate an exceptional error.

If require condition satisfies when condition will execute if dw (data width) is equals to 32 concatenate bits and uses Fill command to make 64 bit output

When loop will make sure that if our data width length is 32 make it 64 bit compatible by using Fill command

Fill command used to replicate bits. In this case it uses 31th bit and Fill it by 32 times to make 64 bit output

