# **Embedded Controller**

Date: 2022-12-23

Author: SeungEung Hwang

Github: repository link

Program: C/C++

IDE/Compiler: Keil uVision 5

OS: WIn11

MCU: STM32F411RE (Nucleo-64)

## **Contents**

```
Embedded Controller
   Contents
   STM 32 Circuit
   Bitwise
    RCC
        RCC Register Table
           RCC_CR
           RCC PLLCFGR
           RCC CFGR
           RCC AHB1ENR
           RCC_APB1ENR
           RCC APB2ENR
       Internal Clock (HSI) for GPIO
        External Clock (HSE) for GPIO
       PLL(HSI) for GPIO
        PLL(HSI) for GPIO
    GPIO digital I/O
        GPIOx Register Table
           GPIOx_MODER
           GPIOx_OTYPER
           GPIOX OSPEEDR
           GPIOx_PUPDR
           GPIOx_IDR
           GPIOx_ODR
           GPIOx_AFRL and GPIOx_AFRH
        Process of GPIOx register initialization
        ecGPIO.c
           void GPIO_init(GPIO_TypeDef *Port, int pin, int mode)
           void GPIO_mode(GPIO_TypeDef *Port, int pin, int mode)
           void GPIO_ospeed(GPIO_TypeDef *Port, int pin, int speed)
           void GPIO_otype(GPIO_TypeDef *Port, int pin, int type)
           void GPIO_pupd(GPIO_TypeDef *Port, int pin, int pupd)
           int GPIO_read(GPIO_TypeDef *Port, int pin)
```

void GPIO\_write(GPIO\_TypeDef \*Port, int pin, int output)

```
void GPIO_in_set(GPIO_TypeDef *Port, int pin, int pupd)
        void GPIO_out_set(GPIO_TypeDef *Port, int pin, int pupd, int speed, int type)
External Interrupt
    EXTI Register Table
        EXTLIMR
        EXTI EMR
        EXTI_RTSR
        EXTI FTSR
        EXTI PR
    ecEXTI.c
        void EXTI init(GPIO TypeDef *Port, int Pin, int trig type, int priority)
        void EXTI enable(uint32 t pin)
        void EXTI disable(uint32 t pin)
        uint32_t is_pending_EXTI(uint32_t pin)
        void clear pending EXTI(uint32 t pin)
System Ticker
    ecSysTick.c
        void SysTick_reset(void)
        uint32_t SysTick_val(void)
        void SysTick enable(void)
        void SysTick disable(void)
TIMER
    ecTIM.c
        void TIM init(TIM TypeDef* TIMx, uint32 t msec)
        void TIM_period_us(TIM_TypeDef *TIMx, uint32_t usec)
        void TIM_period_ms(TIM_TypeDef* TIMx, uint32_t msec)
        void TIM INT init(TIM TypeDef* TIMx, uint32 t msec)
PWM
    ecPWM.c
        void PWM_init(PWM_t *pwm, GPIO_TypeDef *port, int pin, int pupd, int speed, int type ,int dir,
        uint32 t msec)
        void PWM period ms,us(PWM t *pwm, float pulse width us)
        void PWM pulsewidth ms, us(PWM t *pwm, float pulse width ms)
        void PWM duty(PWM t *pwm, float duty)
        void PWM_pinmap(PWM_t *pwm)
Input Caputre
    eclC.c
        void ICAP_init(IC_t *ICx, GPIO_TypeDef *port, int pin)
        void ICAP_setup(IC_t *ICx, int ICn, int edge_type)
        void ICAP_pinmap(IC_t *timer_pin)
Stepper Motor
    ecStepper.c
        preset for stepper motor
        void Stepper_init(GPIO_TypeDef* port1, int pin1, GPIO_TypeDef* port2, int pin2, GPIO_TypeDef*
        port3, int pin3, GPIO_TypeDef* port4, int pin4)
        void Stepper_setSpeed (long whatSpeed, int mode)
        void Stepper_step(int steps, int dir, int mode, long rpm)
        void Stepper_pinOut (uint32_t state, int mode)
        void Stepper stop (void)
UART
    ecUART.c
        preset for UART
        void UART2_init(void)
        void USART write(USART TypeDef * USARTx, uint8 t *buffer, uint32 t nBytes)
        void USART_delay(uint32_t us)
        void USART_begin(USART_TypeDef* USARTx, GPIO_TypeDef* GPIO_TX, int pinTX,
        GPIO_TypeDef* GPIO_RX, int pinRX, int baud)
        void USART init(USART TypeDef* USARTx, int baud)
```

```
ADC
    ADC TIM Table
   INJ ADC TIM Table
   ADC pin map
   ecADC.c
        void ADC_init(GPIO_TypeDef *port, int pin, int trigmode)
        void ADC INJ init(GPIO TypeDef *port, int pin, int trigmode)
        void ADC_TRGO(TIM_TypeDef* TIMx, int msec, int edge)
        void ADC_INJ_TRGO(TIM_TypeDef* TIMx, int msec, int edge)
        void ADC_continue(int contmode)
        void ADC sequence(int length, int *seq)
        void ADC_INJ_sequence(int length, int *seq)
        void ADC_start(void)
        void ADC_INJ_start(void)
        uint32 t is ADC EOC(void)
        uint32 t is ADC OVR(void)
        void clear ADC OVR(void)
        uint32_t is_ADC_JEOC(void)
        void clear_ADC_JEOC(void)
        uint32_t ADC_read()
Function
   ecFunc.c
        void sevensegment_init(void)
        void sevensegment_decoder(uint8_t flag)
        void bitToggle(GPIO_TypeDef* Port, int pin)
        void LED4_toggle(uint8_t flag)
        void bitToggle(GPIO_TypeDef* Port, int pin)
        void LED 4 init(void) for mid term
        void LED_4_decoder(uint8_t flag) for mid term
        void LED_3_init(void) for mid term
        void LED_3_decoder(uint8_t flag) for mid term
Include header
    ecInclude.h
```

# STM 32 Circuit



# **Bitwise**

a: array of register, k: bit number

- write a (high) bit: a | = (1 << k)
- write two bits: a |= (3 << k)
- read one bit: val = (a >> k) & 1
- read 2 bits: val = (a >> k) & 3 [0011]
- clear bit: a &= ~(1 << k)
- **Toggle:** a^= 1 << k (^= is XOR)
- **shift:** n time shift to right is divide by 2^n ex) pin >> 3 == pin / 8

# **RCC**

# **RCC Register Table**

RCC\_CR

#### 6.3.1 RCC clock control register (RCC\_CR)

Address offset: 0x00

Reset value: 0x0000 XX81 where X is undefined.

Access: no wait state, word, half-word and byte access

| 31 | 30   | 29    | 28   | 27            | 26           | 25     | 24    | 23 | 22   | 21       | 20  | 19        | 18         | 17         | 16     |
|----|------|-------|------|---------------|--------------|--------|-------|----|------|----------|-----|-----------|------------|------------|--------|
|    | Rese | erved |      | PLLI2S<br>RDY | PLLI2S<br>ON | PLLRDY | PLLON |    | Rese | erved    |     | CSS<br>ON | HSE<br>BYP | HSE<br>RDY | HSE ON |
|    |      |       |      | r             | rw           | r      | rw    |    |      |          |     | rw        | rw         | r          | rw     |
| 15 | 14   | 13    | 12   | 11            | 10           | 9      | 8     | 7  | 6    | 5        | 4   | 3         | 2          | 1          | 0      |
|    |      |       | HSIC | AL[7:0]       |              |        |       |    | Н    | SITRIM[4 | :0] |           | Res.       | HSI<br>RDY | HSION  |
| r  | r    | r     | r    | r             | r            | r      | r     | rw | rw   | rw       | rw  | rw        |            | r          | rw     |

## RCC\_PLLCFGR

## 6.3.2 RCC PLL configuration register (RCC\_PLLCFGR)

Address offset: 0x04

Reset value: 0x2400 3010

Access: no wait state, word, half-word and byte access.

This register is used to configure the PLL clock outputs according to the formulas:

f<sub>(VCO clock)</sub> = f<sub>(PLL clock input)</sub> × (PLLN / PLLM)

f<sub>(PLL general clock output)</sub> = f<sub>(VCO clock)</sub> / PLLP

f<sub>(USB OTG FS, SDIO)</sub> = f<sub>(VCO clock)</sub> / PLLQ

| 31     | 30   | 29    | 28 | 27    | 26    | 25    | 24    | 23     | 22     | 21       | 20    | 19    | 18    | 17    | 16    |
|--------|------|-------|----|-------|-------|-------|-------|--------|--------|----------|-------|-------|-------|-------|-------|
|        | Rese | rund  |    | PLLQ3 | PLLQ2 | PLLQ1 | PLLQ0 | Reserv | PLLSRC |          | Poor  | rund  |       | PLLP1 | PLLP0 |
|        | Nese | erveu |    | rw    | rw    | rw    | rw    | ed     | rw     | Reserved |       |       |       | rw    | rw    |
| 15     | 14   | 13    | 12 | 11    | 10    | 9     | 8     | 7      | 6      | 5        | 4     | 3     | 2     | 1     | 0     |
| Reserv |      |       |    |       | PLLN  |       |       |        |        | PLLM5    | PLLM4 | PLLM2 | PLLM1 | PLLM0 |       |
| ed     | rw   | rw    | rw | rw    | rw    | rw    | rw    | rw     | rw     | rw       | rw    | rw    | rw    | rw    | rw    |

#### RCC\_CFGR

#### 6.3.3 RCC clock configuration register (RCC\_CFGR)

Address offset: 0x08

Reset value: 0x0000 0000

Access: 0 ≤ wait state ≤ 2, word, half-word and byte access

1 or 2 wait states inserted only if the access occurs during a clock source switch.

| 31 | 30       | 29 | 28      | 27       | 26 | 25       | 24    | 23         | 22   | 21     | 20 | 19   | 18      | 17  | 16  |
|----|----------|----|---------|----------|----|----------|-------|------------|------|--------|----|------|---------|-----|-----|
| МС | 002      | МС | O2 PRE[ | 2:0]     | МС | CO1 PRE[ | 2:0]  | I2SSC<br>R | МС   | 01     |    | R    | TCPRE[4 | :0] |     |
| rw |          | rw | rw      | rw       | rw | rw       | rw    | rw         | rw   |        | rw | rw   | rw      | rw  | rw  |
| 15 | 14       | 13 | 12      | 11       | 10 | 9        | 8     | 7          | 6    | 5      | 4  | 3    | 2       | 1   | 0   |
| P  | PRE2[2:0 | 0] | Р       | PRE1[2:0 | 0] | Book     | erved |            | HPRI | E[3:0] |    | SWS1 | SWS0    | SW1 | SW0 |
| rw | rw       | rw | rw      | rw       | rw | Rese     | erveu | rw         | rw   | rw     | rw | r    | r       | rw  | rw  |

#### RCC\_AHB1ENR

#### 6.3.9 RCC AHB1 peripheral clock enable register (RCC\_AHB1ENR)

Address offset: 0x30

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.



#### RCC\_APB1ENR

# 6.3.11 RCC APB1 peripheral clock enable register (RCC\_APB1ENR)

Address offset: 0x40

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31         | 30         | 29   | 28        | 27         | 26   | 25    | 24 | 23         | 22         | 21         | 20 | 19         | 18         | 17           | 16            |
|------------|------------|------|-----------|------------|------|-------|----|------------|------------|------------|----|------------|------------|--------------|---------------|
|            | Reserved   | ı    | PWR<br>EN |            | Rese | erved |    | I2C3<br>EN | I2C2<br>EN | I2C1<br>EN |    | Reserved   |            | USART2<br>EN | Reser-<br>ved |
|            |            |      | rw        |            |      |       |    | rw         | rw         | rw         |    |            |            | rw           | veu           |
| 15         | 14         | 13   | 12        | 11         | 10   | 9     | 8  | 7          | 6          | 5          | 4  | 3          | 2          | 1            | 0             |
| SPI3<br>EN | SPI2<br>EN | Rese | erved     | WWDG<br>EN |      |       | F  | Reserved   |            |            |    | TIM5<br>EN | TIM4<br>EN | TIM3<br>EN   | TIM2<br>EN    |
| rw         | rw         |      |           | rw         |      |       |    |            |            |            |    | rw         | rw         | rw           | rw            |

#### RCC\_APB2ENR

# 6.3.12 RCC APB2 peripheral clock enable register (RCC\_APB2ENR)

Address offset: 0x44

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31            | 30            | 29     | 28         | 27         | 26       | 25  | 24         | 23   | 22    | 21           | 20           | 19            | 18          | 17          | 16         |
|---------------|---------------|--------|------------|------------|----------|-----|------------|------|-------|--------------|--------------|---------------|-------------|-------------|------------|
|               |               |        |            | F          | Reserved |     |            |      |       |              | SPI5EN       | Reser-<br>ved | TIM11<br>EN | TIM10<br>EN | TIM9<br>EN |
|               |               |        |            |            |          |     |            |      |       |              | rw           | ğ             | rw          | rw          | rw         |
| 15            | 14            | 13     | 12         | 11         | 10       | 9   | 8          | 7    | 6     | 5            | 4            | 3             | 2           | 1           | 0          |
| Reser-<br>ved | SYSCF<br>G EN | SPI4EN | SPI1<br>EN | SDIO<br>EN | Reser    | ved | ADC1<br>EN | Rese | erved | USART6<br>EN | USART1<br>EN |               | Reserved    | l           | TIM1<br>EN |
| VCu           | rw            | rw     | rw         | rw         |          |     | rw         |      |       | rw           | rw           |               |             |             | rw         |

# Internal Clock (HSI) for GPIO

- 1. Enable HSI and choose as SYSCLK source
  - Enable HSI: (RCC->CR: HSION=1)
  - Wait until HSI is stable and ready: (RCC->CR: HSIRDY? 1)
  - Choose the system clock switch: (RCC->CFGR: SW = 00)
  - Check if the selected source is correct: (RCC->CFGR: SWS ? 00)
- 2. Configure HSI (optional)
  - Calibration for RC oscillator: (RCC->CR: HSICAL, HSITRIM)
- 3. Configure APB/AHB Prescaler (optional)
  - Change Prescaler: RCC->CFGR: HPRE, PPRE
- 4. Enable GPIOx clock(AHB1ENR)
  - Enable (RCC\_AHB1ENR) for PORTx

```
void RCC_HSI_init() {
   // Enable High Speed Internal Clock (HSI = 16 MHz)
   //RCC->CR |= ((uint32_t)RCC_CR_HSION);
   // RCC->CR |= RCC_CR_HSION;
   RCC \rightarrow CR \mid = 0 \times 00000001U;
   // wait until HSI is ready
   //while ( (RCC->CR \& (uint32_t) RCC_CR_HSIRDY) == 0 ) {;}
   while ( (RCC->CR \& 0x00000002U) == 0 ) {;}
   // Select HSI as system clock source
                                             // not essential
   RCC->CFGR &= (uint32_t)(~RCC_CFGR_SW);
   as system clock
   // Wait till HSI is used as system clock source
   while ((RCC->CFGR & (uint32_t)RCC_CFGR_SWS) != 0 );
       EC_SYSCLK=16000000;
}
```

# **External Clock (HSE) for GPIO**

- 1. Enable HSI and choose as SYSCLK source
  - Enable HSE: (RCC->CR: HSEON=1)
  - Wait until HSE is stable and ready: (RCC->CR: HSERDY? 1)
  - Choose the system clock switch : (RCC->CFGR: SW = 01)
  - Check if the selected source is correct: (RCC->CFGR: SWS ? 01)
- 2. Enable GPIOx clock(AHB1ENR)
  - Enable (RCC\_AHB1ENR) for PORTx

```
void RCC_HSE_init(){

// HSE on
RCC->CR |= RCC_CR_HSEON;
```

# PLL(HSI) for GPIO

- 1. Enable either (HSI, or HSE) for PLL and Choose PLL for System Clock
  - Enable HSI: (RCC->CR: HSION=1)
  - Wait until HSI is stable: (RCC->CR: HSIRDY? 1)
  - Choose PLL for system clock switch : (RCC->CFGR : SW = 10)
  - Check if PLL selection is correct: (RCC->CFGR: SWS? 10)
- 2. Select the clock source for PLL
  - Select the PLL source(HSI or HSE): (RCC->PLLCFGR: PLLSRC= 0 or 1)
- 3. (Optional)Configure PLL parameters
  - Select (M/N/P): (RCC->PLLCFGR: PLLM, PLLN, ...) make 84MHz from 16MHz
- 4. Enable PLL
  - Enable main PLL: (RCC->CR: PLLON=1), (RCC->CR: PLLRDY?0)
- 5. (Optional)Configure APB/AHB Prescaler
  - Change Prescaler: (RCC->CFGR: HPRE, PPRE)
- 6. Enable GPIOx clock(AHB1ENR)
  - Enable (RCC\_AHB1ENR) for PORTx

```
void RCC_PLL_init() {
    // To correctly read data from FLASH memory, the number of wait states
(LATENCY)

// must be correctly programmed according to the frequency of the CPU clock
// (HCLK) and the supply voltage of the device.
FLASH->ACR &= ~FLASH_ACR_LATENCY;
FLASH->ACR |= FLASH_ACR_LATENCY_2WS;

// Enable the Internal High Speed oscillator (HSI)
RCC->CR |= RCC_CR_HSION;
while((RCC->CR & RCC_CR_HSIRDY) == 0);

// Disable PLL for configuration
RCC->CR &= ~RCC_CR_PLLON;

// Select clock source to PLL
RCC->PLLCFGR &= ~RCC_PLLCFGR_PLLSRC; // Set source for PLL: clear
bits
```

```
RCC->PLLCFGR |= RCC_PLLCFGR_PLLSRC_HSI; // Set source for PLL: 0 =HSI, 1 =
HSE
   // Make PLL as 84 MHz
    // f(VCO clock) = f(PLL clock input) * (PLLN / PLLM) = 16MHz * 84/8 = 168
MH7
   // f(PLL_R) = f(VCO clock) / PLLP = 168MHz/2 = 84MHz
   RCC->PLLCFGR = (RCC->PLLCFGR & ~RCC_PLLCFGR_PLLN) | 84U << 6;
   RCC->PLLCFGR = (RCC->PLLCFGR & ~RCC_PLLCFGR_PLLM) | 8U ;
    RCC->PLLCFGR &= ~RCC_PLLCFGR_PLLP; // 00: PLLP = 2, 01: PLLP = 4, 10: PLLP
= 6, 11: PLLP = 8
   // Enable PLL after configuration
   RCC->CR = RCC_CR_PLLON;
   while((RCC->CR & RCC_CR_PLLRDY)>>25 != 0);
   // Select PLL as system clock
   RCC->CFGR &= ~RCC_CFGR_SW;
   RCC->CFGR |= RCC_CFGR_SW_PLL;
   // Wait until System Clock has been selected
   while ((RCC->CFGR & RCC_CFGR_SWS) != 8UL);
   // The maximum frequency of the AHB and APB2 is 100MHz,
    // The maximum frequency of the APB1 is 50 MHz.
   RCC->CFGR &= ~RCC_CFGR_HPRE;
                                  // AHB prescaler = 1; SYSCLK not divided
(84MHz)
    RCC->CFGR &= ~RCC_CFGR_PPRE1;
                                      // APB high-speed prescaler (APB1) = 2,
   RCC->CFGR |= RCC_CFGR_PPRE1_2;
HCLK divided by 2 (42MHz)
   RCC->CFGR &= ~RCC_CFGR_PPRE2; // APB high-speed prescaler (APB2) = 1,
HCLK not divided (84MHz)
   EC_SYSCLK=84000000;
}
```

# PLL(HSI) for GPIO

- 1. Enable either (HSI, or HSE) for PLL and Choose PLL for System Clock
  - Enable HSE: (RCC->CR: HSEON=1)
  - Wait until HSE is stable: (RCC->CR: HSERDY? 1)
  - Choose PLL for system clock switch: (RCC->CFGR: SW = 10)
  - Check if PLL selection is correct: (RCC->CFGR: SWS? 10)
- 2. Select the clock source for PLL
  - Select the PLL source(HSE): (RCC->PLLCFGR : PLLSRC= 0 or 1)
- 3. (Optional)Configure PLL parameters
  - Select (M/N/P): (RCC->PLLCFGR: PLLM, PLLN, ...) make 84MHz from 8MHz
- 4. Enable PLL
  - Enable main PLL: (RCC->CR: PLLON=1), (RCC->CR: PLLRDY?0)
- 5. (Optional)Configure APB/AHB Prescaler
  - Change Prescaler: (RCC->CFGR: HPRE, PPRE)
- 6. Enable GPIOx clock(AHB1ENR)

```
void RCC_PLL_HSE_init() {
   // To correctly read data from FLASH memory, the number of wait states
(LATENCY)
 // must be correctly programmed according to the frequency of the CPU clock
  // (HCLK) and the supply voltage of the device.
   FLASH->ACR &= ~FLASH_ACR_LATENCY;
   FLASH->ACR |= FLASH_ACR_LATENCY_2WS;
   // Enable the Internal High Speed oscillator (HSI)
   RCC->CR |= RCC_CR_HSEON;
   while((RCC->CR & RCC_CR_HSERDY) == 0);
   // Disable PLL for configuration
   RCC->CR &= ~RCC_CR_PLLON;
   // Select clock source to PLL
   RCC->PLLCFGR &= ~RCC_PLLCFGR_PLLSRC; // Set source for PLL: clear
bits
   RCC->PLLCFGR |= RCC_PLLCFGR_PLLSRC_HSE; // Set source for PLL: 0 =HSI, 1 =
HSE
   // Make PLL as 84 MHz
   // f(VCO clock) = f(PLL clock input) * (PLLN / PLLM) = 8MHz * 84/4 = 168 MHz
   // f(PLL_R) = f(VCO clock) / PLLP = 168MHz/2 = 84MHz
   RCC->PLLCFGR = (RCC->PLLCFGR & ~RCC_PLLCFGR_PLLN) | 84U << 6;
   RCC->PLLCFGR = (RCC->PLLCFGR & ~RCC_PLLCFGR_PLLM) | 4U ;
    RCC->PLLCFGR &= ~RCC_PLLCFGR_PLLP; // 00: PLLP = 2, 01: PLLP = 4, 10: PLLP
= 6, 11: PLLP = 8
   // Enable PLL after configuration
    while((RCC->CR & RCC_CR_PLLRDY)>>25 != 0);
    // Select PLL as system clock
    RCC->CFGR &= ~RCC_CFGR_SW;
    RCC->CFGR |= RCC_CFGR_SW_PLL;
   // Wait until System Clock has been selected
   while ((RCC->CFGR & RCC_CFGR_SWS) != 8UL);
    // The maximum frequency of the AHB and APB2 is 100MHz,
   // The maximum frequency of the APB1 is 50 MHz.
   RCC->CFGR &= ~RCC_CFGR_HPRE;  // AHB prescaler = 1; SYSCLK not divided
(84MHz)
    RCC->CFGR &= ~RCC_CFGR_PPRE1;
    RCC->CFGR |= RCC_CFGR_PPRE1_2;  // APB high-speed prescaler (APB1) = 2,
HCLK divided by 2 (42MHz)
   RCC->CFGR &= ~RCC_CFGR_PPRE2;
                                     // APB high-speed prescaler (APB2) = 1,
HCLK not divided (84MHz)
   EC_SYSCLK=84000000;
}
```

# **GPIO** digital I/O

# **GPIOx Register Table**

#### **GPIOx\_MODER**

#### 8.4.1 GPIO port mode register (GPIOx\_MODER) (x = A..E and H)

Address offset: 0x00

Reset values:

- 0xA800 0000 for port A
- 0x0000 0280 for port B
- 0x0000 0000 for other ports

| 31   | 30                      | 29    | 28       | 27    | 26       | 25    | 24       | 23   | 22       | 21    | 20       | 19   | 18      | 17   | 16      |
|------|-------------------------|-------|----------|-------|----------|-------|----------|------|----------|-------|----------|------|---------|------|---------|
| MODE | R15[1:0]                | MODER | R14[1:0] | MODER | R13[1:0] | MODER | R12[1:0] | MODE | R11[1:0] | MODER | R10[1:0] | MODE | R9[1:0] | MODE | R8[1:0] |
| rw   | rw                      | rw    | rw       | rw    | rw       | rw    | rw       | rw   | rw       | rw    | rw       | rw   | rw      | rw   | rw      |
| 15   | 14                      | 13    | 12       | 11    | 10       | 9     | 8        | 7    | 6        | 5     | 4        | 3    | 2       | 1    | 0       |
| MODE | MODER7[1:0] MODER6[1:0] |       | R6[1:0]  | MODE  | R5[1:0]  | MODE  | R4[1:0]  | MODE | R3[1:0]  | MODE  | R2[1:0]  | MODE | R1[1:0] | MODE | R0[1:0] |
| rw   | rw                      | rw    | rw       | rw    | rw       | rw    | rw       | rw   | rw       | rw    | rw       | rw   | rw      | rw   | rw      |

#### **GPIOx\_OTYPER**

# 8.4.2 GPIO port output type register (GPIOx\_OTYPER) (x = A..E and H)

Address offset: 0x04

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25  | 24  | 23     | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
|------|------|------|------|------|------|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|
|      |      |      |      |      |      |     | Res | served |     |     |     |     |     |     |     |
| 15   | 14   | 13   | 12   | 11   | 10   | 9   | 8   | 7      | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| OT15 | OT14 | OT13 | OT12 | OT11 | OT10 | ОТ9 | ОТ8 | OT7    | OT6 | OT5 | OT4 | OT3 | OT2 | OT1 | ОТ0 |
| rw   | rw   | rw   | rw   | rw   | rw   | rw  | rw  | rw     | rw  | rw  | rw  | rw  | rw  | rw  | rw  |

#### **GPIOx\_OSPEEDR**

# 8.4.3 GPIO port output speed register (GPIOx\_OSPEEDR) (x = A..E and H)

Address offset: 0x08

Reset values:

- 0x0C00 0000 for port A
- 0x0000 00C0 for port B
- 0x0000 0000 for other ports

| 31    | 30           | 29    | 28           | 27    | 26                    | 25 | 24           | 23           | 22           | 21    | 20           | 19         | 18          | 17 | 16          |
|-------|--------------|-------|--------------|-------|-----------------------|----|--------------|--------------|--------------|-------|--------------|------------|-------------|----|-------------|
|       | EDR15<br>:0] |       | EDR14<br>:0] |       | EDR13<br>:0]          |    | EDR12<br>:0] | OSPEI<br>[1: | EDR11<br>:0] |       | EDR10<br>:0] | OSPE<br>[1 |             |    | EDR8<br>:0] |
| rw    | rw           | rw    | rw           | rw    | rw                    | rw | rw           | rw           | rw           | rw    | rw           | rw         | rw          | rw | rw          |
| 15    | 14           | 13    | 12           | 11    | 10                    | 9  | 8            | 7            | 6            | 5     | 4            | 3          | 2           | 1  | 0           |
| OSPEE | DR7[1:0]     | OSPEE | DR6[1:0]     | OSPEE | OSPEEDR5[1:0] OSPEEDR |    | DR4[1:0]     | OSPEE        | DR3[1:0]     | OSPEE | DR2[1:0]     | OSPE<br>[1 | EDR1<br>:0] |    | EDR0<br>0]  |
| rw    | rw           | rw    | rw           | rw    | rw                    | rw | rw           | rw           | rw           | rw    | rw           | rw         | rw          | rw | rw          |

#### **GPIOX PUPDR**

# 8.4.4 GPIO port pull-up/pull-down register (GPIOx\_PUPDR) (x = A..E and H)

Address offset: 0x0C

Reset values:

0x6400 0000 for port A0x0000 0100 for port B

• 0x0000 0000 for other ports

| 31    | 30       | 29    | 28       | 27    | 26       | 25    | 24       | 23    | 22       | 21    | 20       | 19    | 18      | 17    | 16      |
|-------|----------|-------|----------|-------|----------|-------|----------|-------|----------|-------|----------|-------|---------|-------|---------|
| PUPDF | R15[1:0] | PUPDF | R14[1:0] | PUPDF | R13[1:0] | PUPDF | R12[1:0] | PUPDF | R11[1:0] | PUPDF | R10[1:0] | PUPDI | R9[1:0] | PUPDE | R8[1:0] |
| rw    | rw       | rw    | rw      | rw    | rw      |
| 15    | 14       | 13    | 12       | 11    | 10       | 9     | 8        | 7     | 6        | 5     | 4        | 3     | 2       | 1     | 0       |
| PUPDI | R7[1:0]  | PUPDI | R6[1:0]  | PUPDI | R5[1:0]  | PUPDI | R4[1:0]  | PUPDI | R3[1:0]  | PUPDI | R2[1:0]  | PUPDI | R1[1:0] | PUPDI | R0[1:0] |
| rw    | rw       | rw    | rw      | rw    | rw      |

#### **GPIOx\_IDR**

# 8.4.5 GPIO port input data register (GPIOx\_IDR) (x = A..E and H)

Address offset: 0x10

Reset value: 0x0000 XXXX (where X means undefined)

| 31    | 30    | 29    | 28    | 27    | 26    | 25   | 24   | 23     | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|-------|-------|-------|-------|-------|-------|------|------|--------|------|------|------|------|------|------|------|
|       |       |       |       |       |       |      | Res  | served |      |      |      |      |      |      |      |
| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7      | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| IDR15 | IDR14 | IDR13 | IDR12 | IDR11 | IDR10 | IDR9 | IDR8 | IDR7   | IDR6 | IDR5 | IDR4 | IDR3 | IDR2 | IDR1 | IDR0 |
| r     | r     | r     | r     | r     | r     | r    | r    | r      | r    | r    | r    | r    | r    | r    | r    |

#### GPIOx\_ODR

## 8.4.6 GPIO port output data register (GPIOx\_ODR) (x = A..E and H)

Address offset: 0x14

Reset value: 0x0000 0000

| 31    | 30    | 29    | 28    | 27    | 26    | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
|       |       |       |       |       |       |      | Rese | rved |      |      |      |      |      |      |      |
| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| ODR15 | ODR14 | ODR13 | ODR12 | ODR11 | ODR10 | ODR9 | ODR8 | ODR7 | ODR6 | ODR5 | ODR4 | ODR3 | ODR2 | ODR1 | ODR0 |
| rw    | rw    | rw    | rw    | rw    | rw    | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   |

#### **GPIOx\_AFRL** and **GPIOx\_AFRH**

using at PWM

#### 8.4.9 GPIO alternate function low register (GPIOx\_AFRL) (x = A..E and H)

Address offset: 0x20 Reset value: 0x0000 0000

| rw | rw                    | rw     | rw | rw | rw   | rw     | rw | rw   | rw     | rw     | rw | ď    | ľ       | rw      | rw |
|----|-----------------------|--------|----|----|------|--------|----|------|--------|--------|----|------|---------|---------|----|
|    | AFRL3[3:0] AFRL2[3:0] |        |    |    |      |        |    | AFRL | 1[3:0] |        |    | AFRL | .0[3:0] |         |    |
| 15 | 14                    | 13     | 12 | 11 | 10   | 9      | 8  | 7    | 6      | 5      | 4  | 3    | 2       | 1       | 0  |
| rw | rw                    | rw     | rw | rw | rw   | rw     | rw | rw   | rw     | rw     | rw | rw   | rw      | rw      | rw |
|    | AFRL                  | 7[3:0] |    |    | AFRL | 6[3:0] |    |      | AFRL   | 5[3:0] |    |      | AFRL    | .4[3:0] |    |
| 31 | 30                    | 29     | 28 | 27 | 26   | 25     | 24 | 23   | 22     | 21     | 20 | 19   | 18      | 17      | 16 |

# 8.4.10 GPIO alternate function high register (GPIOx\_AFRH) (x = A..E and H)

Address offset: 0x24

Reset value: 0x0000 0000

| 31 | 30   | 29      | 28 | 27          | 26    | 25      | 24 | 23         | 22   | 21      | 20 | 19          | 18 | 17 | 16 |  |
|----|------|---------|----|-------------|-------|---------|----|------------|------|---------|----|-------------|----|----|----|--|
|    | AFRH | 15[3:0] |    |             | AFRH′ | 14[3:0] |    |            | AFRH | 13[3:0] |    | AFRH12[3:0] |    |    |    |  |
| rw | rw   | rw      | rw | rw          | rw    | rw      | rw | rw         | rw   | rw      | rw | rw          | rw | rw | rw |  |
| 15 | 14   | 13      | 12 | 11          | 10    | 9       | 8  | 7          | 6    | 5       | 4  | 3           | 2  | 1  | 0  |  |
|    | AFRH | 11[3:0] |    | AFRH10[3:0] |       |         |    | AFRH9[3:0] |      |         |    | AFRH8[3:0]  |    |    |    |  |
| rw | rw   | rw      | rw | rw          | rw    | rw      | rw | rw         | rw   | rw      | rw | rw          | rw | rw | rw |  |

# **Process of GPIOx register initialization**

#### · output setting

- Enable Peripheral Clock (AHB1ENR)
- Configure as Digital Output (MODER)
- Configure pull-up/down resistors (PUPDR)
- For Output: Configure Output Type (OTYPE)
- For Output: Configure Output Speed (**OSPEEDR**)
- input setting
  - Enable Peripheral Clock (AHB1ENR)
  - Configure as Digital Output (MODER)
  - Configure pull-up/down resistors (PUPDR)
  - Input Data (IDR)

#### ecGPIO.c

#### void GPIO\_init(GPIO\_TypeDef \*Port, int pin, int mode)

This function is initialize of GPIO. It has three parameters, GPIO Port, pin number and mode. After choose the port, it goes enable of each port. End of the **GPIO\_init** is **GPIO\_mode**.

```
void GPIO_init(GPIO_TypeDef *Port, int pin, int mode) {
   if (Port == GPIOA)
       RCC_GPIOA_enable();

if (Port == GPIOB)
       RCC_GPIOB_enable();

if (Port == GPIOC)
       RCC_GPIOC_enable();
```

```
if (Port == GPIOD)
    RCC_GPIOA_enable();

if (Port == GPIOE)
    RCC_GPIOB_enable();

GPIO_mode(Port, pin, mode);
}
```

## void GPIO\_mode(GPIO\_TypeDef \*Port, int pin, int mode)

**GPIO** has 4 state of mode. **Port -> MODER** consist 2-bits.

Input and Output are Digital signal, AlterFunc use at PWM signal and Analog

```
// Input(00), Output(01), AlterFunc(10), Analog(11)
void GPIO_mode(GPIO_TypeDef *Port, int pin, int mode){
   Port->MODER &= ~(3UL<<(2*pin));
   Port->MODER |= mode <<(2*pin);
}</pre>
```

## void GPIO\_ospeed(GPIO\_TypeDef \*Port, int pin, int speed)

We can select the 4 types of speed at **GPIO Speed** . **GPIO\_ospeed** consist 2-bits.

```
// Low speed (00), Medium speed (01), Fast speed (10), High speed (11)
void GPIO_ospeed(GPIO_TypeDef *Port, int pin, int speed){
   Port->OSPEEDR &= ~(3UL << (pin * 2));
   Port->OSPEEDR |= speed << (pin * 2);
}</pre>
```

## void GPIO\_otype(GPIO\_TypeDef \*Port, int pin, int type)

Output push-pull is using internal power source and Output open drain is using external power source.

```
// GPIO Output Type: Output push-pull (0, reset), Output open drain (1)
void GPIO_otype(GPIO_TypeDef *Port, int pin, int type){
    Port -> OTYPER &= ~(1UL << pin);
    Port -> OTYPER |= (type << pin);
}</pre>
```

#### void GPIO\_pupd(GPIO\_TypeDef \*Port, int pin, int pupd)

Pull up - pull down is prevent the "floating"

pull up circuit은 스위치를 누르지 않으면 5V로 인식 HIGH, 누르면 Input에서 LOW로 인식한다.

pull down circuit은 스위치를 누르지 않으면 GND인식 LOW, 누르면 HIGH로 인식

```
// GPIO Push-Pull : No pull-up, pull-down (00), Pull-up (01), Pull-down (10),
Reserved (11)
void GPIO_pupd(GPIO_TypeDef *Port, int pin, int pupd){
    Port->PUPDR &= ~(3UL << (pin * 2));
    Port->PUPDR |= (pupd << (pin * 2));
}</pre>
```

#### int GPIO\_read(GPIO\_TypeDef \*Port, int pin)

```
int GPIO_read(GPIO_TypeDef *Port, int pin){
    // 0 or 1만 읽기 위해서 사용하는 방법
    return ((Port -> IDR) >> pin) & 1UL;
}
```

## void GPIO\_write(GPIO\_TypeDef \*Port, int pin, int output)

```
void GPIO_write(GPIO_TypeDef *Port, int pin, int output){
    if(output == 1)
        Port->ODR |= (1UL << pin);
    else
        Port->ODR &= ~(1UL << pin);
}</pre>
```

## void GPIO\_in\_set(GPIO\_TypeDef \*Port, int pin, int pupd)

**GPIO** input setting

set port, pin number, pull up pull down

```
void GPIO_in_set(GPIO_TypeDef *Port, int pin, int pupd){
    GPIO_init(Port, pin, INPUT);
    GPIO_pupd(Port, pin, pupd);
}
```

# void GPIO\_out\_set(GPIO\_TypeDef \*Port, int pin, int pupd, int speed, int type)

**GPIO** output setting

set port, pin number, pull up pull down, speed, pushpull

# **External Interrupt**

# **EXTI Register Table**

#### **EXTI\_IMR**

### 10.3.1 Interrupt mask register (EXTI\_IMR)

Address offset: 0x00

Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27      | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18  | 17  | 16  |
|------|------|------|------|---------|------|------|------|------|------|------|------|------|-----|-----|-----|
|      |      |      |      | Reserve | 4    | MR22 | MR21 | Rese | nyed | MR18 | MR17 | MR16 |     |     |     |
|      |      |      |      | Reserve | u    | rw   | rw   | Rese | rveu | rw   | rw   | rw   |     |     |     |
| 15   | 14   | 13   | 12   | 11      | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2   | 1   | 0   |
| MR15 | MR14 | MR13 | MR12 | MR11    | MR10 | MR9  | MR8  | MR7  | MR6  | MR5  | MR4  | MR3  | MR2 | MR1 | MR0 |
| rw   | rw   | rw   | rw   | rw      | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw  | rw  | rw  |

#### **EXTI\_EMR**

#### 10.3.2 Event mask register (EXTI\_EMR)

Address offset: 0x04 Reset value: 0x0000 0000

| 31   | 30       | 29   | 28   | 27       | 26   | 25  | 24  | 23  | 22   | 21   | 20       | 19    | 18   | 17   | 16   |
|------|----------|------|------|----------|------|-----|-----|-----|------|------|----------|-------|------|------|------|
|      |          |      |      | December | 4    |     |     |     | MR22 | MR21 | Door     | n rad | MR18 | MR17 | MR16 |
|      | Reserved |      |      |          |      |     |     |     |      |      | Reserved |       | rw   | rw   | rw   |
| 15   | 14       | 13   | 12   | 11       | 10   | 9   | 8   | 7   | 6    | 5    | 4        | 3     | 2    | 1    | 0    |
| MR15 | MR14     | MR13 | MR12 | MR11     | MR10 | MR9 | MR8 | MR7 | MR6  | MR5  | MR4      | MR3   | MR2  | MR1  | MR0  |
| rw   | rw       | rw   | rw   | rw       | rw   | rw  | rw  | rw  | rw   | rw   | rw       | rw    | rw   | rw   | rw   |

#### **EXTI\_RTSR**

# 10.3.3 Rising trigger selection register (EXTI\_RTSR)

Address offset: 0x08 Reset value: 0x0000 0000

| 31   | 30       | 29   | 28   | 27      | 26   | 25  | 24  | 23  | 22   | 21   | 20   | 19    | 18   | 17   | 16   |
|------|----------|------|------|---------|------|-----|-----|-----|------|------|------|-------|------|------|------|
|      |          |      |      | Decenie | 4    |     |     |     | TR22 | TR21 | Rese | nuad  | TR18 | TR17 | TR16 |
|      | Reserved |      |      |         |      |     |     |     |      |      | Rest | erveu | rw   | rw   | rw   |
| 15   | 14       | 13   | 12   | 11      | 10   | 9   | 8   | 7   | 6    | 5    | 4    | 3     | 2    | 1    | 0    |
| TR15 | TR14     | TR13 | TR12 | TR11    | TR10 | TR9 | TR8 | TR7 | TR6  | TR5  | TR4  | TR3   | TR2  | TR1  | TR0  |
| rw   | rw       | rw   | rw   | rw      | rw   | rw  | rw  | rw  | rw   | rw   | rw   | rw    | rw   | rw   | rw   |

#### **EXTI FTSR**

#### 10.3.4 Falling trigger selection register (EXTI\_FTSR)

Address offset: 0x0C Reset value: 0x0000 0000

| 31   | 30       | 29   | 28   | 27      | 26   | 25  | 24  | 23  | 22   | 21   | 20       | 19     | 18   | 17   | 16   |
|------|----------|------|------|---------|------|-----|-----|-----|------|------|----------|--------|------|------|------|
|      |          |      |      | Poconyo | 4    |     |     |     | TR22 | TR21 | Pose     | nr.cod | TR18 | TR17 | TR16 |
|      | Reserved |      |      |         |      |     |     |     |      |      | Reserved |        | rw   | rw   | rw   |
| 15   | 14       | 13   | 12   | 11      | 10   | 9   | 8   | 7   | 6    | 5    | 4        | 3      | 2    | 1    | 0    |
| TR15 | TR14     | TR13 | TR12 | TR11    | TR10 | TR9 | TR8 | TR7 | TR6  | TR5  | TR4      | TR3    | TR2  | TR1  | TR0  |
| rw   | rw       | rw   | rw   | rw      | rw   | rw  | rw  | rw  | rw   | rw   | rw       | rw     | rw   | rw   | rw   |

#### EXTI\_PR

#### 10.3.6 Pending register (EXTI\_PR)

Address offset: 0x14 Reset value: undefined

| 31    | 30       | 29    | 28    | 27      | 26    | 25    | 24    | 23    | 22    | 21    | 20       | 19    | 18    | 17    | 16    |
|-------|----------|-------|-------|---------|-------|-------|-------|-------|-------|-------|----------|-------|-------|-------|-------|
|       |          |       |       | Decenie | 4     |       |       |       | PR22  | PR21  | Door     | nuod  | PR18  | PR17  | PR16  |
|       | Reserved |       |       |         |       |       |       |       |       |       | Reserved |       | rc_w1 | rc_w1 | rc_w1 |
| 15    | 14       | 13    | 12    | 11      | 10    | 9     | 8     | 7     | 6     | 5     | 4        | 3     | 2     | 1     | 0     |
| PR15  | PR14     | PR13  | PR12  | PR11    | PR10  | PR9   | PR8   | PR7   | PR6   | PR5   | PR4      | PR3   | PR2   | PR1   | PR0   |
| rc_w1 | rc_w1    | rc_w1 | rc_w1 | rc_w1   | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1 | rc_w1    | rc_w1 | rc_w1 | rc_w1 | rc_w1 |

#### ecEXTI.c

#### void EXTI\_init(GPIO\_TypeDef \*Port, int Pin, int trig\_type, int priority)

- 1. Go to SYSCFG peripheral and clock enable
- 2. Select the port
- 3. Select the pin at **EXTI\_CR**
- 4. Choose the Falling or Rising at FTSR or RTSR
- 5. Interrupt enable IMR
- 6. Array address allocation at EXTI\_IRQn 0~4, 5~9 and 10 ~ 15
- 7. Priority of pending allocation
- 8. EXTI enable

```
void EXTI_init(GPIO_TypeDef *Port, int Pin, int trig_type, int priority){

// SYSCFG peripheral clock enable
RCC->APB2ENR |= RCC_APB2ENR_SYSCFGEN;

// Connect External Line to the GPIO
unsigned int EXTICR_port;
// 미리 지정되어 있는 포트의 일반화 번호들이다
if (Port == GPIOA) EXTICR_port = 0;
else if (Port == GPIOB) EXTICR_port = 1;
else if (Port == GPIOC) EXTICR_port = 2;
```

```
else if (Port == GPIOD) EXTICR_port = 3;
   else
                      EXTICR_port = 4;
   /* SYSCFG->EXTICR[BUTTON_PIN/4] &= ~SYSCFG_EXTICR4_EXTI13; //~15<<(4*
(pin%4))*/
   SYSCFG->EXTICR[Pin/4] &= \sim (15UL << (4*(Pin%4))); // clear 4 bits
   슨 포트인지 일반화
   // Configure Trigger edge
   if (trig_type == FALL) EXTI->FTSR |= (1UL << Pin); // Falling trigger</pre>
enable.
   else if (trig_type == RISE) EXTI->RTSR |= (1UL << Pin); // Rising trigger
   enable
      EXTI->RTSR |= (1UL << Pin);</pre>
      EXTI->FTSR |= (1UL << Pin);</pre>
   }
   // Configure Interrupt Mask (Interrupt enabled)
   EXTI->IMR |= (1UL << Pin); // not masked, 왜 not masked 였지?
   // NVIC(IRQ) Setting
   uint8_t EXTI_IRQn = 0;
  if (Pin < 5) EXTI_IRQn = Pin + 6;</pre>
                                      // EXTIO이 6번 핀을 가
지고 있다. EXTI4 는 10번 핀에 할당되어 있다.
   else if (Pin < 10) EXTI_IRQn = EXTI9_5_IRQn; // 5~9번핀일 때 EXTI9_5_IRQn ->
23번핀에 할당
                                                    // 10 ~ 15번 핀
   else
               EXTI_IRQn = EXTI15_10_IRQn;
40번 할당
   NVIC_SetPriority(EXTI_IRQn, priority); // NVIC sets the order of execution
according to prior
   NVIC_EnableIRQ(EXTI_IRQn); // EXTI IRQ enable
}
```

#### void EXTI enable(uint32 t pin)

#### void EXTI\_disable(uint32\_t pin)

#### uint32\_t is\_pending\_EXTI(uint32\_t pin)

This function is return 1 or 0. EXTI로 지정한 pin 에서 signal이 들어오면 pending structure에서 비교를 하여 if 문 안의 조건을 실행할지 말지 결정한다

#### void clear\_pending\_EXTI(uint32\_t pin)

You have to use this code after the Interrupt was began. If it does not use will gives huge error.

# **System Ticker**

# ecSysTick.c

systick is also interrupt, but it is down count system. And Systick's pending order is subordinate.

```
void SysTick_init(uint32_t msec){
   // SysTick Control and Status Register
   // Disable SysTick IRQ and SysTick Counter
   SysTick_disable();
   // Select processor clock
   // 1 = processor clock; 0 = external clock
   SysTick->CTRL |= SysTick_CTRL_CLKSOURCE_Msk;
   // SysTick Reload Value Register
   SysTick->LOAD = (MCU_CLK_PLL / (1000)) * msec - 1;
                                                                          //
1ms, for HSI PLL = 84MHz.
   // SysTick Current Value Register
   SysTick_reset();
   // Enables SysTick exception request " 이거 이해가 잘 안간다"
   // 0 = Counting down to zero does not assert the SysTick exception request
   // 1 = counting down to zero asserts the SysTick exception request
   SysTick->CTRL |= SysTick_CTRL_TICKINT_Msk;
   // Enable SysTick IRQ and SysTick Timer
   SysTick_enable();
   NVIC_SetPriority(SysTick_IRQn, 16); // Set Priority to 16
                                 // Enable interrupt in NVIC
   NVIC_EnableIRQ(SysTick_IRQn);
}
```

#### Down count delay set

```
void SysTick_Handler(void){
    SysTick_counter();
}

void SysTick_counter(void){
    TimeDelay--;
}

void Delay (uint32_t nTime){

    TimeDelay = nTime; //setup
    while(TimeDelay != 0);
}
```

## void SysTick\_reset(void)

set the VAL value goes to 0

```
// SysTick -> VAL에서 VAL이 0이 되면 feedback loop에서 reload 값으로 다시 돌아간다 
// SysTick을 초기화시키는 방식 -> 다운 클락이기 때문에 가능한 방법이고 
void SysTick_reset(void) { 
 SysTick->VAL = 0;  // if VAL is 0, VAL will update Reroad value 
}
```

#### uint32\_t SysTick\_val(void)

check the current VAL value

```
uint32_t SysTick_val(void) {
   return SysTick->VAL;
}
```

#### void SysTick\_enable(void)

```
void SysTick_enable(void){
    SysTick->CTRL |= SysTick_CTRL_ENABLE_Msk;
}
```

# void SysTick\_disable(void)

```
void SysTick_disable(void){
   SysTick->CTRL = 0;
}
```

#### ecTIM.c

## void TIM\_init(TIM\_TypeDef\* TIMx, uint32\_t msec)

타이머를 초기 설정해주는 함수

- TIMx: Choose Timer number 1~4
- **sec**: Timer period in msec

```
void TIM_init(TIM_TypeDef* TIMx, uint32_t msec){
// 1. Enable Timer CLOCK
              (TIMX ==TIM1) RCC->APB2ENR |= RCC_APB2ENR_TIM1EN;
    else if (TIMX ==TIM2) RCC->APB1ENR |= RCC_APB1ENR_TIM2EN;
    else if (TIMX ==TIM3) RCC->APB1ENR |= RCC_APB1ENR_TIM3EN;
    else if (TIMX ==TIM4) RCC->APB1ENR |= RCC_APB1ENR_TIM4EN;
    else if (TIMX ==TIM5) RCC->APB1ENR |= RCC_APB1ENR_TIM5EN;
    else if (TIMX ==TIM9) RCC->APB2ENR |= RCC_APB2ENR_TIM9EN;
    else if (TIMX ==TIM10) RCC->APB2ENR |= RCC_APB2ENR_TIM10EN;
    else if (TIMX ==TIM11) RCC->APB2ENR |= RCC_APB2ENR_TIM11EN;
// 2. Set CNT period
    TIM_period_ms(TIMx, msec);
// 3. CNT Direction
   // Uppercounter
   TIMX - > CR1 \&= \sim (1 << 4); // TIM_CR1_DIR_Msk
    // down counter
// TIMX->CR1 |= (1 << 4);
// 4. Enable Timer Counter
   TIMX->CR1 |= TIM_CR1_CEN;
}
```

#### void TIM\_period\_us(TIM\_TypeDef \*TIMx, uint32\_t usec)

타이머 길이 설정

- TIMx: Choose Timer number 1~4
- sec: Timer period in usec

#### void TIM\_period\_ms(TIM\_TypeDef\* TIMx, uint32\_t msec)

- TIMx: Choose Timer number 1~4
- **sec**: Timer period in msec

# void TIM\_INT\_init(TIM\_TypeDef\* TIMx, uint32\_t msec)

// Update Event Interrupt

- TIMx: Choose interrupt Timer number 1~4
- **sec**: Timer period in msec

```
void TIM_INT_init(TIM_TypeDef* TIMx, uint32_t msec){
// 1. Initialize Timer
    TIM_init(TIMx,msec);

// 2. Enable Update Interrupt
    TIM_INT_enable(TIMx);

// 3. NVIC Setting
```

```
uint32_t IRQn_reg =0;
if(TIMx == TIM1) IRQn_reg = TIM1_UP_TIM10_IRQn;
else if(TIMx == TIM2) IRQn_reg = TIM2_IRQn;
else if(TIMx == TIM3) IRQn_reg = TIM3_IRQn;
else if (TIMx ==TIM4) IRQn_reg = TIM4_IRQn;
else if (TIMx ==TIM5) IRQn_reg = TIM5_IRQn;
// 9 10 11을 위한 IRQ가 따로 없어서 일단 TIM1과 연결된 값을 불러왔다.
else if (TIMx ==TIM9) IRQn_reg = TIM1_BRK_TIM9_IRQn;
else if (TIMx ==TIM10) IRQn_reg = TIM1_UP_TIM10_IRQn;
else if (TIMx ==TIM11) IRQn_reg = TIM1_TRG_COM_TIM11_IRQn;
// repeat for TIM3, TIM4, TIM5, TIM9, TIM10, TIM11

NVIC_EnableIRQ(IRQn_reg);
NVIC_SetPriority(IRQn_reg,2);
}
```

#### Interrupt 실행을 위한 함수들

```
void TIM_INT_enable(TIM_TypeDef* TIMx){
   TIMX->DIER |= TIM_DIER_UIE; // Enable Timer Update Interrupt
void TIM_INT_disable(TIM_TypeDef* TIMx){
   TIMX->DIER &= ~TIM_DIER_UIE;
                                             // Disable Timer Update
Interrupt
// update interrupt flag
// pending
uint32_t is_UIF(TIM_TypeDef *TIMx){
   return ((TIMx->SR & TIM_SR_UIF) == TIM_SR_UIF);
}
void clear_UIF(TIM_TypeDef *TIMx){
   TIMX->SR &= ~TIM_SR_UIF;
}
void reset_TIMER(TIM_TypeDef* TIMx) {
   TIMx -> CNT = 0;
}
```

## **PWM**

#### ecPWM.c

void PWM\_init(PWM\_t \*pwm, GPIO\_TypeDef \*port, int pin, int pupd, int speed, int type ,int dir, uint32\_t msec)

- **pwm:** enter the pwm structure
- pin: pin number
- pupd: Pull-up Pull-down
- **speed**: Timer speed
- type: push pull, none

• dir: direction of timer counter

• mesc: Timer period

```
void PWM_init(PWM_t *pwm, GPIO_TypeDef *port, int pin, int pupd, int speed, int
type ,int dir, uint32_t msec){
// 0. Match Output Port and Pin for TIMx
     pwm->port = port;
     pwm->pin = pin;
     PWM_pinmap(pwm);
     TIM_TypeDef* TIMx = pwm->timer;
     int CHn = pwm->ch;
  //PWM_pinmap(pwm) 여기서 TIMx와 ch를 골라준다 내가 집어넣은 값고 맞게 타이머와 채널
이 설정된다
  // AF1 at PA5 = TIM2_CH1 (p.150) 타이머마다 AF값이 다르다
  //-----
  /*
          TIM Ch Por pin
             1 A
              1N A
                      7
          1
          1
               1N B
                      13
          1 2 A 9
1 2N B 0
1 2N B 14
          10
          2 1 A 0
               1 A 1 A
          2
              1
                         5
                         15
          2
          2 2 A 1
2 B 3
          2 3 B 10
          3
               1 A 6
          3
              1
                   В
                         4
          3
              1
                  C
                          6
           2
               2 B
2 C
          3
          3
                         7
          3
             3 C
                         8
          3 4 C 9
          4
              1
                   в 6
               2
                          7
          4
                   В
              3
          4
                   В
                         8
          4
               4
                   В
       이렇게 이미 다 지정이 되어 있다. 근데 그건
       PWM_pinmap(pwm);여기서 해준다
```

```
// 1. Initialize GPIO port and pin as AF
   GPIO_AF_set(port, pin, pupd, speed, type);
// 2. Configure GPIO AFR by Pin num.
   // pwm 채널에 따른 일반화 필요
   // AFR[0] == AFRL, AFR[1] == AFRH 로 구분짓기 위해 배열을 사용했다. 4bit 16개가
필요하기 때문에 64bit
   // pin 0 ~ 7까지 AFR[0], pin 8 ~ 15까지 AFR[1]
   // bit wise 할 때는 0~15번 pin이기 때문에 8개씩 나뉘고 0~7씩 bit연산을 하기 때문에
%계산을 했다.
                     AF2: TIM3~5 AF3: TIM9~11
   // AF1: TIM1,2
   // bit 연산자는 다 되어있다
   uint8_t AFx = 0;
   if ((TIMX == TIM1) || (TIMX == TIM2)) { AFX = 1UL;}
   else if ((TIMX == TIM3) || (TIMX == TIM4) || (TIMX == TIM5)) { AFX = 2UL; }
   else if ((TIMX == TIM9) \mid | (TIMX == TIM10) \mid | (TIMX == TIM11))  { AFX = 3UL;
}
   // 각 핀별로 AFR 배열로 들어가는 일반화를 만들자
   // AFR[0] for pin: 0\sim7 AFR[1] for pin: 8\sim15
   // shift 하나 할 때 2^n으로 나누는 것
   // pin >> 3 == pin / 8
   port->AFR[pin >> 3] &= ~(0xFUL << (4*(pin%8)));  // 4 bit clear AFRx</pre>
   port->AFR[pin >> 3] |= AFX
                                    << (4*(pin%8));
// 3. Initialize Timer
       TIM_init(TIMx, msec); // with default msec=1 value.
       TIMx->CR1 &= ~TIM_CR1_CEN; // disable counter
// 3-2. Direction of Counter
       // Counting direction: 0 = up-counting, 1 = down-counting
                             TIMx->CR1 &= ~TIM_CR1_DIR_Msk;}
       if(dir == UPPCOUNT){
       else if(dir == DOWCOUNT){      TIMx->CR1 |= TIM_CR1_DIR_Msk;}
// 4. Configure Timer Output mode as PWM
   uint32_t ccVal=TIMx->ARR/2; // default value CC=ARR/2
   if(CHn == 1){
       TIMx->CCMR1 &= ~TIM_CCMR1_OC1M; // Clear ouput compare mode bits for
channel 1
       TIMX->CCMR1 |= TIM_CCMR1_OC1M_1 | TIM_CCMR1_OC1M_2; // OC1M = 110 for
PWM Mode 1 output on ch1. #define TIM_CCMR1_OC1M_1
                                                         (0x2UL <<
TIM_CCMR1_OC1M_Pos)
       TIMX->CCMR1 |= TIM_CCMR1_OC1PE; // Output 1 preload enable (make CCR1
value changable)
       TIMx->CCR1 = ccVal;// Output Compare Register for channel 1 (default
duty ratio = 50%)
       TIMx->CCER &= ~TIM_CCER_CC1P; // select output polarity: active high
       TIMx->CCER |= TIM_CCER_CC1E; // Enable output for ch1
   }
```

```
else if(CHn == 2){
        TIMX->CCMR1 &= ~TIM_CCMR1_OC2M; // Clear ouput compare mode bits for
        TIMX->CCMR1 |= TIM_CCMR1_OC2M_1 | TIM_CCMR1_OC2M_2; // OC1M = 110 for
PWM Mode 1 output on ch2
        TIMx->CCMR1 |= TIM_CCMR1_OC2PE; // Output 1 preload enable (make CCR2
value changable)
        TIMx \rightarrow CCR2 = ccVal;
// Output Compare Register for channel 2 (default duty ratio = 50%)
        TIMx->CCER &= ~TIM_CCER_CC2P; // select output polarity: active high
        TIMX->CCER |= TIM_CCER_CC2E; // Enable output for ch2
    else if(CHn == 3){
        TIMX->CCMR2 &= ~TIM_CCMR2_OC3M; // Clear ouput compare mode bits
for channel 3
        TIMX - > CCMR2 \mid = TIM_CCMR2_OC3M_1 \mid TIM_CCMR2_OC3M_2; // OC1M = 110 for
PWM Mode 1 output on ch3
        TIMx->CCMR2 |= TIM_CCMR2_OC3PE; // Output 1 preload enable (make CCR3
value changable)
        TIMx \rightarrow CCR3 = ccVal;
// Output Compare Register for channel 3 (default duty ratio = 50%)
        TIMx->CCER &= ~TIM_CCER_CC3P; // select output polarity: active high
        TIMx->CCER |= TIM_CCER_CC3E; // Enable output for ch3
    }
    else if(CHn == 4){
        TIMx->CCMR2 &= ~TIM_CCMR2_OC4M;
        TIMx \rightarrow CCMR2 = TIM_CCMR2_OC4M_1 | TIM_CCMR2_OC4M_2;
        TIMx->CCMR2 |= TIM_CCMR2_OC4PE;
        TIMx \rightarrow CCR4 = ccVal;
        TIMX->CCER &= ~TIM_CCER_CC4P;
        TIMX->CCER |= TIM_CCER_CC4E;
    }
// 5. Enable Timer Counter
   if(TIMx == TIM1) {
        TIMx->BDTR |= TIM_BDTR_MOE; // Main output enable (MOE): 0 = Disable, 1
= Enable
    }
    TIMX->CR1 |= TIM_CR1_CEN;
    // Enable counter
}
```

### void PWM period\_ms,us(PWM\_t \*pwm, float pulse\_width\_us)

- pwm: enter the pwm structure
- pulse\_width\_us: pulse\_width\_usec

```
void PWM_period_ms(PWM_t *pwm, uint32_t msec){
    TIM_TypeDef *TIMx = pwm->timer;
    TIM_period_ms(TIMx, msec);
}
void PWM_period_us(PWM_t *pwm, uint32_t usec){
    TIM_TypeDef *TIMx = pwm->timer;
    TIM_period_us(TIMx, usec);
}
```

## void PWM\_pulsewidth\_ms, us(PWM\_t \*pwm, float pulse\_width\_ms)

- pwm: enter the pwm stuructuer
- pulse\_width\_us: pulse\_width\_msec

```
void PWM_pulsewidth_ms(PWM_t *pwm, float pulse_width_ms){
   int CHn = pwm->ch;
   uint32_t fsys = 0;
   TIM_TypeDef *TIMx = pwm->timer;
   uint32_t psc = TIMx->PSC;
   // Check System CLK: PLL or HSI
   //PLL
   if((RCC->CFGR & (3<<0)) == 2) { fsys = 84000; } // for msec 84MHz/1000
   // HSI
   else if((RCC->CFGR & (3<<0)) == 0) { fsys = 16000; }
                                                 // fclk=fsys/(psc+1);
   float fclk = fsys / (psc + 1);
   uint32_t ccval = pulse_width_ms * fclk - 1.0;  // pulse_width_ms *fclk
- 1;
   switch(CHn){
       case 1: pwm->timer->CCR1 = ccval; break;
       case 2: pwm->timer->CCR2 = ccval; break;
       case 3: pwm->timer->CCR3 = ccval; break;
       case 4: pwm->timer->CCR4 = ccval; break;
       default: break;
   }
}
void PWM_pulsewidth_us(PWM_t *pwm, float pulse_width_us){
   int CHn = pwm->ch;
   uint32_t fsys = 0;
   TIM_TypeDef *TIMx = pwm->timer;
   uint32_t psc = TIMx->PSC;
   // Check System CLK: PLL or HSI
   //PLL
   if((RCC->CFGR \& (3<<0)) == 2) { fsys = 84; }
   else if((RCC->CFGR & (3<<0)) == 0) { fsys = 16; }
   float fclk = fsys / (psc + 1);
                                                 // fclk=fsys/(psc+1);
    uint32_t ccval = pulse_width_us * fclk - 1.0;  // pulse_width_ms *fclk
```

```
switch(CHn){
    case 1: pwm->timer->CCR1 = ccval; break;
    case 2: pwm->timer->CCR2 = ccval; break;
    case 3: pwm->timer->CCR3 = ccval; break;
    case 4: pwm->timer->CCR4 = ccval; break;
    default: break;
}
```

#### void PWM\_duty(PWM\_t \*pwm, float duty)

• **pwm:** enter the pwm structure

• **duty**: duty of pwm

```
void PWM_duty(PWM_t *pwm, float duty) { // duty=0 to 1 한 주기 안에서 duty는 0에서 1사이다 // ccval은 arr을 도달할 때 내가 지정한 값을 지나가면 그때 HIGH가 되게하는거다 TIM_TypeDef *TIMx = pwm->timer; uint32_t arr = TIMx->ARR;

float ccval = ((float)(arr + (uint32_t)1) ) * duty; // (ARR+1)*dutyRatio int CHn = pwm->ch;

switch(CHn) {
    case 1: TIMx->CCR1 = ccval; break; case 2: TIMx->CCR2 = ccval; break; case 3: TIMx->CCR3 = ccval; break; case 4: TIMx->CCR4 = ccval; break; default: break; }
}
```

## void PWM\_pinmap(PWM\_t \*pwm)

pin과 타이머에 따라 포트를 지정해줌

절대 건드리면 안됨!

```
void PWM_pinmap(PWM_t *pwm){
   GPIO_TypeDef *port = pwm->port;
   int pin = pwm->pin;

if(port == GPIOA) {
    switch(pin){
      case 0 : pwm->timer = TIM2; pwm->ch = 1; break;
      case 1 : pwm->timer = TIM2; pwm->ch = 2; break;
      case 5 : pwm->timer = TIM2; pwm->ch = 1; break;
      case 6 : pwm->timer = TIM3; pwm->ch = 1; break;
      //case 7: PWM_pin->timer = TIM1; PWM_pin->ch = 1N; break;
```

```
case 8 : pwm->timer = TIM1; pwm->ch = 1; break;
         case 9 : pwm->timer = TIM1; pwm->ch = 2; break;
         case 10: pwm->timer = TIM1; pwm->ch = 3; break;
         case 15: pwm->timer = TIM2; pwm->ch = 1; break;
         default: break;
      }
   else if(port == GPIOB) {
      switch(pin){
         //case 0: PWM_pin->timer = TIM1; PWM_pin->ch = 2N; break;
        //case 1: PWM_pin->timer = TIM1; PWM_pin->ch = 3N; break;
         case 3 : pwm->timer = TIM2; pwm->ch = 2; break;
         case 4 : pwm->timer = TIM3; pwm->ch = 1; break;
        case 5 : pwm->timer = TIM3; pwm->ch = 2; break;
         case 6 : pwm->timer = TIM4; pwm->ch = 1; break;
         case 7 : pwm->timer = TIM4; pwm->ch = 2; break;
         case 8 : pwm->timer = TIM4; pwm->ch = 3; break;
         case 9 : pwm->timer = TIM4; pwm->ch = 4; break;
        case 10: pwm->timer = TIM2; pwm->ch = 3; break;
        default: break;
      }
   else if(port == GPIOC) {
      switch(pin){
         case 6 : pwm->timer = TIM3; pwm->ch = 1; break;
         case 7 : pwm->timer = TIM3; pwm->ch = 2; break;
         case 8 : pwm->timer = TIM3; pwm->ch = 3; break;
         case 9 : pwm->timer = TIM3; pwm->ch = 4; break;
         default: break;
     }
    // TIM5 needs to be added, if used.
}
```

# **Input Caputre**

#### eclC.c

## void ICAP\_init(IC\_t \*ICx, GPIO\_TypeDef \*port, int pin)

- ICx :enter the IC structure
- pin: IC pin number

```
ICx->ICnum = ICn; // (default) TIx=ICx
// GPIO configuration -----
// 1. Initialize GPIO port and pin as AF
   GPIO_AF_set(port, pin, NOPUPD, DEFAULT, DEFAULT);
// 2. Configure GPIO AFR by Pin num.
   uint8_t AFx = 0;
   if ((TIMX == TIM1) || (TIMX == TIM2)) { AFX = 1UL;}
   else if ((TIMX == TIM3) || (TIMX == TIM4) || (TIMX == TIM5)) { AFX = 2UL; }
   else if ((TIMX == TIM9) \mid | (TIMX == TIM10) \mid | (TIMX == TIM11))  { AFX = 3UL;
}
   // 각 핀별로 AFR 배열로 들어가는 일반화를 만들자
   // AFR[0] for pin: 0~7 AFR[1] for pin:8~15
   // shift 하나 할 때 2^n으로 나누는 것
   // pin >> 3 == pin / 8
   port->AFR[pin >> 3] &= ~(0xFUL << (4*(pin%8)));</pre>
                                                       // 4 bit clear
AFRX
   port->AFR[pin >> 3] = AFx << (4*(pin%8));
// TIMER configuration ------
// 1. Initialize Timer
   TIM_init(TIMx, 1);
// 2. Initialize Timer Interrpt
   TIM_INT_init(TIMx, 1); // TIMx Interrupt initialize
// 3. Modify ARR Maxium for 1MHz
   TIMx->PSC = 84-1; // Timer counter clock: 1MHz(1us) for PLL
   TIMx \rightarrow ARR = 0xFFFF;
                        // Set auto reload register to maximum (count up to
65535)
// 4. Disable Counter during configuration
   TIMx->CR1 &= ~TIM_CR1_CEN; // Disable Counter during configuration
// Input Capture configuration ------
// 1. Select Timer channel(TIx) for Input Capture channel(ICx)
   // Ch Default Setting
   // clear
   TIMX->CCMR1 |= TIM_CCMR1_CC1S_0; //01<<0 CC1S TI1=IC1
   TIMx->CCMR1 &= ~TIM_CCMR1_CC2S;
                                              // clear
   TIMx \rightarrow CCMR1 = TIM_CCMR1_CC2S_0;
                                              //01<<8 CC2s TI2=IC2
   TIMx->CCMR2 &= ~TIM_CCMR2_CC3S;
                                             // clear
   TIMX \rightarrow CCMR2 \mid = TIM_CCMR2_CC3S_0; //01<<0 CC3s TI3=IC3
   TIMx->CCMR2 &= ~TIM_CCMR2_CC4S;
   TIMx->CCMR2 |= TIM_CCMR2_CC4S_0;
// 2. Filter Duration (use default)
// 3. IC Prescaler (use default)
```

```
// 4. Activation Edge: CCyNP/CCyP
    TIMX->CCER \&= \sim (0 \times \text{FUL} << 4 \times (\text{ICn}-1));
    // CCy(Rising) for ICn 기본 세팅은 rising
// 5. Enable CCy Capture, Capture/Compare interrupt
    TIMX \rightarrow CCER \mid = 1 \ll (ICn-1);
                                                     // CCn(ICn) Capture Enable
// 6. Enable Interrupt of CC(CCyIE), Update (UIE)
    TIMX \rightarrow DIER = 1 \ll ICn;
                                                                  // Capture/Compare
Interrupt Enable for ICn
    TIMX->DIER |= TIM_DIER_UIE;
                                                             // Update Interrupt
enable
// 7. Enable Counter
    TIMX->CR1 |= TIM_CR1_CEN;
                                                                  // Counter enable
}
```

#### void ICAP\_setup(IC\_t \*ICx, int ICn, int edge\_type)

- ICx :enter the IC structure
- ICn: IC number
- edge\_type: falling, rising, both

```
void ICAP_setup(IC_t *ICx, int ICn, int edge_type){
   TIM_TypeDef *TIMx = ICx->timer; // TIMx
                      CHn = ICx->ch; // Timer Channel CHn
   ICx \rightarrow ICnum = ICn;
// Disable CC. Disable CCInterrupt for ICn.
   // Capture Disable
   TIMX->DIER \&= \sim (1 << ICn);
// CCn Interrupt Disable
// Configure IC number(user selected) with given IC pin(TIMx_CHn)
   switch(ICn){
           case 1:
                  TIMx->CCMR1 &= ~TIM_CCMR1_CC1S;
                                                        //reset CC1S
                  if (ICn==CHn) TIMx->CCMR1 |= TIM_CCMR1_CC1S_0;
                                                                 //01<<0
cc1s
       Tx_Ch1=IC1
                  else TIMX->CCMR1 |= TIM_CCMR1_CC1S_1; //10<<0 CC1S
Tx_Ch2=IC1
                  break;
           case 2:
                                                        //reset CC2S
                  TIMx->CCMR1 &= ~TIM_CCMR1_CC2S;
                  if (ICn==CHn) TIMx->CCMR1 |= TIM_CCMR1_CC2S_0; //01<<0
CC2S
       Tx_Ch2=IC2
                  else TIMx->CCMR1 |= TIM_CCMR1_CC2S_1; //10<<0 CC2S
Tx_Ch1=IC2
                  break;
           case 3:
                  TIMx->CCMR2 &= ~TIM_CCMR2_CC3S;
                                                        //reset
                                                                  cc3s
                  if (ICn==CHn) TIMx->CCMR2 |= TIM_CCMR2_CC3S_0;
                                                                 //01<<0
cc3s
       Tx_Ch3=IC3
                  else TIMx->CCMR2 |= TIM_CCMR2_CC3S_1; //10<<0 CC3S
Tx_Ch4=IC3
```

```
break;
             case 4:
                     TIMx->CCMR2 &= ~TIM_CCMR2_CC4S;
                                                               //reset CC4S
                     if (ICn==CHn) TIMx->CCMR2 |= TIM_CCMR2_CC4S_0;
 //01 << 0 CC4S Tx_Ch4=IC4
                     else TIMx->CCMR2 |= TIM_CCMR2_CC4S_1; //10<<0 CC4S
Tx_Ch3=IC4
                     break:
            default: break;
        }
// Configure Activation Edge direction
    TIMx->CCER &= \sim(0xFUL << 4*(ICn-1)); // Clear CCnNP/CCnP bits for ICn
    switch(edge_type){
        case IC_RISE: TIMX \rightarrow CCER = (0b000 \ll (4*(ICn-1) + 1)); break;
//rising: 00
        case IC_FALL: TIMx \rightarrow CCER = (0b001 \leftrightarrow (4*(ICn-1) + 1)); break;
//falling: 01
        case IC_BOTH: TIMx->CCER |= (0b101 << (4*(ICn-1) + 1)); break; //both:
   11
    }
// Enable CC. Enable CC Interrupt.
    TIMx \rightarrow CCER \mid = 1 \ll (4*(ICn - 1)); // Capture Enable
    TIMX \rightarrow DIER = 1 \ll ICn;
// CCn Interrupt enabled
}
```

#### Input capture 실행을 위한 함수들

#### void ICAP\_pinmap(IC\_t \*timer\_pin)

절대 건드리지 마세요

```
void ICAP_pinmap(IC_t *timer_pin){
   GPIO_TypeDef *port = timer_pin->port;
   int pin = timer_pin->pin;

if(port == GPIOA) {
```

```
switch(pin){
         case 0 : timer_pin->timer = TIM2; timer_pin->ch = 1; break;
         case 1 : timer_pin->timer = TIM2; timer_pin->ch = 2; break;
         case 5 : timer_pin->timer = TIM2; timer_pin->ch = 1; break;
         case 6 : timer_pin->timer = TIM3; timer_pin->ch = 1; break;
         //case 7: timer_pin->timer = TIM1; timer_pin->ch = 1N; break;
         case 8 : timer_pin->timer = TIM1; timer_pin->ch = 1; break;
         case 9 : timer_pin->timer = TIM1; timer_pin->ch = 2; break;
         case 10: timer_pin->timer = TIM1; timer_pin->ch = 3; break;
         case 15: timer_pin->timer = TIM2; timer_pin->ch = 1; break;
         default: break;
      }
   else if(port == GPIOB) {
      switch(pin){
         //case 0: timer_pin->timer = TIM1; timer_pin->ch = 2N; break;
         //case 1: timer_pin->timer = TIM1; timer_pin->ch = 3N; break;
         case 3 : timer_pin->timer = TIM2; timer_pin->ch = 2; break;
        case 4 : timer_pin->timer = TIM3; timer_pin->ch = 1; break;
         case 5 : timer_pin->timer = TIM3; timer_pin->ch = 2; break;
         case 6 : timer_pin->timer = TIM4; timer_pin->ch = 1; break;
         case 7 : timer_pin->timer = TIM4; timer_pin->ch = 2; break;
         case 8 : timer_pin->timer = TIM4; timer_pin->ch = 3; break;
         case 9 : timer_pin->timer = TIM4; timer_pin->ch = 3; break;
         case 10: timer_pin->timer = TIM2; timer_pin->ch = 3; break;
         default: break;
      }
   }
   else if(port == GPIOC) {
      switch(pin){
         case 6 : timer_pin->timer = TIM3; timer_pin->ch = 1; break;
         case 7 : timer_pin->timer = TIM3; timer_pin->ch = 2; break;
         case 8 : timer_pin->timer = TIM3; timer_pin->ch = 3; break;
         case 9 : timer_pin->timer = TIM3; timer_pin->ch = 4; break;
         default: break;
     }
  }
}
```

# **Stepper Motor**

# ecStepper.c

## preset for stepper motor

```
// Stepper Motor function
uint32_t step_delay = 100;
uint32_t step_per_rev = 64*32;

// Stepper Motor variable
volatile Stepper_t myStepper;

//FULL stepping sequence - FSM
```

```
typedef struct {
   uint8_t out;
  uint32_t next[2];
} State_full_t;
State_full_t FSM_full[4] = {
//AA'BB'
 {0b1010, {s1, s3}},
 {0b0110, {s2, s0}},
 {0b0101, {s3, s1}},
{0b1001, {s0, s2}}
};
//HALF stepping sequence
typedef struct {
   uint8_t out;
 uint32_t next[2];
} State_half_t;
State_half_t FSM_half[8] = {
 {0b1000,{s1,s7}}, // s0
 {0b1010,{s2,s0}}, // s1
 {0b0010,{s3,s1}}, // s2
 {0b0110,{s4,s2}}, // s3
 {0b0100, {s5,s3}}, // s4
 {0b0101,{s6,s4}}, // s5
 {0b0001, {$7,$5}}, // $6
 {0b1001,{s0,s6}} // s7
};
```

void Stepper\_init(GPIO\_TypeDef\* port1, int pin1, GPIO\_TypeDef\* port2,
int pin2, GPIO\_TypeDef\* port3, int pin3, GPIO\_TypeDef\* port4, int pin4)

```
// B' = 4
  myStepper.port4 = port4;
myStepper.pin4 = pin4;

// GPIO Digital Out Initiation
// No pull-up Pull-down , Push-Pull, Fast
// Port1,Pin1 ~ Port4,Pin4
GPIO_out_set(myStepper.port1, myStepper.pin1, NOPUPD, FSPEED, PUSHPULL);
GPIO_out_set(myStepper.port2, myStepper.pin2, NOPUPD, FSPEED, PUSHPULL);
GPIO_out_set(myStepper.port3, myStepper.pin3, NOPUPD, FSPEED, PUSHPULL);
GPIO_out_set(myStepper.port4, myStepper.pin4, NOPUPD, FSPEED, PUSHPULL);
}
```

## void Stepper\_setSpeed (long whatSpeed, int mode)

## void Stepper\_step(int steps, int dir, int mode, long rpm)

#### void Stepper\_pinOut (uint32\_t state, int mode)

```
void Stepper_pinOut (uint32_t state, int mode){
    if (mode == FULL){
                               // FULL mode
        GPIO_write(myStepper.port1, myStepper.pin1, FSM_full[state].out >> 3 &
1);
        GPIO_write(myStepper.port2, myStepper.pin2, FSM_full[state].out >> 2 &
1);
        GPIO_write(myStepper.port3, myStepper.pin3, FSM_full[state].out >> 1 \& 
1);
        GPIO_write(myStepper.port4, myStepper.pin4, FSM_full[state].out >> 0 &
1);
   }
    else if (mode == HALF){
                             // HALF mode
        GPIO_write(myStepper.port1, myStepper.pin1, FSM_half[state].out >> 3 &
1);
        GPIO_write(myStepper.port2, myStepper.pin2, FSM_half[state].out >> 2 &
1);
        GPIO_write(myStepper.port3, myStepper.pin3, FSM_half[state].out >> 1 &
1);
        GPIO_write(myStepper.port4, myStepper.pin4, FSM_half[state].out >> 0 &
1);
   }
}
```

## void Stepper\_stop (void)

```
void Stepper_stop (void){

myStepper._step_num = 0;
    // All pins(Port1~4, Pin1~4) set as Digitalout '0'
    GPIO_write(myStepper.port1, myStepper.pin1, myStepper._step_num);
    GPIO_write(myStepper.port2, myStepper.pin2, myStepper._step_num);
    GPIO_write(myStepper.port3, myStepper.pin3, myStepper._step_num);
    GPIO_write(myStepper.port4, myStepper.pin4, myStepper._step_num);
}
```

# **UART**

#### ecUART.c

#### preset for UART

```
struct ___FILE {
    //int dummy;
        int handle;
};
FILE __stdout;
FILE __stdin;
//#endif
// Retarget printf() to USART2
int fputc(int ch, FILE *f) {
  uint8_t c;
  c = ch & 0x00FF;
 USART_write(USART2, (uint8_t *)&c, 1);
  return(ch);
}
// Retarget getchar()/scanf() to USART2
int fgetc(FILE *f) {
 uint8_t rxByte;
  rxByte = USART_getc(USART2);
  return rxByte;
}
```

#### void UART2\_init(void)

```
void UART2_init(void){
   // Enable the clock of USART2
   RCC->APB1ENR |= RCC_APB1ENR_USART2EN; // Enable USART 2 clock (APB1 clock:
AHB clock / 2 = 42MHz)
   // Enable the peripheral clock of GPIO Port
   RCC->AHB1ENR |= RCC_AHB1ENR_GPIOAEN;
   // PA2 = USART2_TX
   // PA3 = USART2_RX
   // Alternate function(AF7), High Speed, Push pull, Pull up
   // *******************
   int TX_pin = 2;
   GPIOA->MODER &= \sim (0xF << (2*TX_pin)); // Clear bits
   GPIOA->MODER |= 0xA << (2*TX_pin); // Alternate Function(10)
   GPIOA->AFR[0] \mid= 0x77<< (4*TX_pin); // AF7 - USART2
   GPIOA -> OSPEEDR = 0xF << (2*TX_pin);
                                   // High speed (11)
   GPIOA->PUPDR &= \sim (0xF << (2*TX_pin));
   GPIOA->OTYPER \&= \sim (0x3 << TX_pin);
                                     // push-pull (0, reset)
   USART_TypeDef *USARTX = USART2;
```

```
// No hardware flow control, 8 data bits, no parity, 1 start bit and 1 stop
bit
                                   // Disable USART
   USARTx->CR1 &= ~USART_CR1_UE;
    // Configure word length to 8 bit
   USARTx->CR1 \&= ~USART_CR1_M; // M: 0 = 8 data bits, 1 start bit
   USARTx->CR1 &= ~USART_CR1_PCE;
                                         // No parrity bit
   USARTx->CR2 &= ~USART_CR2_STOP;
                                         // 1 stop bit
    // Configure oversampling mode (to reduce RF noise)
   USARTx->CR1 &= ~USART_CR1_OVER8; // 0 = oversampling by 16
   // CSet Baudrate to 9600 using APB frequency (42MHz)
   // If oversampling by 16, Tx/Rx baud = f_CK / (16*USARTDIV),
   // If oversampling by 8, Tx/Rx baud = f_CK / (8*USARTDIV)
   // USARTDIV = 42MHz/(16*9600) = 237.4375
    //USARTx->BRR = 42000000/ baud_rate;
   float Hz = 42000000;
   float USARTDIV = (float)Hz/16/9600;
   uint32_t MNT = (uint32_t)USARTDIV;
   uint32_t FRC = round((USARTDIV - MNT) * 16);
   if (FRC > 15) {
       MNT += 1;
       FRC = 0;
   USARTx->BRR = (MNT << 4) | FRC;
   USARTx->CR1 |= (USART_CR1_RE | USART_CR1_TE);  // Transmitter and
Receiver enable
   USARTx->CR3 |= USART_CR3_DMAT | USART_CR3_DMAR;
   USARTx->CR1 |= USART_CR1_UE;
                                                                      // USART
enable
   USARTx->CR1 |= USART_CR1_RXNEIE;
                                                      // Enable Read Interrupt
   NVIC_SetPriority(USART2_IRQn, 1);  // Set Priority to 1
   NVIC_EnableIRQ(USART2_IRQn);
                                              // Enable interrupt of USART2
peripheral
}
```

# void USART\_write(USART\_TypeDef \* USARTx, uint8\_t \*buffer, uint32\_t nBytes)

```
void USART_write(USART_TypeDef * USARTX, uint8_t *buffer, uint32_t nBytes) {
    // TXE is set by hardware when the content of the TDR
    // register has been transferred into the shift register.
    int i;
    for (i = 0; i < nBytes; i++) {
        // wait until TXE (TX empty) bit is set
        while (!(USARTx->SR & USART_SR_TXE));
        // Writing USART_DR automatically clears the TXE flag
        USARTx->DR = buffer[i] & 0xFF;
        USART_delay(300);
}
```

```
// wait until TC bit is set
while (!(USARTx->SR & USART_SR_TC));
// TC bit clear
USARTx->SR &= ~USART_SR_TC;
}
```

#### void USART\_delay(uint32\_t us)

```
void USART_delay(uint32_t us) {
   uint32_t time = 100*us/7;
   while(--time);
}
```

# void USART\_begin(USART\_TypeDef\* USARTx, GPIO\_TypeDef\* GPIO\_TX, int pinTX, GPIO\_TypeDef\* GPIO\_RX, int pinRX, int baud)

```
void USART_begin(USART_TypeDef* USARTx, GPIO_TypeDef* GPIO_TX, int pinTX,
GPIO_TypeDef* GPIO_RX, int pinRX, int baud){
//1. GPIO Pin for TX and RX
  // Enable GPIO peripheral clock
   // Alternative Function mode selection for Pin_y in GPIOx
   // No pull up, No pull down
   GPIO_AF_set(GPIO_TX, pinTX, NOPUPD, HSPEED, PUSHPULL); // GPIO mode setting
  GPIO_AF_set(GPIO_RX, pinRX, NOPUPD, HSPEED, PUSHPULL); // GPIO mode setting
: AF
  \ensuremath{//} Set Alternative Function Register for USARTx.
  // AF7 - USART1,2
  // AF8 - USART6
   if (USARTX == USART6){
      // USART_TX GPIO AFR
      clear AFRX
      GPIO_TX->AFR[pinTX >> 3]
                           =
                                 0b1000 << (4*(pinTX%8));
      // USART_RX GPIO AFR
     clear AFRX
                                 0b1000 << (4*(pinRX%8));
      GPIO_TX->AFR[pinRX >> 3] |=
   }
   else{ //USART1,USART2
      // USART_TX GPIO AFR
      clear AFRX
      GPIO_TX->AFR[pinTX >> 3]
                           =
                                 0b0111 << (4*(pinTX%8));
      // USART_RX GPIO AFR
     clear AFRX
      GPIO_TX->AFR[pinRX >> 3] |=
                                 0b0111 << (4*(pinRX%8));
   }
```

```
//2. USARTX (x=2,1,6) configuration
   // Enable USART peripheral clock
    if (USARTX == USART1)
       RCC -> APB2ENR |= RCC_APB2ENR_USART1EN; // Enable USART 1 clock (APB2
clock: AHB clock = 84MHz)
   else if(USARTX == USART2)
       RCC->APB1ENR |= RCC_APB1ENR_USART2EN; // Enable USART 2 clock (APB1
clock: AHB clock/2 = 42MHz)
   else
       RCC -> APB2ENR |= RCC_APB2ENR_USART6EN; // Enable USART 6 clock (APB2
clock: AHB clock = 84MHz)
   // Disable USARTx.
                                       / USART disable
   USARTx->CR1 &= ~USART_CR1_UE;
   // No Parity / 8-bit word length / Oversampling x16
   USARTx->CR1 &= ~USART_CR1_PCE_Pos; // No parrity bit
   USARTx->CR1 &= \simUSART_CR1_M; // M: 0 = 8 data bits, 1 start bit
   USARTx->CR1 &= ~USART_CR1_OVER8; // 0 = oversampling by 16 (to reduce RF
noise)
   // Configure Stop bit
   USARTx->CR2 &= ~USART_CR2_STOP;  // 1 stop bit
   // CSet Baudrate to 9600 using APB frequency (42MHz)
   // If oversampling by 16, Tx/Rx baud = f_CK / (16*USARTDIV),
   // If oversampling by 8, Tx/Rx baud = f_CK / (8*USARTDIV)
   // USARTDIV = 42MHz/(16*9600) = 237.4375
   // Configure Baud-rate
   float Hz = 84000000; // if(USARTX==USART1 || USARTX==USART6)
   if(USARTX == USART2) Hz = 42000000;
   float USARTDIV = Hz / (float)(16 * baud);
   // 정수파트만 남긴다
   uint32_t MNT = (uint32_t)USARTDIV;
   // 소수 파트만 남기고 16 곱해서 16진수에 맞게 만든다 round로 반올림 해준다
   uint32_t FRC = round((USARTDIV - MNT) * 16);
    // if 소수점의 크기가 16진수를 넘어가면 정수로 반올림 해준다
   if (FRC > 15) {
       MNT += 1;
       FRC = 0;
// 굳이 float로 해야하나? ㅇㅇ 9600을 제외하면 다른 것들은 정수로 떨어지지 않는다
   USARTx->BRR &= ~USART_BRR_DIV_Fraction;  // clear Fraction
USARTx->BRR &= ~USART_BRR_DIV_Mantissa;  // clear Mantissa
   USARTx \rightarrow BRR = (MNT << 4) | FRC;
   // Enable TX, RX, and USARTX
   USARTx->CR1 |= (USART_CR1_RE | USART_CR1_TE);  // Transmitter and
Receiver enable
// USARTx->CR3 |= USART_CR3_DMAT | USART_CR3_DMAR;
   USARTx->CR1 |= USART_CR1_UE; // USART enable
// 3. Read USARTx Data (Interrupt)
   // Set the priority and enable interrupt
    USARTx->CR1 |= USART_CR1_RXNEIE; // Received Data Ready to be Read
Interrupt
```

```
if (USARTX == USART1){
       NVIC_SetPriority(USART1_IRQn, 1); // Set Priority to 1
       NVIC_EnableIRQ(USART1_IRQn);  // Enable interrupt of USART2
peripheral
   else if (USARTx==USART2){
       NVIC_SetPriority(USART2_IRQn, 1); // Set Priority to 1
       NVIC_EnableIRQ(USART2_IRQn);  // Enable interrupt of USART2
peripheral
   else {
// if(USARTx==USART6)
       NVIC_SetPriority(USART6_IRQn, 1);  // Set Priority to 1
       NVIC_EnableIRQ(USART6_IRQn);  // Enable interrupt of USART2
peripheral
   }
   USARTx->CR1 |= USART_CR1_UE;
                                                         // USART enable
}
```

#### void USART\_init(USART\_TypeDef\* USARTx, int baud)

```
void USART_init(USART_TypeDef* USARTx, int baud){
// *******************
// Default Tx,Rx GPIO, pin configuration
// USART1 - TX: PB6, RX: PB3 (default) // TX: PA9, RX: PA10
// USART2 - TX: PA2, RX: PA3
// USART6 - TX: PA11, RX: PA12 (default) // TX: PC6, RX: PC7
// *******************
// 1. GPIO Pin for TX and RX
   GPIO_TypeDef* GPIO_TX;
   GPIO_TypeDef* GPIO_RX;
   int pinTX = 0, pinRX = 0;
   if (USARTx==USART1) {
       GPIO_TX = GPIOB;
       GPIO_RX = GPIOB;
       pinTX = 6;
       pinRX = 3;
   if (USARTX==USART2) {
       GPIO_TX = GPIOA;
       GPIO_RX = GPIOA;
       pinTX = 2;
       pinRX = 3;
   if (USARTX==USART6) {
       GPIO_TX = GPIOA;
       GPIO_RX = GPIOA;
       pinTX = 11;
       pinRX = 12;
   // if for other USART input?
   USART_begin(USARTx, GPIO_TX, pinTX, GPIO_RX, pinRX, baud);
```

#### USART get and RX 통신

```
uint8_t USART_getc(USART_TypeDef * USARTx){
   // Wait until RXNE (RX not empty) bit is set by HW -->Read to read
   while ((USARTx -> SR & USART_SR_RXNE) != USART_SR_RXNE);
   // Reading USART_DR automatically clears the RXNE flag
   return ((uint8_t)(USARTx->DR & 0xFF));
}

uint32_t is_USART_RXNE(USART_TypeDef * USARTx){
   return (USARTx->SR & USART_SR_RXNE);
}
```

# **ADC**

#### **ADC TIM Table**

Table 42. External trigger for regular channels

| Source          | Туре                                | EXTSEL[3:0] |
|-----------------|-------------------------------------|-------------|
| TIM1_CH1 event  | Internal signal from on-chip timers | 0000        |
| TIM1_CH2 event  |                                     | 0001        |
| TIM1_CH3 event  |                                     | 0010        |
| TIM2_CH2 event  |                                     | 0011        |
| TIM2_CH3 event  |                                     | 0100        |
| TIM2_CH4 event  |                                     | 0101        |
| TIM2_TRGO event |                                     | 0110        |
| TIM3_CH1 event  |                                     | 0111        |
| TIM3_TRGO event |                                     | 1000        |
| TIM4_CH4 event  |                                     | 1001        |
| TIM5_CH1 event  |                                     | 1010        |
| TIM5_CH2 event  |                                     | 1011        |
| TIM5_CH3 event  |                                     | 1100        |
| Reserved        |                                     | 1101        |
| Reserved        |                                     | 1110        |
| EXTI line11     | External pin                        | 1111        |

# **INJ ADC TIM Table**

Table 43. External trigger for injected channels

| Source          | Connection type                     | JEXTSEL[3:0] |
|-----------------|-------------------------------------|--------------|
| TIM1_CH4 event  | Internal signal from on-chip timers | 0000         |
| TIM1_TRGO event |                                     | 0001         |
| TIM2_CH1 event  |                                     | 0010         |
| TIM2_TRGO event |                                     | 0011         |
| TIM3_CH2 event  |                                     | 0100         |
| TIM3_CH4 event  |                                     | 0101         |
| TIM4_CH1 event  |                                     | 0110         |
| TIM4_CH2 event  |                                     | 0111         |
| TIM4_CH3 event  |                                     | 1000         |
| TIM4_TRGO event |                                     | 1001         |
| TIM5_CH4 event  |                                     | 1010         |
| TIM5_TRGO event |                                     | 1011         |
| Reserved        |                                     | 1100         |
| Reserved        |                                     | 1101         |
| Reserved        |                                     | 1110         |
| EXTI line15     | External pin                        | 1111         |

# ADC pin map

#### **ADC Pinout Map**

ADC1

| Channel | Port | Pin |
|---------|------|-----|
| 0       | Α    | 0   |
| 1       | Α    | 1   |
| 2       |      |     |
| 3       |      |     |
| 4       | Α    | 4   |
| 5       | Α    | 5   |
| 6       | Α    | 6   |
| 7       | Α    | 7   |
| 8       | В    | 0   |
| 9       | В    | 1   |
| 10      | С    | 0   |
| 11      | С    | 1   |
| 12      | С    | 2   |
| 13      | С    | 3   |
| 14      | С    | 4   |
| 15      | С    | 5   |

#### ecADC.c

# void ADC\_init(GPIO\_TypeDef \*port, int pin, int trigmode)

• port: ADC port

• **pin**: Timer period in msec

• trigmode:

```
RCC->APB2ENR |= RCC_APB2ENR_ADC1EN;  // Enable the clock of
RCC_APB2ENR_ADC1EN
    // Configure ADC clock pre-scaler
                                                      // 0000: PCLK2 divided by 2
    ADC->CCR &= ~ADC_CCR_ADCPRE;
(42MHz)
    // Configure ADC resolution
    ADC1->CR1 &= ~ADC_CR1_RES; // 00: 12-bit resolution (15cycle+)
   // Configure channel sampling time of conversion.
    // Software is allowed to write these bits only when ADSTART=0 and JADSTART=0
    // ADC clock cycles @42MHz = 2us
    if(CHn < 10) {
        ADC1->SMPR2 &= ~(7 << (3*CHn)); // clear bits
ADC1->SMPR2 |= 4U << (3*CHn); // sar
                                                           // sampling time
conversion: 84
   }
    else{
       ADC1->SMPR1 \&= \sim (7 << (3* (CHn - 10)));
       ADC1 -> SMPR1 \mid = 4U << (3* (CHn - 10));
    }
// 2. Regular / Injection Group
   //Regular: SQRx, Injection: JSQx
// 3. Repetition: Single or Continuous conversion
    ADC1->CR2 &= ~ADC_CR2_CONT;
                                                 // default : Single conversion
mode
// 4. Single Channel or Scan mode
    // Configure the sequence length
                                                // 0000: 1 conversion in the
    ADC1->SQR1 &= ADC_SQR1_L;
regular channel conversion sequence
    // Configure the channel sequence
    ADC1->SQR3 &= ~ADC_SQR3_SQ1;
                                                      // SQ1 clear bits
    ADC1->SQR3 |= (CHn & ADC_SQR3_SQ1); // Choose the channel to convert
firstly
    // Single Channel: scan mode, right alignment
    ADC1->CR1 |= ADC_CR1_SCAN; // 1: Scan mode er

ADC1->CR2 &= ~ADC_CR2_ALIGN; // 0: Right alignment
    ADC1->CR1 = ADC\_CR1\_SCAN;
                                                      // 1: Scan mode enable
// 5. Interrupt Enable
    // Enable EOC(conversion) interrupt.
    ADC1->CR1 &= ~ADC_CR1_EOCIE; // Interrupt reset

ADC1->CR1 |= ADC_CR1_EOCIE; // Interrupt enable
    // Enable ADC_IRQn
    NVIC_SetPriority(ADC_IRQn, 2);  // Set Priority to 2
NVIC_EnableIRQ(ADC_IRQn);  // Enable interrupt
                                             // Enable interrupt form ACD1
peripheral
```

```
// HW TRIGGER MODE
/* -----*/

// TRGO Initialize : TIM3, 1msec, RISE edge
if(trigmode == TRGO) ADC_TRGO(TIM3, 1, RISE);
}
```

#### void ADC\_INJ\_init(GPIO\_TypeDef \*port, int pin, int trigmode)

```
void ADC_INJ_init(GPIO_TypeDef *port, int pin, int trigmode){    //mode 0 : SW, 1
: TRGO
// 0. Match Port and Pin for ADC channel
   int CHn = (uint32_t)ADC_pinmap(port, pin);  // ADC Channel <-</pre>
>Port/Pin mapping
// GPIO configuration ------
// 1. Initialize GPIO port and pin as ANALOG, no pull up / pull down
   // ADC configuration
// 1. Total time of conversion setting
   // Enable ADC pheripheral clock
   RCC->APB2ENR |= 1UL<<8; // Enable the clock of RCC_APB2ENR_ADC1EN,
ADC1ENABLE
   // Configure ADC clock pre-scaler
   ADC->CCR \&= \sim (3UL << 16);
                             // 11: PCLK2 divided by 8 (21MHz)
// ADC->CCR |= 3UL<<16;
   // Configure ADC resolution
   ADC1->CR1 &= ~(3UL<<24); // 00: 12-bit resolution (15cycle+)
   // Configure channel sampling time of conversion.
   // Software is allowed to write these bits only when ADSTART=0 and JADSTART=0
   // ADC clock cycles @42MHz = 2us
// if(CHn < 10){
      ADC1->SMPR2 &= \sim(7U<<3*CHn); // sampling time conversion : 84
ADC1->SMPR2 |= 4U<<3*CHn; // sampling time conversion : 84
//
// }
// else{
//
     ADC1->SMPR1 &= \sim(7U<<3*(CHn%10));
      ADC1->SMPR1 \mid= 4U<<3*(CHn%10); // how about change one line
code?
// }
//
// 2. Regular / Injection Group
//Regular: SQRx, Injection: JSQx
```

```
// 3. Repetition: Single or Continuous conversion
   ADC1->CR2 \&= \sim (1UL << 1);
                                               // **default : Single
conversion mode
// 4. Single Channel or Scan mode
   // - Single Channel: scan mode, right alignment
   ADC1->CR1 = 1UL<<8;
                                                      // 1: Scan mode
enable, more than 2 chs
   ADC1->CR2 \&= \sim (1UL << 11);
                                                  // 0: Right alignment,
only 1 ch
   // Configure the sequence length
   ADC1->JSQR \&= \sim (3UL << 20);
                                               // 0000: 1 conversion in the
injected channel conversion sequence
   // Configure the channel sequence
   ADC1->JSQR \&= \sim (0x1F << 0);
                                               // SQ1 clear bits
                                         // Choose the channel to
   ADC1->JSQR \mid= (CHn & 0x1F);
convert firstly
                                                                       //
CHn should be 1~4
// 5. Interrupt Enable
   // Enable JEOC(conversion) interrupt.
   ADC1->CR1 &= \sim(1UL<<7); // Interrupt reset ADC1->CR1 |= 1UL<<7; // Interrupt enable
   // Enable ADC_IRQn
   NVIC_SetPriority(ADC_IRQn, 2);  // Set Priority to 2
NVIC_EnableIRQ(ADC_IRQn);  // Enable interrupt
                                       // Enable interrupt form ACD1
peripheral
/* -----
// HW TRIGGER MODE
/* ______
----*/
   // TRGO Initialize : TIM4, 1msec, RISE edge
   if(trigmode==TRGO) ADC_INJ_TRGO(TIM4, 1, RISE);
}
```

#### void ADC\_TRGO(TIM\_TypeDef\* TIMx, int msec, int edge)

```
// Enable EOCS
   ADC1->CR2 |= ADC_CR2_EOCS;
// HW Trigger configuration -----
// 1. TIMx Trigger Output Config
   // Enable TIMx Clock
   TIM_init(TIMx, msec);
                                 //counter disable
   TIMX->CR1 \&= \sim 1;
// Set PSC, ARR
// TIM_period_ms(TIMx, msec);
 // Master Mode Selection MMS[2:0]: Trigger output (TRGO)
 TIMx \rightarrow CR2 = TIM_CR2\_MMS\_2;
                                     //100: Compare - OC1REF signal
is used as trigger output (TRGO)
   // Output Compare Mode
                                 // OC1M : output compare 1
 Mode
 TIMx->CCMR1 |= TIM_CCMR1_OC1M_1 | TIM_CCMR1_OC1M_2; // OC1M = 110 for compare
1 Mode ch1
 // ocl signal
 TIMx->CCER |= TIM_CCER_CC1E; // CC1E Capture enabled
  TIMX \rightarrow CCR1 = (TIMX \rightarrow ARR)/2;
                                         // duty ratio 50%
 // Enable TIMX
 TIMX->CR1 |= TIM_CR1_CEN; //counter enable
// 2. ADC HW Trigger Config.
  // Select Trigger Source
   // TIMX TRGO event (ADC : TIM2,
TIM3 TRGO)
   //Select Trigger Polarity
                                 // reset EXTEN, default
   ADC1->CR2 &= ~ADC_CR2_EXTEN;
   if(edge==RISE) ADC1->CR2 |= ADC_CR2_EXTEN_0;
                                                      // trigger
detection rising edge
   else if(edge==FALL) ADC1->CR2 |= ADC_CR2_EXTEN_1;  // trigger detection
falling edge
   else if(edge==BOTH) ADC1->CR2 |= ADC_CR2_EXTEN_Msk; // trigger detection
both edge
}
```

## void ADC\_INJ\_TRGO(TIM\_TypeDef\* TIMx, int msec, int edge)

```
else if(TIMx == TIM2) timer = 2;
   else if(TIMx = TIM4) timer = 4;
   else if(TIMx==TIM5) timer = 5;
   // Single conversion mode (disable continuous conversion)
   ADC1->CR2 |= 1UL<<1; // Discontinuous conversion mode(need clear
first)
   //ADC1->CR2 &= ~(1UL<<1); // Discontinuous conversion mode(need clear
first)
   ADC1->CR2 \mid= 1UL<<10; // Enable EOCS
   // HW Trigger configuration ------
// 1. TIMx Trigger Output Config
   // Enable TIMx Clock
   TIM_init(TIMx, msec);
   TIMX->CR1 \&= \sim (1UL << 0);
                                            //counter disable(to change
setting)
   // Set PSC, ARR
                                //(no need)
 //TIM_period_ms(TIMx, msec);
 // Master Mode Selection MMS[2:0]: Trigger output (TRGO)
 TIMX->CR2 \&= \sim (7UL << 4);
                                          // reset MMS
 TIMX \rightarrow CR2 \mid = 4UL << 4;
                                           // 100: Compare - OC1REF signal is
used as trigger output (TRGO)
   // Output Compare Mode
 TIMX->CCMR1 &= ~(7UL<<4);
TIMX->CCMR1 |= 6UL<<4;
                                          // OC1M : output compare 1 Mode
                                           // OC1M = 110 for compare 1 Mode ch1
 // OC1 signal
                                          // CC1E Capture enabled
 TIMX \rightarrow CCER = 1UL << 0;
   IMX \rightarrow CCER \mid = IUL << 0;

IMX \rightarrow CCR1 = (IMX \rightarrow ARR)/2;
                                             // duty ratio 50%
 // Enable TIMx
 TIMX->CR1 \mid = 1UL << 0;
                                                  //counter enable
// 2. ADC HW Trigger Config.
   // Select Trigger Source
   ADC1->CR2 &= ~ADC_CR2_JEXTSEL; // reset JEXTSEL
   if(TIMx==TIM1)
                          ADC1->CR2 \mid= 1UL<<16; // TIM1 TRGO event
    else if(TIMx==TIM2) ADC1->CR2 |= 3UL << 16; // TIM2 TRGO event
   else if(TIMx==TIM4) ADC1->CR2 |= 9UL<<16; // TIM4 TRGO event
   else if(TIMx==TIM5) ADC1->CR2 |= 11UL<<16; // TIM5 TRGO event
   //Select Trigger Polarity
   ADC1->CR2 &= ~ADC_CR2_JEXTEN;
                                                               // reset JEXTEN,
default
   if(edge==RISE) ADC1->CR2 |= 1UL<<20; // trigger detection
rising edge
   else if(edge==FALL) ADC1->CR2 |= 2UL<<20; // trigger detection falling
edge
```

```
else if(edge==BOTH) ADC1->CR2 |= 3UL<<20;  // trigger detection both
edge
}</pre>
```

#### void ADC\_continue(int contmode)

```
void ADC_continue(int contmode){
   if(contmode == CONT){
      // Repetition: Continuous conversion
      ADC1->CR2 |= ADC_CR2_CONT;
                                            // Enable Continuous
conversion mode
                                            // 0: Scan mode disable
      }
   else {
//if(contmode==SINGLE)
      // Repetition: Single conversion
      ADC1->CR2 &= ~ADC_CR2_CONT;
                                        // Disable Continuous conversion
mode
      ADC1->CR1 \mid = ADC\_CR1\_SCAN;
                                            // 1: Scan mode enable
   }
}
```

#### void ADC\_sequence(int length, int \*seq)

```
void ADC_sequence(int length, int *seq){
    ADC1->SQR1 &= ~ADC_SQR1_L;
                                                                            // reset
length of conversions in the regular channel
    ADC1->SQR1 |= (length - 1) << ADC_SQR1_L_Pos; // conversions in the regular
channel conversion sequence
    for(int i = 0; i < length; i++){
        if (i<6){
             ADC1->SQR3 &= \sim(0x1F << i*5); // SQn clear bits
ADC1->SQR3 |= seq[i] << i*5: // Choose the char
             ADC1->SQR3 \mid= seq[i] << i*5;
                                                             // Choose the channel to
convert sequence
         else if (i < 12){
            ADC1->SQR2 &= \sim (0x1F << (i-6)*5); // SQn clear bits
ADC1->SQR2 |= seq[i] << (i-6)*5; // Choose the
channel to convert sequence
        }
        else{
             ADC1->SQR1 &= \sim(0x1F << (i-12)*5); // SQn clear bits
            ADC1->SQR1 \mid= seq[i] << (i-12)*5; // Choose the channel to
convert sequence
        }
    }
}
```

#### void ADC\_INJ\_sequence(int length, int \*seq)

```
void ADC_INJ_sequence(int length, int *seq){
    //length : how many use // seq = channel that you want to use, ex) seq[2] =
{3, 5};
   ADC1->JSQR &= ~(3UL<<20); // reset length of conversions in the
injected channel
   ADC1->JSQR |= (length-1)<<20; // conversions in the injected channel
conversion sequence
   for(int i = 0; i < length; i++){
       // JL:00 JSQR4 only
        // JL:01 JSQR4, JSQR3
       // JL:10 JSQR4, JSQR3, JSQR2
        // JL:11 JSQR4, JSQR3, JSQR2, JSQR1
        ADC1->JSQR &= \sim(0x1FUL<<(((3-i)*5)); // Choose the channel to convert
sequence
        ADC1->JSQR |= seq[i] <<(((3-i)*5); // Choose the channel to convert
sequence
   }
}
```

#### void ADC\_start(void)

```
void ADC_start(void){
    // Enable ADON, SW Trigger------

ADC1->CR2 |= ADC_CR2_ADON;
    ADC1->CR2 |= ADC_CR2_SWSTART;
}
```

### void ADC\_INJ\_start(void)

```
void ADC_INJ_start(void){
    // Enable ADON, SW Trigger----

// Enable ADC

ADC1->CR2 |= ADC_CR2_ADON;
    // ADC INJ Start (SW, once)

ADC1->CR2 |= ADC_CR2_JSWSTART;
}
```

#### uint32\_t is\_ADC\_EOC(void)

```
uint32_t is_ADC_EOC(void){
   return (ADC1->SR & ADC_SR_EOC) == ADC_SR_EOC;
}
```

#### uint32\_t is\_ADC\_OVR(void)

```
uint32_t is_ADC_OVR(void){
    return (ADC1->SR & ADC_SR_OVR) == ADC_SR_OVR;
}
```

# void clear\_ADC\_OVR(void)

```
void clear_ADC_OVR(void) {
   ADC1->SR &= ~ADC_SR_OVR;
}
```

# uint32\_t is\_ADC\_JEOC(void)

```
uint32_t is_ADC_JEOC(void){
    return ADC1->SR & ADC_SR_JEOC;
}
```

## void clear\_ADC\_JEOC(void)

```
void clear_ADC_JEOC(void){
   ADC1->SR &= ~ADC_SR_JEOC;
}
```

#### uint32\_t ADC\_read()

```
uint32_t ADC_read(){
    return ADC1->DR;
}
```

# **Function**

# ecFunc.c

#### void sevensegment\_init(void)

**GPIO** output setting for 7segment initialization

```
void sevensegment_init(void) {
   // led a setup
```

```
GPIO_out_set(GPIOA, PA8, NOPUPD, MSPEED, PUSHPULL);
    // led b setup
   GPIO_out_set(GPIOB, PB10, NOPUPD, MSPEED, PUSHPULL);
  // led c setup
   GPIO_out_set(GPIOA, PA7, NOPUPD, MSPEED, PUSHPULL);
   // led d setup
   GPIO_out_set(GPIOA, PA6, NOPUPD, MSPEED, PUSHPULL);
   // led e setup
   GPIO_out_set(GPIOA, PA5, NOPUPD, MSPEED, PUSHPULL);
    // led f setup
   GPIO_out_set(GPIOA, PA9, NOPUPD, MSPEED, PUSHPULL);
    // led g setup
   GPIO_out_set(GPIOC, PC7, NOPUPD, MSPEED, PUSHPULL);
   // led DP setup
   GPIO_out_set(GPIOB, PB6, NOPUPD, MSPEED, PUSHPULL);
}
```

#### void sevensegment\_decoder(uint8\_t flag)

seven\_segment is second array. The array gives flag to GPIO\_write.

```
void sevensegment_decoder(uint8_t flag) {
    int seven_segment[11][8] = {
            {LOW,
                    LOW,
                                              LOW,
                                                      LOW,
                                                              HIGH,
                                                                       HIGH },
                            LOW,
                                     LOW,
//zero
            {HIGH,
                    LOW,
                             LOW,
                                     HIGH,
                                              HIGH,
                                                      HIGH,
                                                              HIGH,
                                                                       HIGH},
//one
            {LOW,
                    LOW,
                             HIGH,
                                     LOW,
                                              LOW,
                                                      HIGH,
                                                              LOW,
                                                                       HIGH },
//two
            {LOW,
                    LOW,
                             LOW,
                                     LOW,
                                              HIGH,
                                                      HIGH,
                                                              LOW,
                                                                       HIGH },
//three
            {HIGH,
                    LOW,
                             LOW,
                                     HIGH,
                                              HIGH,
                                                      LOW,
                                                              LOW,
                                                                       HIGH},
//four
            {LOW,
                    HIGH,
                             LOW,
                                     LOW,
                                              HIGH,
                                                      LOW,
                                                              LOW,
                                                                       HIGH },
//five
            {LOW,
                    HIGH,
                             LOW,
                                     LOW,
                                              LOW,
                                                      LOW,
                                                              LOW,
                                                                       HIGH },
//six
                    LOW,
            {LOW,
                             LOW,
                                     HIGH,
                                              HIGH,
                                                      HIGH,
                                                              HIGH,
                                                                       HIGH},
//seven
            {LOW,
                    LOW,
                             LOW,
                                     LOW,
                                              LOW,
                                                      LOW,
                                                              LOW,
                                                                       HIGH },
 //eight
            {LOW,
                    LOW,
                             LOW,
                                     HIGH,
                                              HIGH,
                                                      LOW,
                                                              LOW,
                                                                       HIGH},
//nine
            {HIGH,
                    HIGH,
                             HIGH,
                                     HIGH,
                                              HIGH,
                                                      HIGH,
                                                              HIGH,
                                                                       LOW}
 //dot
    };
    GPIO_write(GPIOA, PA8, seven_segment[flag][0]);
                                                              // a
    GPIO_write(GPIOB, PB10, seven_segment[flag][1]);
                                                              // b
    GPIO_write(GPIOA, PA7, seven_segment[flag][2]);
                                                              // c
    GPIO_write(GPIOA, PA6, seven_segment[flag][3]);
                                                              // d
    GPIO_write(GPIOA, PA5, seven_segment[flag][4]);
                                                              // e
                                                              // f
    GPIO_write(GPIOA, PA9, seven_segment[flag][5]);
    GPIO_write(GPIOC, PC7, seven_segment[flag][6]);
                                                              // g
    GPIO_write(GPIOB, PB6, seven_segment[flag][7]);
                                                              // dp
```

#### void bitToggle(GPIO\_TypeDef\* Port, int pin)

Bit toggle use XOR

```
void bitToggle(GPIO_TypeDef* Port, int pin) {
   Port->ODR ^= (1 << pin);
}</pre>
```

#### void LED4\_toggle(uint8\_t flag)

```
void LED4_toggle(uint8_t flag){      // use truth table of 4 leds circuit
   int led4[4][4] = {
       {HIGH,
                 LOW,
                            LOW,
                                         LOW},
       {LOW,
                 HIGH,
                            LOW,
                                         LOW},
       {LOW,
                 LOW,
                            HIGH,
                                         LOW},
       {LOW,
                  LOW,
                             LOW,
                                         HIGH}
   };
       GPIO_write(GPIOA, PA5, led4[flag][0]);
                                                // PA5
       GPIO_write(GPIOA, PA6, led4[flag][1]);
                                                // PA6
       GPIO_write(GPIOA, PA7, led4[flag][2]);
                                                // PA7
       GPIO_write(GPIOB, PB6, led4[flag][3]);
                                                // PB6d
}
```

#### void bitToggle(GPIO\_TypeDef\* Port, int pin)

```
void bitToggle(GPIO_TypeDef* Port, int pin) {
   Port->ODR ^= (1 << pin);
}</pre>
```

#### void LED\_4\_init(void) for mid term

```
void LED_4_init(void){

    // led Obit setup
    GPIO_out_set(GPIOA, PAO, NOPUPD, MSPEED, PUSHPULL);

    // led 1bit setup
    GPIO_out_set(GPIOA, PA1, NOPUPD, MSPEED, PUSHPULL);

// led 2bit setup
    GPIO_out_set(GPIOB, PBO, NOPUPD, MSPEED, PUSHPULL);

// led 3bit setup
    GPIO_out_set(GPIOC, PC1, NOPUPD, MSPEED, PUSHPULL);

uint8_t flag_init = 0;
```

```
LED_4_decoder(flag_init);
}
```

#### void LED\_4\_decoder(uint8\_t flag) for mid term

```
{
     int led4[16][4] = {
                              // 0
           {0,0,0,0},
                               // 1
           \{0,0,0,1\},
                               // 2
           {0,0,1,0},
                           // 3
// 4
// 5
// 6
           {0,0,1,1},
           {0,1,0,0},
           {0,1,0,1},
           {0,1,1,0},
         {0,1,1,1}, // 6

{0,1,1,1}, // 7

{1,0,0,0}, // 8

{1,0,1,0}, // 10

{1,0,1,1}, // 11

{1,1,0,0}, // 12

{1,1,0,1}, // 13

{1,1,1,0}, // 14

{1,1,1,1} // 15
     };
     GPIO_write(GPIOA, PAO, led4[flag][0]);  // a
                                                                  // b
     GPIO_write(GPIOA, PA1, led4[flag][1]);
     GPIO_write(GPIOB, PBO, led4[flag][2]);  // c
GPIO_write(GPIOC, PC1, led4[flag][3]);  // d
     GPIO_write(GPIOC, PC1, led4[flag][3]);
                                                                  // d
}
```

#### void LED\_3\_init(void) for mid term

```
void LED_3_init(void){

    // led Obit setup
    GPIO_out_set(GPIOA, PAO, NOPUPD, MSPEED, PUSHPULL);

    // led 1bit setup
    GPIO_out_set(GPIOA, PA1, NOPUPD, MSPEED, PUSHPULL);

// led 2bit setup
    GPIO_out_set(GPIOB, PBO, NOPUPD, MSPEED, PUSHPULL);

uint8_t flag_init = 0;

LED_3_decoder(flag_init);
}
```

#### void LED\_3\_decoder(uint8\_t flag) for mid term

# Include header

#### ecInclude.h

```
/*____\
@ Embedded Controller edit by Seung-Eun Hwang
Author : SeungEun Hwang
Created : 09-13-2022
Modified : 10-17-2022
Language/ver : C++ in Keil uVision
Description : ecInclude header file
#ifndef ___ECINCLUDE_H
#define ___ECINCLUDE_H
#include <stdio.h>
#include <math.h>
#include <string.h>
#include <stdint.h>
#include "stm32f4xx.h"
#include "stm32f411xe.h"
#include "ecRCC.h"
#include "ecGPIO.h"
#include "ecSysTick.h"
#include "ecFunc.h"
#include "ecEXTI.h"
#include "ecTIM.h"
#include "ecPWM.h"
```

```
#include "ecstepper.h"
#include "ecIC.h"
#include "ecADC.h"
#include "ecADC.h"
#include "ecRGBCS.h"

#define MCU_CLK_PLL 84000000
#define MCU_CLK_HSI 16000000
#define MCU_CLK_HSE 8000000

//#include "ecGPIO_API.h"

#ifdef __cplusplus
#endif /* __cplusplus */
#endif
```