# hwdbg

Debugging Hardware Like Software

Sina Karvandi Spring 2024

# "To err is human, to debug is divine."





hwdbg is a new debugger chip generator based on chisel language (scala) & LLVM circt

hwdbg.hyperdbg.org/docs

# **Outline**

- Introduction
- Design
- Sensors
- Scripting Language
- D.F.R.
- Evaluation
- Questions

### **Outline**

#### **01 Introduction**

- What is HyperDbg?
- Main Motivation
- Key Contributions
- Software, Hardware Platform
- Key Features
- Debugging Modes

02 Design

**03** Sensors

**04** Scripting Language

**05** D.F.R.

**06** Evaluation

Questions



01

# Introduction

The motivation behind creating a new debugger

# What is HyperDbg?

HyperDbg is an open-source platform that brings debugging infrastructures like hypervisor-assisted, user-mode, and kernel-mode debuggers mainly with a focus on using modern hardware technologies for analyzing, fuzzing, and reversing.







# **Main Motivation**

The key intuition behind **hwdbg** is making security researchers and hardware engineers able to run **custom action** in the smallest (shortest) event in a digital circuit which is the changes (rising-edge & falling-edge) within the **clock cycle**.

# **Key Contributions**

**hwdbg** comes with these contributions.

- Introduction of a Unified Debugging Framework
- Open-source and Customizable Tool
- Integration with FPGAs
- Robust Debugging Experience
- Enhancement of Reverse Engineering and Chip Fuzzing Capabilities
- Comprehensive Scripting Support



03

#### **Software**

The software side is implemented in C/C++ for sending debugging commands and parsing scripts.

#### **Hardware**

The hardware side will be written in chisel programming language as well as Verilog and SystemVerilog.

#### **Platform**

The testing platform is AMD Xilinx FPGAs.

### **Key Features**

An open-source logic analyzer

Automatic testing and fuzzing of chips by software generated testcases

### Signal Analyzer Testing & Fuzzing



# Software Abstractions

Simulate software debugging concepts in hardware

#### **Signal Manipulator**

Manipulating digital signals by changing the state of wires

### **Debugging Modes**

#### **Passive debugging**

In this debugging mode, **hwdbg** acts as an introspection tool, and monitors different signals to the target debugging module.

#### **Active debugging**

In this debugging mode, **hwdbg** is able to both monitor and manipulate signals (Input/Output). These signal modifications are configured by the user's custom scripts.

### **Outline**

**01** Introduction

#### 02 Design

- PS <> PL Communication
- Communication Modules
- Input/Output Ports
- BRAM Simulator
- BRAM Simulator Waves

**03** Sensors

**04** Scripting Language

**05** D.F.R.

**06** Evaluation

Questions



02

# Design

The proposed debugger chip generator design

#### **PS <> PL Communication**

**hwdbg** communicates from PS to PL by using a shared BlockRAM over the AXI bus, as well as an interrupt line from PL to PS and a shared GPIO line from PS to PL.



#### **Communication Modules**

Sending module is responsible for preparing mandatory headers and write to BRAM as well as interrupting PS.

—Sending Module

Once share PS <> PL line is high, receiving verifies BRAM data headers and notifies interpreter.

—Receiving Module

Because only one BRAM port is shared with PL, synchronization is needed to avoid data corruption in case of simultaneous writes.

—Send/Receive Synchronization Module

Once a valid packet is received, the interpreting module configures the chips and sends the response to the debugger.

—Interpreting Module

# **Input/Output Ports**

This picture illustrates the input/output pins of the **hwdbg** design.



#### **BRAM Simulator**

Here is the BRAM simulator (PS to PL area).

```
sina@DESKTOP-MDN4NRE: ~ X
                                                           Test hwdbg module (with pre-defined BRAM)
                    cocotb.DebuggerModuleTestingBRAM
                                                        Initialize and reset module
    0.00ns INFO
                    cocotb.DebuggerModuleTestingBRAM
   100.00ns INFO
                                                       Enabling an interrupting chip to receive commands from BRAM
/home/sina/HyperDbq/hwdbq/sim/hwdbq/DebuggerModuleTestingBRAM/test_DebuggerModuleTestingBRAM.py:354: DeprecationWarning:
 'str(handle)' casts have been deprecated. Use 'str(handle.value)' instead.
 while str(dut.io_psOutInterrupt) != "1":
Number of clock cycles spent in debuggee (PL): 0
Number of clock cycles spent in debuggee (PL): 10
Number of clock cycles spent in debuggee (PL): 20
Debuggee (PL) interrupted Debugger (PS)
Content of BRAM after emulation:
Address of PL to PS communication: mem_128
PS to PL area:
        00000000
                     Checksum
mem_0:
mem 1: 00000000
                     Checksum
        52444247
                     Indicator
mem_2:
mem_3:
        48595045
                     Indicator
mem_4:
        00000004
                     TypeOfThePacket
        00000002
                     RequestedActionOfThePacket
mem_5:
mem_6:
                     Start of Optional Data
mem_7:
mem_8:
mem 9:
mem 14: 00000000
```

### **BRAM Simulator (cont.)**

Here is the BRAM simulator (PL to PS area).

```
sina@DESKTOP-MDN4NRE: ~ X
            sina@DESKTOP-MDN4NRE: ~ X
    0.00ns
  100.00ns mem_127: 00000000
/home/sina/
 'str(handl PL to PS area:
 while str mem_128: 00000000
                                  Checksum
Number of c mem_129: 00000000
                                  Checksum
Number of c mem_130: 52444247
                                  Indicator
Number of c mem_131: 48595045
                                  Indicator
Debuggee (p| mem_132: 00000005
                                  TypeOfThePacket
                                  RequestedActionOfThePacket
          mem 133: 00000003
Content of | mem_134: 00000003
                                  Start of Optional Data
Address of | mem_135: 0000000c
           mem_136: 00000009
PS to PL ar mem_137: 0000000b
       00 mem_138: 00000000
mem_1: 00 mem_139: 00000000
       52 mem_140: 00000000
mem_2:
       48 mem_141: 00000000
mem_3:
       00 mem_142: 00000000
mem_4:
       00 mem_143: 00000000
mem_5:
       00 mem_144: 00000000
mem 6:
       00 mem_145: 00000000
mem_7:
       00 mem_146: 00000000
mem_8:
       00 mem_147: 00000000
mem 9:
       00 mem_148: 0000000
       00 mem_149: 00000000
mem_12: 00 mem_150: 00000000
mem_13: 00 mem_151: 00000000
mem_14: 00 mem_152: 00000000
           mem_153: 00000000
           mem_154: 00000000
```

#### **BRAM Simulator Waves**

Here is the BRAM simulator wave results for hwdbg.



### **Outline**

- **01** Introduction
- 02 Design

#### **03 Sensors**

- Side-channel Attacks in Microchips/IP Cores
- Physical Unclonable Function (PUF)
- Debugging Sensors
- **04** Scripting Language
- **05** D.F.R.
- **06** Evaluation
- Questions



03

# Sensors

The debugging sensor modules embedded in the **hwdbg** debugger

# **Side-channel Attacks in Microchips/IP Cores**

- A side-channel attack in chips and IP cores involves exploiting indirect information leakage, such as power consumption or electromagnetic emissions, to extract sensitive data.
- We use sensors like Ring Oscillators (RO) for detecting these side channels because they can monitor variations in hardware characteristics, which may indicate the presence of sidechannel leakage or attacks.



# PUF

#### Physical Unclonable Function

- A PUF is a physical entity utilized in microchips and other electronic devices to generate unique, devicespecific cryptographic keys based on the uncontrollable physical variations that occur during the manufacturing process.
- These unique differences, such as variations in silicon pathways, ensure that each PUF is unique and make it theoretically impossible to duplicate or clone.

# **Debugging Sensors**



#### Ring Oscillator (RO)

Measures variations in signal propagation delay to detect changes in environmental conditions or circuit behavior.



#### **IDELAYE2/3**

Provides adjustable signal delay capabilities for timing adjustments and alignment in high-speed circuits.



# Time-to-Digital Converter (TDC)

Converts the time interval between two events into a digital value for precise timing measurements.

# **Debugging Sensors (cont.)**



#### **Voltage Sensor**

Monitors and measures the voltage levels within a circuit to ensure stable and correct operation.



# Frequency & Clock Sensors

Monitors the frequency and stability of clock signals to ensure they remain within the expected range and performance criteria.



# Temperature Sensor

Measures the temperature within the chip to monitor thermal conditions and prevent overheating.

### **Outline**

- **01** Introduction
- **02** Design
- **03** Sensors

#### **04 Scripting Language**

Script Execution Stages

Ports & Pins

**Supported Statements** 

**Supported Operators** 

Example Script 1

Example Script 2

**05** D.F.R.

**06** Evaluation

Questions



04

# **Scripting Language**

HyperDbg's *dslang* variation for hardware debugging



This picture demonstrates the execution of different IR scripts in each stage.



# Ports & Pins

| Pseudo-registers                          |
|-------------------------------------------|
| \$hw_clk, or \$hw_clock: 1 or 0           |
| \$hw_counter and, \$hw_clock_edge_counter |
| \$hw_clock_frequency                      |
| \$hw_stage: Stage number of script        |
|                                           |
|                                           |
|                                           |



# **Supported Statements**



**Functions** 

# **Supported Operators**

| Precedence           | Operators         |
|----------------------|-------------------|
| Parentheses          | ()                |
| Unary Operators      | -, +, ~, &, *     |
| Arithmetic Operators | *, /, %           |
| Arithmetic Operators | +, -              |
| Shift Operators      | >>, <<            |
| Comparison Operators | >=, <=, >, ==, != |
| Bitwise AND Operator | &                 |
| Bitwise XOR Operator | ٨                 |
| Logical AND Operator | &&                |
| Logical OR Operator  | II                |



### **Example Script 1**

```
if (@hw port5 == 55) {
 printf("@hw port5 is equal to 0x55\n");
elsif(@hw port5 == 66) {
 printf("@hw port5 is equal to 0x66\n");
elsif(@hw port5 == 77) {
 printf("@hw port5 is equal to 0x77\n");
} else {
 printf("@hw port5 is not equal to 0x55, 0x66,
       0x77. It is equal to %llx\n", @hw port5);
```

### **Example Script 2**

```
int my func1(int var1) {
  result = var1 + 1;
 printf("my func1 %d\n", result);
  return result;
int my func2(int var1) {
  result = var1 * 2;
  printf("my func2 %d\n", result);
  return result;
int my func3(int var1) {
  result = my func1(var1) + my func2(var1);
 printf("my func3 %d\n", result);
  return result;
printf("%d\n", my func3(2));
```



#### **Outline**

- **01** Introduction
- 02 Design
- **03** Sensors
- **04** Scripting Language

#### 05 D.F.R.

- Key (must-have) Software Debugger Features
- Debugging Hardware Like Software
- Software Stepping in Hardware
- Anomaly Definition
- Fuzzing & Fault-Injection

**06** Evaluation

Questions



05 D.F.R.

Debugging, Fuzzing, Reversing



# Key (must-have) Software Debugger Features

- Reading/Writing Memory
- Inspecting/Modifying Registers Values
- Stepping Through Instructions
- Putting Breakpoints and Pausing The Debuggee

### **Debugging Hardware Like Software**

**Logic Analyzer** 

Inspecting/Modifying Registers Values Emulation of Instruction Stepping by Controlling Clock Signal Putting Breakpoints and Pausing The Debuggee

Reading/Writing Memory Signal Inspection and Modification

Stepping Through Instructions

Cutting The Signals
Based on Conditions

# Software Stepping in Hardware



- Once we can control the clock signal, we are able to see and modify I/O ports at each cycle.
- The next rising-edge clock will be inserted once the introspection/modification is done.
- Not possible in chips with internal clock sources.

# **Anomaly Definition**

# Anomalies In Expected Functionalities

These occur when the device fails to compute the correct output due to specific inputs, detectable through emulation.

# **Anomalies Based On Sensors Indications**

Sensors can indicate anomalies through abnormal state changes, signaling potential internal issues in the chip.

# **Fuzzing & Fault-Injection**

### **Cut Singal**

Remove signal at different random stages

# **Fuzzing**

Providing random software generated data and observe the output

# Change Clock domain

Using PWM with different duty cycles

# **Outline**

- **01** Introduction
- **02** Design
- **03** Sensors
- **04** Scripting Language
- **05** D.F.R.
- **06 Evaluation** 
  - dslang vs. TSM
  - Source code

Questions



06

# Evaluation

Evaluating hwdbg debugger chip generator

# dslang'vs TSM

|                                                              | hwdbg ( <i>dslang</i> )          | Xilinx ILA (TSM) |
|--------------------------------------------------------------|----------------------------------|------------------|
| Can act as a logic analyzer                                  | Yes                              | Yes              |
| Speed comparison                                             | Slower                           | Faster           |
| Can trigger an event (e.g., a breakpoint)                    | Yes                              | Yes              |
| Has debugging sensors                                        | Yes                              | No               |
| Can modify signals on the fly (configurable)                 | Yes                              | No               |
| Can interpret complex computations                           | Yes                              | No               |
| Supports on-the-fly configuration                            | Yes                              | No               |
| Notify the debugger without triggering event                 | Yes                              | No               |
| Supports software stepping                                   | Yes                              | No               |
| Simplicity of state machine scripting                        | Simpler, software-like scripting | More complex     |
| Can perform stepping fault-injection and signal manipulation | Yes                              | No               |
| Can perform active debugging (producing fuzzing signals)     | Yes                              | No               |



# Questions

Any questions?

# Thank you!

Do you have any questions?

Mail: sina@hyperdbg.org

Twitter: @Intel80x86 Blog: rayanfam.com

or

https://github.com/orgs/HyperDbg/discussions

CREDITS: This presentation template was created by Slidesgo, including icons by Flaticon, and infographics & images by Freepik.