

# **Objectives**

- > After completing this module, you will be able to:
  - >> Communicate optimization parameters to the compiler
  - >> Identify where the optimization can be made
  - » List various optimization techniques









### **OpenCL and SDAccel Attributes**

- > Attributes programmer hints to the OpenCL™ compiler
  - >> For performance optimization
- > It is up to each compiler to follow or ignore them
- > OpenCL supports various attributes
  - >> opencl\_unroll\_hint
  - >> reqd\_work\_group\_size
  - >>

```
_kernel void vmult(global int* a, global int* b, global int* c)
{
  int tid = get_global_id(0);

_attribute__((opencl_unroll_hint(2)))
  for (int i=0; i<4; i++) {
    int idx = tid*4 + i;
    a[idx] = b[idx] * c[idx];
  }
}</pre>
```

>> 5

© Copyright 2018 Xilinx

**E** XILINX.

**E** XILINX.

### **OpenCL and SDAccel Attributes**

- > SDAccel has specific FPGA optimization attributes
  - » Not part of the OpenCL standard
  - >> ALL Xilinx attributes starts with "xcl" prefix:
    - xcl pipeline loop
    - xcl pipeline workitems
    - xcl\_array\_partition
- > Use \_\_xilinx\_\_ macro to conditionally include SDAccel specific attributes in a kernel

```
#ifdef _xilinx_
   _attribute__((xcl_pipeline_loop))
#endif
for (int i=0; i<4; i++) {
    int idx = tid*4 + i;
    a[idx] = b[idx] * c[idx];
}</pre>
```

>> 6

# Optimization Strategy > Three Phases > Performance Baselining > Data Movement Optimization > Wernel Computation optimization > Wernel Computation optimization | Convert larger functions to light function for processor | Convert larger functions to light function for processor | Convert larger functions to light function for processor | Convert larger functions to light function for processor | Convert larger functions to light function for functions for the acceleration for function for functions for function for functions for function f



## **OpenCL: Five Sub-Regions of Memory Objects**

### > Host Memory

- >> Visible to Host only
- OpenCL ONLY defines how Host Memory interacts with OpenCL objects

### > Global Memory

- >> Visible to Host and Device
- >> All Work Items in All Workgroups can read/write there
- >> Global on-chip Memory visible to Device only

### > Constant Memory

- » Region of a Global memory
- >> Work items reads access only

### > Local Memory

>> Local to a workgroup (shared by All work-items in a group)

### > Private Memory

>> Accessible by a work-item

>>

© Copyright 2018 Xilinx



### **Memory Transfer**

### > Optimization techniques considerations

- Using Multiple Memory Ports
  - Default is to use single global memory port to a kernel
  - Use multiple global memory ports through code
  - Use SDAccel option check box -

### >> Increase Port Width

- SDAccel determines port width by analyzing kernel arguments
- Use vector data types for a wide data path within the kernel
  - int16, int8, int4, int3, int2 (int 32 bits)
  - char16, char8, char4, char3, char2 (char 8 bits)
  - float16, float8, float4, float3, float2 (float 32 bits)



**E** XILINX.

**E** XILINX.

# **Memory Transfer**

- > Optimization techniques considerations
  - >> Using Multiple Memory Ports
  - >> Increase Port Width
  - >> Using Local Memory + Burst data transfer
  - » Using On-Chip Global Memory

>> 11

© Copyright 2018 Xilinx



**E** XILINX.

### **Using Local + Burst Data Transfer**

- > Local Memory implemented on FPGA resources (BRAM)
  - >> Lower latency and higher throughput
  - >> Accessible by compute unit (within a workgroup)
- > Note: you can use private memory as well
- Move <u>repeatedly used</u> data to Local memory
  - Cache data reduce redundant global memory access
  - » Improves global memory access patterns
  - >> Note: Check available BRAM resources
- > To burst data, Global -> Local memory use
  - >> Pipelined Loops recommended
  - >> async\_work\_group\_copy not recommended

Compute unit 1 Compute unit N Private Private Private Private memory 1 memory M memory 1 memory M PE 1 PE M PE 1 PE M Local Local memory 1 memory 1 Global/Constant Memory data cache OpenCL device Global/Constant Memory Host Memory

>> 12

**£** XILINX.





# **Memory Transfer**

- > Optimization techniques considerations
  - >> Using Multiple Memory Ports
  - >> Increase Port Width
  - >> Using Local Memory + Burst data transfer
  - >> Using On-Chip Global Memory
  - >> Using Pipes
  - >> Memory Partitioning



## **Using Pipes**

- > Enables kernels to run in Parallel
  - » Defined in OpenCL 2.0 specification
- > FIFO storage for streaming data between kernels
- > Implemented on the FPGA as FIFO
  - >> Defined at kernel compile time
  - >> Cannot use clCreatePipe API
- > A pipe can only have ONE producer and ONE consumer across kernels
- > Pipe Functions:

```
>> read pipe, write pipe - built-in non-blocking OpenCL functions
```

int read\_pipe (pipe gentype p, gentype \*ptr)
int write\_pipe (pipe gentype p, const gentype \*ptr)

```
>> read_pipe_block, write_pipe_block - Xilinx extension - blocking mode
// Define a pipe of 16 - 32768 elements in powers of two: 2^N (4 <= N <= 15)
pipe int p0 __attribute__((xcl_reqd_pipe_depth(int)));
// Reading and writing from a pipe</pre>
```

>> 16

© Copyright 2018 Xilinx

**E** XILINX.

**£** XILINX.

# 

© Copyright 2018 Xilinx

>> 17







# **HLS Optimization Pragmas**

| Directives and Configurations | Description                                                                                                                                                                       |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIPELINE                      | Reduces the initiation interval by allowing the concurrent execution of operations within a loop or function                                                                      |
| DATAFLOW                      | Enables task level pipelining, allowing functions and loops to execute concurrently. Used to minimize interval                                                                    |
| INLINE                        | Inlines a function, removing all function hierarchy. Used to enable logic optimization across function boundaries and improve latency/interval by reducing function call overhead |
| UNROLL                        | Unroll for-loops to create multiple independent operations rather than a single collection of operations                                                                          |
| ARRAY_PARTITION               | Partitions large arrays into multiple smaller arrays or into individual registers, to improve access to data and remove block RAM bottlenecks                                     |

>> 21

© Copyright 2018 Xilinx

**E** XILINX.

# **Loop Pipelining**

> Pipelining - keeps all kernel logic elements busy at all times.

```
kernel void
foo(...)
{
   _attribute__((xcl_pipeline_loop))
   for (int i=0; i<3; i++) {
     int idx = get_global_id(0)*3 + i;
     op_Read(idx);
     op_Compute(idx);
     op_Write(idx);
}
}</pre>
```



> Attribute:

\_\_attribute\_\_((xcl\_pipeline\_loop))

- > SDAccel pipelines loops automatically
  - » Use HLS report to see if loops are pipelined

>> 22



**£** XILINX.

# Loops — Latency > Loop iteration runs on the same HW resources > e.g. an accumulation in a loop is one adder > Loops imply latency > Incrementing a loop counter always consumes 1 clock cycle >> (at least by default and in the absence of directives) | Void foo (...) { | ... | add: for (i=0;i<=3;i++) { | b = a[i] + b; | ... | Example: This loop (without directives) will always take at least 4 clock cycles

Copyright 2018 Xilinx

>> 23



# **Loops – Pipelining**

- > Pipelining allows for loop iterations to run in parallel
  - >> Improves throughput (a.k.a initiation interval also referred to as II)

```
void foo (...) {
...
add: for (i=1;i=<2;i++) {
    op_READ;
    op_COMPUTE;
    op_WRITE;
}

pipelining

clk

wate
throughput = 3

clk

compute wate
throughput = 1

loop latency = 4
```

>> 25

Copyright 2018 Xilinx



### **Dataflow**

- > Default behavior
  - >> Complete a function or loop iteration before starting next function or loop iteration

//This memory is turned into a FIFO during optimization rgb\_pixel inter\_pix[MAX\_HEIGHT][MAX\_WIDTH];

// Primary processing functions sepia\_filter(in\_pix,inter\_pix);
sobel\_filter(inter\_pix,out\_pix2);

Sobel\_filter



- > Dataflow
  - >> Start next function or loop iteration as soon as "ready" and data is available
  - >> Initiation interval (II) represents number of clocks between 'starts'
  - >> Increased concurrency
  - >> Buffers data between processes
    - Worst case 2-BRAM (ping-pong)
    - Optimized case, 1 reg (1 element FIFO)



> Apply dataflow within a function but not at the top level

>> 26



# **Dataflow Optimization**

- > Dataflow Optimization
  - >> Allows blocks of code to operate concurrently
    - The blocks can be functions or loops
    - Dataflow allows loops to operate concurrently
  - >> It places channels between the blocks to maintain the data rate



- For arrays the channels will include memory elements to buffer the samples
- For scalars the channel is a register with hand-shakes

### > Dataflow optimization therefore has an area overhead

>> Additional memory blocks are added to the design

>> 27

© Copyright 2018 Xilinx

**E** XILINX.

## **Dataflow Pipelining**

### > Function dataflow pipelining

>> Use #pragma HLS dataflow where the data flow optimization is desired

>> Example:
 void top(a, b, c, d) {
 #pragma HLS dataflow
 func\_A(a, b, i1);
 func\_B(c, i1, i2);
 func\_C(i2, d);
}

void top (a,b,c,d) {
...
func\_A(a,b,i1);
func\_B(c,i1,i2);
func\_C(i2,d)

return d;
}



(A) Without Dataflow Pipelining

(B) With Dataflow Pipelining

>> 28





## **Summary**

- > UG1207 describes optimization techniques
- > OpenCL supports various attributes to optimize application
- > Optimization parameters are communicated through \_\_attribute\_\_((<attribute>))
- > Xilinx specific optimization can be described using \_\_xilinx\_\_ macro to conditionally include SDAccel specific attributes in a kernel
- > Optimization techniques include
  - >> Host Optimization
  - » Memory Access optimization
  - » Data Path optimization

>> 30





### **Lab Intro**

- In this lab you will apply DATAFLOW optimization technique to the kernel code and PIPELINE optimization technique to the host code. You will analyze profiling and timing reports of the HW emulation to understand the throughput and data transfer improvements
- > You will enable Use waveform for kernel debugging option in SDAccel Run Configuration and analyze hdl simulator output

>> 32

**E** XILINX.

