

# **Objectives**

- > After completing this module, you will be able to:
  - » List RTL Kernel interface requirements
  - >> Create a RTL kernel using wizard

>> 2







**E** XILINX.

#### **RTL Kernel Interface to AWS F1 Shell** > The AWS F1 Shell provides a thin layer of F1 Accelerator Board basic blocks to wrap the acceleration kernels **FPGA** Mem (Programmable Logic) > The AWS F1 Shell requires specific **Accelerator Kernel Interfaces** AWS F1 Shell > The bitsream for the FPGA consists of the AWS F1 Shell combined with accelerator kernels AXI4 **RTL Kernels**



### RTL Kernel: Programming Paradigm (1/2)

> SDAccel associates specific C function argument types (host-code) with specific HW ports types (RTL kernel)

```
void func( int length,
        int *a,
        int *b,
        int *output ) { ... }
```



- > RTL kernel needs a AXI-Lite Slave port for scalars arguments
- > RTL kernel needs a AXI MM Master port for pointer arguments

>> 7

© Copyright 2018 Xilinx

**E** XILINX.

### RTL Kernel: Programming Paradigm (2/2)

- > Scalar arguments:
  - >> Inputs only
  - >> Written to the kernel via AXI4-lite interface

- > Pointer arguments:
  - >> Inputs or outputs
  - >> Data resides in the global memory
  - >> Kernel is responsible for accessing the data through the AXI4 master interface

© Copyright 2018 Xilinx

- >> The base address of the memory is passed via the AXI4-lite interface
- > The kernel is started and polled for completion status via AXI4-Lite

>> 8

**£** XILINX.





## RTL Interface Requirements - Clock and Reset

#### **Primary Clock and Reset**

| ap_clk   | Rising edge | Clocks the AXI interfaces of the kernel |          |
|----------|-------------|-----------------------------------------|----------|
| ap_rst_n | Active low  | Synchronous in the ap_clk domain        | <u> </u> |

#### **Optional Secondary Clock and Reset**

| ap_clk_2   | Rising edge | Independent from the primary clock. Useful if the kernel clock needs to run at a faster/slower rate than the AXI4 interface. When designing with multiple clocks, proper clock domain crossing techniques must be used to ensure data integrity across all clock frequency scenarios. |
|------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ap_rst_n_2 | Active low  | Synchronous in the ap_clk_2 domain                                                                                                                                                                                                                                                    |

>> 11 © Copyright 2018 Xillinx 
EXILINX.

## **RTL Interface Requirements – AXI-Lite Slave**

- > RTL kernel must have one (and only one) AXI-Lite Slave interface
- > The kernel control interface
- > Used by the host application to:
  - >> Start kernel execution
  - >> Monitor status

>> 12

- >> Write kernel scalar arguments
- >> Write base address in global memory of pointer arguments



© Copyright 2018 XIIInX

# **AXI-Lite Interface – Control and Status Register**

> The kernel control and status register is at address 0x00 in the register file

| Bit    | Name  | Description                                                                                                                                                       |
|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | Start | The kernel should start processing data when this bit is set                                                                                                      |
| 1      | Done  | The kernel should assert this signal when the processing is done. This bit is cleared on read                                                                     |
| 2      | Idle  | The kernel should assert this signal when it is not processing any data. The transition from low to high should occur synchronously with assertion of done signal |
| Others | N/A   | Reserved                                                                                                                                                          |

>> 13

© Copyright 2018 Xilinx



### RTL Interface Requirements – AXI4 MM Master

- > 1 to 16 AXI4 memory mapped master interfaces to read and write data from global memory
- > Base address of data in global memory is provided by the host application through the AXI-Lite Slave interface
- > All AXI4 master interfaces must have 64-bit addresses
- > Global memory management using the AXI4 master ports should be based on the performance and bandwidth requirements of the design
  - >> Recommend one master interface per required DDR channel

**E** XILINX.





#### **RTL Kernel Wizard Overview**

- > Provides an easy means of packaging an RTL IP into an SDAccel Kernel
- > Creates a top level RTL Kernel wrapper that contains:
  - » AXI-lite interface module including control logic and register file
  - >> Example kernel IP module to be replaced with the actual RTL IP design
  - >> One or more AXI-master interfaces
- > Creates a Vivado project for the RTL Kernel wrapper and generated files
- > Also provides a simple test infrastructure for the wrapper IP
  - » RTL testbench for the RTL kernel wrapper only
  - >> Sample host code to exercise the packaged RTL kernel

>> 17

© Copyright 2018 Xilinx

**£** XILINX.

### **Invoking the RTL Kernel Wizard**

> RTL kernel wizard is invoked from the SDAccel GUI























## **Vivado Project for the Example Kernel**

- Vivado project created with RTL Kernel wrapper top level
- > Vivado provides a complete RTL design and verification environment
- > Build your RTL kernel
- Verify your design using integrated simulation tools



>> 29

© Copyright 2018 Xilinx



**£** XILINX.

## **Host Code Template**

- > Sample host code to exercise the example kernel (main.c)
- > Performs to the following tasks:
  - >> FPGA Accelerator Platform setup
  - >> Execution of Accelerator
  - >> Post Processing / FPGA Accelerator Cleanup
- > Can be reused and adapted to exercise the custom RTL kernel

**£** XILINX.

>> 30



## Packaging the RTL Kernel for SDAccel

- > When the RTL Kernel is ready to be packaged, use Flow > Generate RTL Kernel in Vivado to generate a kernel container file (XO file)
- > The XO file is a container file that includes the RTL files for the Kernel along with all the necessary information for integration of the kernel in SDAccel
- > The XO file can be compiled into the platform and run in hardware, or hardware emulation flows in SDAccel

>> 32



# **Summary**

- > SDAccel provides RTL Kernel developers with a framework to integrate their hardware functions into an application running on a host PC connected to FPGA via PCIe
- > RTL kernels need to have correct interfaces and packaging to be recognized by SDAccel tool flow
- > RTL Kernel Wizard helps guide the user to adapt existing IP or create new IP for SDAccel

>> 34





## **Lab Intro**

> In this lab you will use a RTL Kernel wizard to create an example template so a user can include their RTL code and generate an IP that can be used in a SDAccel project

>> 36



