#### Lab 1: **Combinational Logic Design**

# A. Objectives

- Familiarize with the analysis of combinational logic network.
- Learn the implementation of networks using the two canonical forms.
- Devise combinational circuits using universal logic.
- Acquaint with basic binary arithmetic circuits -the half and full adders.

## B. Theory

Concise theory pertinent to lab experiments to go here to aid students in performing experiments with minimal supervision

For example, topics for this lab should include definition and steps to:

Analysis of combinational logic design Min terms and max terms Canonical Forms Universal gates – bubble pushing, De Morgan's theorem

# C. Experiment 1: Analysis of a Combinational Logic Circuit

## C.1. Apparatus

- **Trainer Board**
- 1 x IC 7411 Triple 3-input AND gates
- 1 x IC 7432 Quadruple 2-input OR gates
- 1 x IC 7404 Hex Inverters (NOT gates)

### C.2. Procedure

| Input<br>Reference | A B C | F | Min term | Max term |
|--------------------|-------|---|----------|----------|
| 0                  | 000   | 0 |          |          |
| 1                  | 0 0 1 | 1 |          |          |
| 2                  | 010   | 1 |          |          |
| 3                  | 0 1 1 | 0 |          |          |
| 4                  | 100   | 0 |          |          |
| 5                  | 101   | 0 |          |          |
| 6                  | 110   | 1 |          |          |
| 7                  | 111   | 0 |          |          |

Table C.1 Truth table to a combinational circuit

- 1. Write down all the min terms and max terms of three inputs ABC in Table C.1.
- 2. Write down the function F in 1<sup>st</sup> and 2<sup>nd</sup> Canonical Forms in Table C.2.

|                                   | Shorthand Notation | Function |
|-----------------------------------|--------------------|----------|
| 1 <sup>st</sup> Canonical<br>Form | $F = \Sigma$       | F =      |
| 2 <sup>nd</sup> Canonical<br>Form | $F = \Pi$          | F =      |

Table C.2 1<sup>st</sup> and 2<sup>nd</sup>canonical forms of the combinational circuit of Table C.1

3. Draw the circuits in the space provided below, clearly indicating the pin numbers corresponding to the

| 1 <sup>st</sup> Canonical Form                                                                                      |
|---------------------------------------------------------------------------------------------------------------------|
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
| 2 <sup>nd</sup> Canonical Form                                                                                      |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
|                                                                                                                     |
| Figure C.1 1 <sup>st</sup> and 2 <sup>nd</sup> canonical circuit diagrams of the combinational circuit of Table C.1 |

- 4. Construct the 1<sup>st</sup> canonical form of the circuit and test it with the truth table.
  - i. Connect one min term at a time and check its output.
  - ii. Once all min terms have been connected and verified, OR the min terms for the function output.

# C.3. Report

Additional report questions/simulations to go here

# D. Experiment 2: Universal Gates

## D.1. Apparatus

- **Trainer Board**
- IC 7400 Quadruple 2-input NAND gates

#### D.2. Procedure



Figure 0.1 A combinational circuit

Complete the truth table for the circuit of Figure 0.1 in Table 0.1.

| XYZ   | $I_1 = AC$ | $I_1 = BC'$ | F |
|-------|------------|-------------|---|
| 000   |            |             |   |
| 0 0 1 |            |             |   |
| 010   |            |             |   |
| 011   |            |             |   |
| 100   |            |             |   |
| 101   |            |             |   |
| 110   |            |             |   |
| 111   |            |             |   |

Table 0.1 Truth table of the combination circuit of Figure 0.1

- 2. Use the space provided below, showing the steps involved, to convert the circuit of Figure 0.1 to a universal (NAND) gate circuit. Convert the inverter to a NAND equivalent as well.
- Label the pin numbers of the appropriate ICs in step 2 of Figure 0.2.
- Construct the universal gate circuit in Figure 0.2, checking the output of each NAND gate independently before connecting the entire circuit together.
- Validate the universal gate circuit using Table 0.1. 5.

| Department of Electrical & Computer Engineering | ECE211L Lab Manual for EEE211 / ETE211 / CSE231 |
|-------------------------------------------------|-------------------------------------------------|
|                                                 | Step 1                                          |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 | Step 2                                          |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
|                                                 |                                                 |
| Figure 0.2 Universal (NAND) gets in             | polementation of the circuit of Figure 0.2      |

ECE.211L 11June 2015