# Workshop on RISC-V and OpenPOWER in HPC

Old program: https://ics2020.bsc.es/RVandOpenPOWER

Time Zone Calculations: <a href="https://www.timeanddate.com/worldclock/meetingtime.html?">https://www.timeanddate.com/worldclock/meetingtime.html?</a> <a href="day=14&month=6&year=2021&p1=141&p2=236&p3=1234&p4=250&p5=24&p6=224&iv=0">https://www.timeanddate.com/worldclock/meetingtime.html?</a>

8:30-9:00 Welcome and MEEP (John Davis?)

### Session 1 (Security/Reliability)

9:00 - 10:30

- v Opentitan (https://opentitan.org)
  - Ø Dr. Dominic Rizzo, Google
  - Ø CA, USA (-9h, 12am)
- v "Open-source ML accelerators and their associated security issues"
  - Ø Prof. Dr. Anupam Chattopadhyay, Nanyang Technological University
  - Ø Singapore (+6h, 3:30pm)
- v "Security Vulnerabilities in Modern Power Management for High-Performance Computing Systems"
  - Ø Dr. Jawad Haj-Yahya, ETH Zurich
  - Ø Europe

V

Coffee break

### Session 2 (HW for HPC)

### 11:00-13:00

- v OpenCAPI in HPC (https://opencapi.org)
  - Ø Mr. Bruno Mesnet; IBM Power System
  - Ø France
- v "Contributing to the open RISC-V ISA through novel eProcessor hardware"
  - Ø (Nehir BSC)
  - Ø Europe
- v OpenHW CORE-V Cores Roadmap
  - Ø Davide Schiavone
  - Ø Zurich (Europe)
- v Designing and implementing SVP64, adding Cray-style Vectors to OpenPOWER
  - Ø Luke Leighton (LibreSOC)
  - Ø The Hague
- v MMA, OMI, Memory inception and Vector Units

- Ø Jose Moreira (IBM Research)
- Ø New York

#### Lunch break

### Session 3 (Simulators/Emulators)

#### 13:45-15:15

- v Cavatools
  - Ø Peter Hsu (BSC)
  - Ø Barcelona
- v Sail model
  - Ø Alasdair Armstrong (or someone from his group)
  - Ø Cambridge
- v Comprehensive life cycle of mixed testing, from HDL to gates
  - Ø Luke Leighton (LibreSOC)
  - Ø The Hague

#### Coffee break

# Session 4 (Toolchain)

#### 15:30-17:00

- v HDL layout (ASIC) Layout
  - Ø Jean-Paul from Sorbonne University
  - Ø Paris
- v "An analysis of RISC-V code-generation with GCC11 on the SPEC2017 workload"
  - Ø Philipp Tomsich
  - Ø Europe
- v OpenRAM (https://openram.soe.ucsc.edu)
  - Ø Matthew Guthaus
  - Ø CA, USA (-9h, 8am)

# Session 5 (Panel Discussion)

17:15-18:15

Panelists: Calista (RISC-V), Mandy (IBM), Mateo (BSC), Arjun (TATA)

### Some topic:

- open ISA in HPC?
  - Ø Who is against open ISA in HPC?
  - Ø What are the challenges of open ISA in HPC

- § Top 5 HPC challenges of open ISA (e.g. 5 min each panelist)
- § If you had a billion dollars, what would you do in open ISA and HPC
- § Which open ISA is going to survive?
- § Google SoC for servers (open ISA, Google is Intel based, what does it mean for Intel?, what if Google turns their data centers from Intel to open ISA (how do you make that happen?))
- The future/roadmap of edge-computing in Europe

Moderator: John, Miquel, Osman?

# Wrap up

18:30-19:00 John Davis (BSC)