# Two-Stage Opamp Optimization with **Qwen2.5-7B AI-Driven Circuit Agent**

Jianqiu Chen、Yi Yang、Siqi Li Youngbrother Group, Shanghai, China. 506358560@qq.com

Abstract--The design of analog integrated circuits has traditionally depended on the expertise and experience of engineers, rendering the process both time-consuming and prone to errors. To address these challenges, this study proposes an interactive framework for analog circuit optimization utilizing large language models (LLMs), with the objective of automating the design process. The framework incorporates domain knowledge into structured prompt words to guide the LLM (specifically, the Qwen-7B model) as an intelligent agent in collaboration with the ngspice circuit simulator. This collaboration facilitates automatic circuit design optimization through a closed-loop iteration process comprising "netlist generation - multi-corner verification - parameter optimization." Using a two-stage operational amplifier as a case study, experimental results demonstrate that under the Skywater 130nm process, the proposed framework successfully identifies circuit parameters that satisfy all design criteria (gain >60dB, GBW>20MHz, phase margin >60°) within 20 iterations. Compared to the traditional Bayesian optimization method, the convergence speed is markedly enhanced. The parameters of the final netlist maintain a design margin exceeding 10% across process corners such as TT/SS/FF, and the transistor sizes exhibit favorable symmetry and process compatibility, which is advantageous for layout design.

#### 1.Introduction

The innovation of the LLM-based analog circuit optimization framework proposed in this paper is primarily reflected in the following aspects:

- I. Knowledge-Embedded Prompt Engineering: Domain knowledge, such as analog circuit design principles, empirical formulas (e.g., GBW=gm/Cc), and process rules (e.g., W/L matching), is encoded into structured prompt words. This enables the LLM to comprehend and apply this knowledge for effective circuit parameter optimization.
- II. Progressive Multi-Corner Verification: A staged simulation strategy of TT→SS/FF/FS/SF→ special indicators is employed. Initially, the basic performance indicators of typical process corners (TT) are verified, followed by the verification of basic indicators of other process corners, and finally, the special indicators (such as

CMRR, PSRR, Noise) are verified. This approach reduces unnecessary simulations, significantly decreasing simulation time by approximately 70%.

- III. Parameter Manufacturability Constraints: By enforcing symmetry (such as MOS matching in agent\_1.py) and limiting parameter ranges, the generated circuit netlist exhibits good layout friendliness, reduces the influence of parasitic effects, and enhances the predictability of circuit performance.
- IV. Interpretable Feedback Mechanism: The simulation results are compared with the specification requirements at each iteration, and a deviation analysis report is generated to assist the LLM in making adjustments.

#### 2. System Architecture

#### 2.1 Overall process



Figure 1. Frame flowchart

FIG. 1 shows the proposed LLM-based optimization framework for analog circuit design.

The framework primarily consists of the following modules:

- SPEC Module: This module delineates the design objectives and constraints of the analog circuit, which are stored in JSON format.
- LLM Agent Module: Serving as the core component, this module generates a new circuit netlist based on the current circuit design (netlist), design specifications, and simulation results. It employs the Qwen-7B model as the LLM and encapsulates the interaction logic with the LLM.
- Circuit Simulator Module: The Ngspice circuit simulator is utilized to simulate the circuit netlist generated by the LLM agent and to produce the simulation results.
- Result Parser & Analyzer Module: This module extracts key performance indicators (such as gain, GBW, phase margin, etc.) from the simulation results and compares them with the design specifications to ascertain whether the design requirements are satisfied.

#### 2.2 Optimization Process (pseudo-code)

## The pseudocode for the iterative process of optimizing netlist

**Input:** design specification SPEC, initial netlist netlist\_0, maximum number of iterations max\_iter.

Output: Optimized netlist netlist\_final

```
1: Initialize:
```

- 2: iter = 0
- 3: netlist = netlist\_0
- 4: results = {}
- 5: **loop** (iter < max\_iter):
- 6: # generate the netlist
- 7: prompt = build prompt words (SPEC, netlist, results)
- 8: netlist\_new = LLM generate netlist (prompt)
- 9: # Circuit emulation (staged)
- 10: results\_TT = emulation (netlist\_new, "TT")
- 11: **if** results\_TT does not meet the underlying metrics:
- 12: iter = iter + 1
- 13: netlist = netlist\_new
- 14: results = results\_TT
- 15: **continue** the loop
- 16: Results\_corners = simulation (netlist\_new,

```
["SS","FF", "FS", "SF"])
```

- 17: if results\_corners does not meet the underlying metrics:
- 18: iter = iter + 1
- 19: netlist = netlist\_new
- 20: results = merge (results\_TT, results\_corners)
- 21: **continue** the loop
- 23: **if** results special does not satisfy the special index:
- 24: iter = iter + 1
- 25: netlist = netlist\_new
- 26: results = merge (results\_TT, results\_corners, results\_special)
- 27: **continue** the loop
- 28: **else**
- 29: # All metrics met, end of optimization
- 30: iter = iter + 1
- 31: netlist = netlist\_new
- 32: results = merge (results\_TT, results\_corners,
   results\_special)
- 33: **exit** the loop
- 34: **if** iter == max\_iter:
- 35: print "Maximum number of iterations reached, no design satisfying specification found"

### 2.3 Code implementation and file directory structure

```
AICAS/
- agent/
                        # 核心代码
                        # 主程序
   - main.py
   agent_1.py
                        # LLM代理 (QwenOptimizer)
                         仿真与结果解析 (SpiceSimulator)
   Lagent_3.py
                        # 参数解析与结果分析
   prompt/
                         提示词
                          初始提示词
   - prompt.txt
    - spec.txt
   └─ initial_netlist.txt
                          初始网表
   simulation_results/
                         仿直结里
   |-- iter1_results.json # 迭代1结果
   |-- final_results.json # 最终结果
              # 电路网表和Testbench
  - circuit/
    - AMP.cir
                #LIM产生的电路网表
    - TT
                #TT corner#9Testbench
       -AMP_AC.cir
       -AMP DC.cir
       L-AMP_SR.cir
       -AMP AC.cir
       -AMP_DC.cir
       L-AMP SR.cir
```

Figure 2. Project directory and file list

The following outlines the core classes implemented within the codebase.

- I. Class QwenOptimizer(agent\_1.py): Encapsulates the interaction logic with LLM (Qwen-7B model), including:
- formatdb, formatfreq, etc methods: Format numerical metrics into text descriptions.
- cleannetlist method: Clean the netlist generated by LLM, removing extra Spaces, newlines, etc.
- retry mechanism: In case of a failed LLM API call, a maximum of 5 retries are performed.
- generate\_netlist method: Based on the prompt word, generate a new circuit netlist.
- II. Class SpiceSimulator (agent\_2.py): Implement multi-corner simulation control. The pseudocode below delineates the core algorithmic methodologies employed in the system.
- III. Class ParamParser (agent\_3.py): netlist parsing engine that supports multi-process corner netlist parameter extraction.
- IV. Class SpecParser (agent\_3.py): Parses the design specification file.
- V. Class ResultAnalyzer (agent\_3.py): Analyzes the simulation results, compares them with the design specification, and generates an analysis report.

#### 3 Prompt Engineering

Prompt engineering serves as the crucial intermediary between large language models (LLM) and the domain of analog circuit design knowledge. A specific set of terminologies was developed to direct the LLM in comprehending the principles of analog circuit design, the strategies for parameter adjustment, and the trade-off relationships among performance indicators, ultimately enabling the generation of a circuit netlist that fulfills the specified requirements.

#### 3.1 Core prompt elements (prompt\_0.txt)

The prompt architecture incorporates six critical components for guiding large language models in analog circuit optimization tasks.

I. Role Specification: Explicitly defines the model's operational persona as a senior analog circuit engineer tasked with transistor dimension optimization in integrated circuit design.

- II. Inviolable Constraints: Establishes fundamental optimization boundaries including: Geometric symmetry preservation (W/L parameter consistency in matched transistor pairs) Netlist topological integrity maintenance Process design rule compliance.
- III. Parameter Boundaries: Prescribes optimization ranges constrained by fabrication process specifications, explicitly defining upper bounds for geometric parameters (W/L ratios, finger counts) and electrical characteristics (current density, voltage thresholds).
- IV. Circuit Physics Integration: Encodes fundamental operational amplifier metrics including: Open-loop gain derivation through small-signal analysis Phase margin calculation via frequency domain simulations Slew rate determination from large-signal transient responses Establishes parametric relationships between transistor dimensions (gm, ro, Cgs) and system-level performance characteristics.
- V. Optimization Heuristics: Implements empirical adjustment strategies based on performance deficiencies: Gain enhancement through cascode structures Bandwidth improvement via current mirror scaling Stability optimization by compensation network tuning.
- VI. Output Standardization: Enforces structured output specifications ensuring: SPICE-compatible netlist syntax integrity Hierarchical parameter organization Process design kit compliance verification

This structured prompt architecture enables systematic exploration of design space while maintaining physical implementation feasibility.

#### 3.2 The Significance of the Prompt Design

- I. Knowledge Transfer and Integration Mechanism
- Implement a multi-modal knowledge embedding framework that translates semiconductor physics equations (e.g. transconductance formula  $g_m=2I_D/(V_{GS}-V_{TH})$ ) and empirical design rules (e.g. gain-bandwidth product constraints) into natural language descriptors
- Construct domain-specific knowledge graphs by establishing parametric causality pathways (e.g.  $W/L \uparrow \Rightarrow g_m \uparrow \Rightarrow A_\nu \uparrow \Rightarrow PM \downarrow$ )
  - II. Task Definition and Constraint System
- Role Specification: Define the LLM as an intelligent circuit tuning specialist with decision space confined to process-allowed W/L parameter.
- Physical Constraint Encoding: a. Symmetric Pair Locking:  $\frac{\Delta W}{W} < 150\%$ ,  $\frac{\Delta L}{L} < 150\%$ . b. Topology

conservation principle: Prohibition of branch current reversal, node merging, and other structural modifications)

#### III. Parameter Optimization Guidance Strategy

• Establish performance-parameter causal diagram:

$$GBW \, \varpropto \, \frac{g_m}{C_{load}} \, \Rightarrow \, W \uparrow \rightarrow g_m \uparrow \rightarrow GBW \uparrow$$

$$PM \approx 90^{\circ} - \tan^{-1}\left(\frac{f_u}{f_p}\right) \Rightarrow C_c \uparrow \rightarrow f_p \downarrow \rightarrow PM \uparrow$$

• Developing heuristic tuning protocols: a. Prioritize up - sizing differential pairs for gain - insufficient scenarios. b. Reduce compensation capacitance when settling time is exceeded. c. Downsize current mirrors proportionally when power - consumption limits are surpassed

IV.Closed - loop iterative learning system

Set up a simulation feedback loop in the whole agent system:

- Extract key parameters from the netlist generated by the LLM.
- Perform process corner simulations (TT/FF/SS and other conditions).
  - Parse AC/DC/Tran analysis results.
- $\bullet$  Generate a performance defect diagnosis report (e.g., mark as unstable design when  $PM<60^\circ).$
- Classify common failure types (saturation failure, oscillation, slow settling, etc.).
- Link failure characteristics to parameter combinations (e.g., low SR corresponds to small tail current).
- Update the optimization strategy library (e.g., increase the priority of compensation capacitance adjustment).

#### V. Structured Output Control System

Netlist generation standards and a three - level verification mechanism have been established.

- Syntax check (compliance with SPICE netlist standards)
- $\bullet$  Parameter compliance check (W/L within PDK allowed range)
- Topological consistency check (vs. original circuit netlist)

#### 3.3 Dynamic feedback mechanism

In each iteration, we will compare the simulation results of the previous round with the requirements of the design specification, generate an analysis report, and add it to the prompt word as the feedback information of LLM.

#### 4. Experiment

#### 4.1 Experimental Results

Figure 3. The initial netlist provided in prompt\_2.py

The optimization process is logged in log.txt. After sixteen iterations, the optimization framework successfully finds the circuit parameters that satisfy the design specifications.

Figure 4. The final netlist

Final netlist parameter analysis:

- Differential Input pair mosfets (M1, M2): W=10 $\mu$ m, L=0.5 $\mu$ m, m=2. Larger W/L ratio can improve the transconductance (gm), thus improve the gain and GBW.
- Current mirror load (M3, M4): W=10 $\mu$ m, L=0.5 $\mu$ m, m=2. With the input of pipe matching, provide active load.
- Common-source common-gate mosfets(M5,M6,M8): W=4 $\mu$ m, L=2 $\mu$ m, m=2 for M5 and M8, providing bias current. For M6, W=8 $\mu$ m, L=2 $\mu$ m, m=6 is used as the second stage amplifier to further increase the gain.

- Output stage (M7): W=15 $\mu$ m, L=0.5 $\mu$ m, m=20. A larger value of m can improve the driving ability of the output stage.
- Compensation capacitance (C1): C1=2pF. A proper compensation capacitor can improve the phase margin and ensure circuit stability.

The table below shows the results of the first, eighth, and sixteenth iterations.

| sign  | target | First iteration | Eighth iteration | Final iteration | unit |
|-------|--------|-----------------|------------------|-----------------|------|
| Gain  | 60     | 34.8            | 59.9             | 75.8            | dB   |
| Gaill | 00     | 34.0            | 39.9             | 73.0            | UD   |
| GBW   | 20     | 16.5            | 55.6             | 16.3            | MHz  |
| PM    | 60     | 72.4            | 58.8             | 72.3            | deg  |
| SR    | 20     | 21.3            | 41.2             | 10.2            | V/μA |
| 211   |        |                 |                  | 10.2            |      |
| Idc   | 500    | 97.6            | 326.2            | 179.4           | μΑ   |

Table 1. Partial iterative results

| sign  | TT<br>result | SS<br>result | FF<br>result | FS<br>result | SF<br>result | unit  |
|-------|--------------|--------------|--------------|--------------|--------------|-------|
| Gain  | 75.8         | 77.2         | 74.3         | 75.8         | 74.8         | dB    |
| GBW   | 16.3         | 15.5         | 17.1         | 15.2         | 17.2         | MHz   |
| PM    | 72.3         | 73.0         | 72.1         | 73.6         | 71.1         | deg   |
| SR    | 10.2         | 9.9          | 10.5         | 9.9          | 10.5         | V/µA  |
| Idc   | 179.4        | 175.9        | 182.3        | 174.9        | 183.3        | μA    |
| CMRR  | 69.8         |              |              |              |              | dB    |
| PSRR  | 79.6         |              |              |              |              | dB    |
| Noise | 0.39         |              |              |              |              | μVrms |

Table 2. Final iterative results

#### 5.Discussion

The experimental results demonstrate that the proposed optimization framework for analog circuits, based on the LLM, can identify circuit parameters that meet design specifications in fewer iterations, thereby verifying the potential application of LLM in the field of analog circuit design.

- I. Fast convergence: The framework requires only sixteen iterations to achieve a design that satisfies all specifications, which is significantly more efficient than the traditional Bayesian optimization method, which typically necessitates more than twenty iterations.
- II. Effectiveness of LLM: The experimental findings indicate that LLM can effectively assimilate the knowledge and experience of analog circuit design and apply it to circuit parameter optimization. Utilizing structured cue words, LLM is capable of comprehending the relationship between circuit parameters and performance metrics, facilitating reasonable parameter adjustments.
- III. Advantage of staged simulation strategy: The TT corner is verified first, followed by the verification of other corners, and finally, the verification of special indices in the staged simulation strategy. This approach reduces unnecessary simulations and enhances the efficiency of optimization.
- IV. Robustness of design: The final design meets the design specifications under all corners, with more than a 10% allowance.