# FMD\_QNC\_mmW\_detector Release 0.1

oliver munz

## **CONTENTS**

| 1 | CMOS only designs                            | 3  |
|---|----------------------------------------------|----|
|   | 1.1 pinout                                   | 4  |
|   | 1.2 signals                                  | 4  |
| 2 | high voltage OTA                             | 5  |
|   | 2.1 OTA                                      | 5  |
|   | 2.2 bias generator                           | 6  |
|   | 2.3 layout                                   | 7  |
|   | 2.4 simulations                              | 7  |
|   | 2.5 ETHZ feedback                            | 8  |
| 3 | band gap reference                           | 9  |
|   | 3.1 schematic                                | 9  |
|   | 3.2 layout                                   | 10 |
|   | 3.3 simulation                               | 10 |
|   | 3.4 LVS                                      | 10 |
| 4 | voltage-regulators                           | 11 |
| 7 | 4.1 shunt-regulator                          | 11 |
|   | 4.2 serial-regulator                         | 11 |
|   | 4.3 schematic                                | 11 |
|   | 4.4 layout                                   | 12 |
|   | 4.5 simulations                              | 12 |
|   | 4.6 LVS                                      | 12 |
|   |                                              |    |
| 5 | iHPs IO-CELLs                                | 13 |
| 6 | mmW diode detectors                          | 15 |
|   | 6.1 layout                                   | 15 |
| 7 | experiments                                  | 17 |
|   | 7.1 test schottky diode                      | 17 |
|   | 7.2 fuse                                     | 17 |
| 8 | design data and design process description   | 19 |
| • | 8.1 iHP 130nm BiCMOS process sg13g2          | 19 |
|   | 8.2 Xschem schematics:                       | 19 |
|   | 8.3 KLayout .GDS:                            | 19 |
| 9 | validation sometime in the farfar future     | 21 |
| _ | THE WALL WALLE WALLE AND ALL WILLIAM INVOLVE |    |

| 10 | background         | 23 |
|----|--------------------|----|
| 11 | the sg13g2 process | 25 |

#### **▲** Warning

this chip is mostly done using an unfinished PDK. LVS was done only for parts.



CONTENTS 1

2 CONTENTS

#### **ONE**

#### **CMOS ONLY DESIGNS**

this is a chip to test the following circuits:

#### 1. an 3.3V OTA

- an input common-mode-range from < VSS to VDD 500mV
- bias current programmable via resistor
- gain about 70dB
- offset in < 5 mV

#### 2. a band gap design using this OTA.

- option to make an low-pass
- option to adjust the delta temperature coefficient zero

#### 3. a shunt-regulator for 3.3V

- should heat until 50mA
- option to disable and measure the shunt current

#### 4. a high dropout 1.8V regulator

- should be powered by the 3.3V
- low output impedance
- high power supply rejection

#### 5. two different mmW detector designs

- dipole/diode detector
- a 1 diode design as reference of a
- 10 serial connected diode design
- 6. iHPs standard IO-cells for analog signal, VSS, VDD and IOVSS, IOVDD
- 7. a schottky diode, for measurements
- 8. a fuse/resistor combination to test the possibility of fuse-trimming

# 1.1 pinout



# 1.2 signals

| pin name | whats it                                                                             |
|----------|--------------------------------------------------------------------------------------|
| fuse     | fuse experiment                                                                      |
| det      | dipole detector                                                                      |
| det10    | 10x serial dipole detectors                                                          |
| schottky | test-diode                                                                           |
| OTA+     | non-inverting OTA input                                                              |
| OTA-     | inverting OTA input                                                                  |
| OTAo     | OTA output                                                                           |
| shuntGND | shunt-regulators VSS connection. can be used to measure the current                  |
| IOVDD    | 3.3V input and shunt-cathode if shuntGND is connected to IOVSS                       |
| IOVSS    | 0V - connect to VSS                                                                  |
| VSS      | 0V - connect to IOVSS                                                                |
| VDD      | 1.8V regulator output                                                                |
| bias in  | resistor from IOVDD sets the bias-currents of all OTAs                               |
| ref out  | band-gap voltage - high impedance output and regulator ref input. low-pass possible. |
| ref cur  | reference current source from IOVDD                                                  |
| ref adj  | resistor to IOVDD or IOVSS to trim the zero of the temperature coefficient           |

#### **HIGH VOLTAGE OTA**

1.1. the OTA the circuit should be used with iHPs PNP-device pnpMPA, so it should be working from VSS. this called for an PMOS input. the design is a simplified version of The Recycling Folded Cascode: A General Enhancement of the Folded Cascode Amplifier

because of the used CMOS-process the PMOS transistors could have an isolated bulk, without special effort. the simulations showed that the isolated versions had a bigger gain, but a smaller common-mode-range, and i preferred the later. the bias-current is programmable an so also the band-width. the bias-voltages should allow wide-swing output voltages. in the space the circuit uses are 3 MiM-capacitors placed. they are intended to use for frequency-compensation or as power-rail decoupling.

#### 2.1 OTA



# 2.2 bias generator



# 2.3 layout



### 2.4 simulations

using different bias-currents of 1, 3 and  $10\mu A$  a few simulations are printed into a PDF that allow to see the gain, common-mode-range, bandwidth and a slew-rate:

PDF with Xyce simulations .ac .dc .trans

the schematics of this simulations is Xschem document

2.3. layout 7

## 2.5 ETHZ feedback

its a bit stupid to design OTAs that fit in a square, if there is no such space-requirement. the layout should be changed to minimize the conductor-length of the signals between the differential-stage and the current-mirrors.

## **BAND GAP REFERENCE**

the shunt-regulator has to limit the supply-voltage to 3.3V. it should be usable to 50mA.

## 3.1 schematic



# 3.2 layout



## 3.3 simulation

PDF with Xyce simulation

#### 3.4 LVS

LVS wasn't working. and there are differences between layout and schematics

### **VOLTAGE-REGULATORS**

## 4.1 shunt-regulator

the shunt-regulator has to limit the supply-voltage to 3.3V. it should be usable to 50mA. the regulating current flows thru M11. and to allow this the pin SHUNT\_GND needs to be connected to VSS. optional over an current-meter.

in the layout the left/top OTA is used in this circuit.

## 4.2 serial-regulator

the serial regulator should produce 1.8V for low-voltage MOSFETs. the OTA responsible for this regulator is left/bottom in the layout.

#### 4.3 schematic



# 4.4 layout



## 4.5 simulations

PDF with Xyce simulation

#### 4.6 LVS

LVS wasn't working

### **FIVE**

### **IHPS IO-CELLS**

for ESD protection the analog-IO-cells where used. the cells support two voltages. a 3.3V IO and a 1.8V core-voltage. my problem using the cells was, that the openPDK LVS scripts didn't could verify the .GDS with the provided .CDL. so that simply hope, they are correct used.

one problem i had, using this cells was the space they demand. i was trying to make a minimal chip of about 0.5x1mm. but the filler.py-script wasn't able to produce enough GatPoly-fill to pass the maximum-DRC script.

this IO infrastructure needs at least a 1x1mm chip (according my experience).

## **MMW DIODE DETECTORS**

there are two diode-detector designs to measure if serial circuits of detector diodes will increase the sensitivity of the sensor.

# 6.1 layout



**SEVEN** 

### **EXPERIMENTS**

## 7.1 test schottky diode

to measure the schottky-diode used in the mmW-detectors, a device is connected to bond-pads outside the power-ring.

#### **7.2 fuse**

to test the possibility of using fuses to trim band-gap-references and the like a test-structure with a resistor, parallel to a fuse, is connected to two pads outside the power-ring.

**EIGHT** 

#### **DESIGN DATA AND DESIGN PROCESS DESCRIPTION**

## 8.1 iHP 130nm BiCMOS process sg13g2

the process is useable via iHPs openPDK:

source https://github.com/IHP-GmbH/IHP-Open-PDK

documentation https://ihp-open-pdk-docs.readthedocs.io/en/latest/index.html

 $\begin{tabular}{lll} open-source & runs: & https://www.ihp-microelectronics.com/services/research-and-prototyping-service/fast-design-enablement/open-source-pdk \end{tabular}$ 

#### 8.2 Xschem schematics:

| folder                         | for                                   |  |
|--------------------------------|---------------------------------------|--|
| design_data/xschem/cdl         | symbols for Xschem schematics         |  |
| design_data/xschem/OTA         | design and simulation of the OTA      |  |
| design_data/xschem/simulations | simulations of the voltage regulators |  |
| design_data/xschem/symbol      | symbols for Xschem schematics         |  |

## 8.3 KLayout .GDS:

| file                                        | for                |
|---------------------------------------------|--------------------|
| design_data/gds/FMD_QNC_mmW_detector.gds.gz | layout of the chip |

**NINE** 

## **VALIDATION SOMETIME IN THE FARFAR FUTURE**

i cant wait...

#### Contents

- CMOS only BiCMOS chip;)
  - background
  - the sg13g2 process

### **TEN**

## **BACKGROUND**

to make first steps using iHPs openPDK, Xschem and KLayout designing a OTA was obvious. this part is DRC and LVS clean, verified also using commercial tools.

but that's also the only clean part on this chip from my perspective. its highly likely that the IO cells are perfect, but i couldn't verify this my self. the opensource LVS didn't was ready, and i hadn't the time to verify any other part then the OTA via LVS.

## **ELEVEN**

## **THE SG13G2 PROCESS**

there are two kinds of GateOxyde: thick for high-voltage like 3.3V circuits and standard for 1.2..1.8V circuits. there are three different SiGe BjTs, but all are NPNs. while the Si-parasitic transistors are only PNP.