

# 1. Description

# 1.1. Project

| Project Name    | H755_ETH          |
|-----------------|-------------------|
| Board Name      | NUCLEO-H755ZI-Q   |
| Generated with: | STM32CubeMX 6.2.1 |
| Date            | 06/03/2021        |

## 1.2. MCU

| MCU Series     | STM32H7       |
|----------------|---------------|
| MCU Line       | STM32H745/755 |
| MCU name       | STM32H755ZITx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

# 1.3. Core(s) information

| Core(s) | ARM Cortex-M7 |
|---------|---------------|
|         | ARM Cortex-M4 |

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP144 | Pin Name<br>(function after   | Pin Type | Alternate<br>Function(s) | Label                |
|-----------------------|-------------------------------|----------|--------------------------|----------------------|
|                       | reset)                        |          |                          |                      |
| 6                     | VSS                           | Power    |                          |                      |
| 7                     | VDD                           | Power    |                          |                      |
| 8                     | VBAT                          | Power    |                          |                      |
| 9                     | PC13 *                        | I/O      | GPIO_Input               | B1 [Blue PushButton] |
| 10                    | PC14-OSC32_IN<br>(OSC32_IN)   | I/O      | RCC_OSC32_IN             |                      |
| 11                    | PC15-OSC32_OUT<br>(OSC32_OUT) | I/O      | RCC_OSC32_OUT            |                      |
| 12                    | VSS                           | Power    |                          |                      |
| 13                    | VDD                           | Power    |                          |                      |
| 14                    | VSSSMPS                       | Power    |                          |                      |
| 15                    | VLXSMPS                       | Power    |                          |                      |
| 16                    | VDDSMPS                       | Power    |                          |                      |
| 17                    | VFBSMPS                       | Power    |                          |                      |
| 18                    | VSS                           | Power    |                          |                      |
| 19                    | VDD                           | Power    |                          |                      |
| 25                    | PH0-OSC_IN (PH0)              | I/O      | RCC_OSC_IN               |                      |
| 26                    | PH1-OSC_OUT (PH1) **          | I/O      | RCC_OSC_OUT              |                      |
| 27                    | NRST                          | Reset    |                          |                      |
| 29                    | PC1                           | I/O      | ETH_MDC                  |                      |
| 32                    | VDD                           | Power    |                          |                      |
| 33                    | VSS                           | Power    |                          |                      |
| 34                    | VSSA                          | Power    |                          |                      |
| 36                    | VDDA                          | Power    |                          |                      |
| 38                    | PA1                           | I/O      | ETH_REF_CLK              |                      |
| 39                    | PA2                           | I/O      | ETH_MDIO                 |                      |
| 41                    | VSS                           | Power    |                          |                      |
| 42                    | VDD                           | Power    |                          |                      |
| 46                    | PA7                           | I/O      | ETH_CRS_DV               |                      |
| 47                    | PC4                           | I/O      | ETH_RXD0                 |                      |
| 48                    | PC5                           | I/O      | ETH_RXD1                 |                      |
| 49                    | PB0 *                         | I/O      | GPIO_Output              | LD1 [Green Led]      |
| 55                    | VSS                           | Power    |                          |                      |
| 56                    | VDD                           | Power    |                          |                      |
| 61                    | PE11 *                        | I/O      | GPIO_Output              | LDG                  |
| 63                    | PE13 *                        | I/O      | GPIO_Output              | LDB                  |

| LQFP144         (function after reset)           68         VCAP           69         VSS           70         VDDLDO           71         VDD           73         PB13           74         PB14 *           76         PD8           77         PD9           78         PD10 *           79         VDD           80         VSS           85         PD15 * | Power Power Power I/O I/O I/O I/O I/O I/O I/O Power Power I/O I/O Power Power I/O I/O | ETH_TXD1  GPIO_Output  USART3_TX  USART3_RX  GPIO_Output | LD3 [Red Led] STLINK_RX STLINK_TX USB_OTG_FS_PWR_EN |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|
| reset)  68  VCAP  69  VSS  70  VDDLDO  71  VDD  73  PB13  74  PB14 *  76  PD8  77  PD9  78  PD10 *  79  VDD  80  VSS                                                                                                                                                                                                                                             | Power Power I/O I/O I/O I/O I/O I/O I/O I/O I/O Power Power I/O                       | ETH_TXD1  GPIO_Output  USART3_TX  USART3_RX  GPIO_Output | STLINK_RX STLINK_TX USB_OTG_FS_PWR_EN               |
| 68 VCAP 69 VSS 70 VDDLDO 71 VDD 73 PB13 74 PB14 * 76 PD8 77 PD9 78 PD10 * 79 VDD 80 VSS                                                                                                                                                                                                                                                                          | Power Power I/O I/O I/O I/O I/O I/O I/O I/O I/O Power Power I/O                       | GPIO_Output  USART3_TX  USART3_RX  GPIO_Output           | STLINK_RX STLINK_TX USB_OTG_FS_PWR_EN               |
| 69 VSS 70 VDDLDO 71 VDD 73 PB13 74 PB14 * 76 PD8 77 PD9 78 PD10 * 79 VDD 80 VSS                                                                                                                                                                                                                                                                                  | Power Power I/O I/O I/O I/O I/O I/O I/O I/O I/O Power Power I/O                       | GPIO_Output  USART3_TX  USART3_RX  GPIO_Output           | STLINK_RX STLINK_TX USB_OTG_FS_PWR_EN               |
| 70 VDDLDO 71 VDD 73 PB13 74 PB14 * 76 PD8 77 PD9 78 PD10 * 79 VDD 80 VSS                                                                                                                                                                                                                                                                                         | Power Power I/O                                   | GPIO_Output  USART3_TX  USART3_RX  GPIO_Output           | STLINK_RX STLINK_TX USB_OTG_FS_PWR_EN               |
| 71 VDD 73 PB13 74 PB14 * 76 PD8 77 PD9 78 PD10 * 79 VDD 80 VSS                                                                                                                                                                                                                                                                                                   | Power I/O I/O I/O I/O I/O Power Power I/O                                             | GPIO_Output  USART3_TX  USART3_RX  GPIO_Output           | STLINK_RX STLINK_TX USB_OTG_FS_PWR_EN               |
| 73 PB13  74 PB14 *  76 PD8  77 PD9  78 PD10 *  79 VDD  80 VSS                                                                                                                                                                                                                                                                                                    | I/O I/O I/O I/O I/O Power Power I/O                                                   | GPIO_Output  USART3_TX  USART3_RX  GPIO_Output           | STLINK_RX STLINK_TX USB_OTG_FS_PWR_EN               |
| 74 PB14 *  76 PD8  77 PD9  78 PD10 *  79 VDD  80 VSS                                                                                                                                                                                                                                                                                                             | I/O I/O I/O I/O Power Power I/O                                                       | GPIO_Output  USART3_TX  USART3_RX  GPIO_Output           | STLINK_RX STLINK_TX USB_OTG_FS_PWR_EN               |
| 76 PD8 77 PD9 78 PD10 * 79 VDD 80 VSS                                                                                                                                                                                                                                                                                                                            | I/O I/O I/O Power Power I/O                                                           | USART3_TX USART3_RX GPIO_Output                          | STLINK_RX STLINK_TX USB_OTG_FS_PWR_EN               |
| 77 PD9 78 PD10 * 79 VDD 80 VSS                                                                                                                                                                                                                                                                                                                                   | I/O I/O Power Power I/O                                                               | USART3_RX GPIO_Output                                    | STLINK_TX USB_OTG_FS_PWR_EN                         |
| 78 PD10 * 79 VDD 80 VSS                                                                                                                                                                                                                                                                                                                                          | I/O Power Power I/O                                                                   | GPIO_Output                                              | USB_OTG_FS_PWR_EN                                   |
| 79 VDD<br>80 VSS                                                                                                                                                                                                                                                                                                                                                 | Power Power I/O                                                                       |                                                          |                                                     |
| 80 VSS                                                                                                                                                                                                                                                                                                                                                           | I/O                                                                                   | GPIO_Output                                              |                                                     |
| 85 PD15 *                                                                                                                                                                                                                                                                                                                                                        |                                                                                       | GPIO_Output                                              |                                                     |
|                                                                                                                                                                                                                                                                                                                                                                  | I/O                                                                                   |                                                          | LDW                                                 |
| 87 PG7                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                     | GPIO_EXTI7                                               | USB_OTG_FS_OVCR                                     |
| 89 VSS                                                                                                                                                                                                                                                                                                                                                           | Power                                                                                 |                                                          |                                                     |
| 90 VDD50_USB                                                                                                                                                                                                                                                                                                                                                     | Power                                                                                 |                                                          |                                                     |
| 91 VDD33_USB                                                                                                                                                                                                                                                                                                                                                     | Power                                                                                 |                                                          |                                                     |
| 92 VDD                                                                                                                                                                                                                                                                                                                                                           | Power                                                                                 |                                                          |                                                     |
| 97 PA8 *                                                                                                                                                                                                                                                                                                                                                         | I/O                                                                                   | GPIO_Output                                              | LDR                                                 |
| 98 PA9 **                                                                                                                                                                                                                                                                                                                                                        | I/O                                                                                   | USB_OTG_FS_VBUS                                          |                                                     |
| 100 PA11 **                                                                                                                                                                                                                                                                                                                                                      | I/O                                                                                   | USB_OTG_FS_DM                                            |                                                     |
| 101 PA12 **                                                                                                                                                                                                                                                                                                                                                      | I/O                                                                                   | USB_OTG_FS_DP                                            |                                                     |
| 103 VCAP                                                                                                                                                                                                                                                                                                                                                         | Power                                                                                 |                                                          |                                                     |
| 104 VSS                                                                                                                                                                                                                                                                                                                                                          | Power                                                                                 |                                                          |                                                     |
| 105 VDDLDO                                                                                                                                                                                                                                                                                                                                                       | Power                                                                                 |                                                          |                                                     |
| 106 VDD                                                                                                                                                                                                                                                                                                                                                          | Power                                                                                 |                                                          |                                                     |
| 118 VSS                                                                                                                                                                                                                                                                                                                                                          | Power                                                                                 |                                                          |                                                     |
| 119 VDD                                                                                                                                                                                                                                                                                                                                                          | Power                                                                                 |                                                          |                                                     |
| 124 PG11                                                                                                                                                                                                                                                                                                                                                         | I/O                                                                                   | ETH_TX_EN                                                |                                                     |
| 126 PG13                                                                                                                                                                                                                                                                                                                                                         | I/O                                                                                   | ETH_TXD0                                                 |                                                     |
| 128 VSS                                                                                                                                                                                                                                                                                                                                                          | Power                                                                                 |                                                          |                                                     |
| 129 VDD                                                                                                                                                                                                                                                                                                                                                          | Power                                                                                 |                                                          |                                                     |
| 133 PB6 **                                                                                                                                                                                                                                                                                                                                                       | I/O                                                                                   | I2C4_SCL                                                 |                                                     |
| 134 PB7 **                                                                                                                                                                                                                                                                                                                                                       | I/O                                                                                   | I2C4_SDA                                                 |                                                     |
| 135 BOOT0                                                                                                                                                                                                                                                                                                                                                        | Boot                                                                                  |                                                          |                                                     |
| 139 PE1 *                                                                                                                                                                                                                                                                                                                                                        | I/O                                                                                   | GPIO_Output                                              | LD2 [Yellow Led]                                    |
| 140 VCAP                                                                                                                                                                                                                                                                                                                                                         | Power                                                                                 |                                                          |                                                     |
| 141 VSS                                                                                                                                                                                                                                                                                                                                                          | Power                                                                                 |                                                          |                                                     |
| 142 PDR_ON                                                                                                                                                                                                                                                                                                                                                       | Reset                                                                                 |                                                          |                                                     |
| 143 VDDLDO                                                                                                                                                                                                                                                                                                                                                       | Power                                                                                 |                                                          |                                                     |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 144                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

<sup>\*\*</sup> The pin is affected with a peripheral function but no peripheral mode is activated

# 4. Clock Tree Configuration



Page 6

# 5. Software Project

## 5.1. Project Settings

| Name                              | Value                                                        |
|-----------------------------------|--------------------------------------------------------------|
| Project Name                      | H755_ETH                                                     |
| Project Folder                    | C:\Users\MICHAL_MOUCKA\STM32CubeIDE\workspace_1.3.0\H755_ETH |
| Toolchain / IDE                   | STM32CubeIDE                                                 |
| Firmware Package Name and Version | STM32Cube FW_H7 V1.9.0                                       |
| Application Structure             | Advanced                                                     |
| Generate Under Root               | Yes                                                          |
| Do not generate the main()        | No                                                           |
| Minimum Heap Size                 | 0x400                                                        |
| Minimum Stack Size                | 0x800                                                        |

# 5.2. Code Generation Settings

| Name                                                            | Value                                 |
|-----------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                    | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files   | No                                    |
| Backup previously generated files when re-generating            | No                                    |
| Keep User Code when re-generating                               | Yes                                   |
| Delete previously generated files when not re-generated         | Yes                                   |
| Set all free pins as analog (to optimize the power consumption) | No                                    |
| Enable Full Assert                                              | No                                    |

### 5.3. Advanced Settings - Generated Function Calls ARM Cortex-M7

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 1    | MX_GPIO_Init        | GPIO                     |
| 2    | SystemClock_Config  | RCC                      |
| 3    | MX_USART3_UART_Init | USART3                   |
| 4    | MX_FREERTOS_Init    | FREERTOS_M7              |
| 5    | MX_LWIP_Init        | LWIP                     |

## 5.4. Advanced Settings - Generated Function Calls ARM Cortex-M4

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 1    | MX_USART3_UART_Init | USART3                   |

| H755_ETH Project     |
|----------------------|
| Configuration Report |

# 6. Power Consumption Calculator report

### 6.1. Microcontroller Selection

| Series    | STM32H7       |
|-----------|---------------|
| Line      | STM32H745/755 |
| MCU       | STM32H755ZITx |
| Datasheet | DS12919_Rev1  |

### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.0 |

## 6.3. Battery Selection

| Battery           | Li-SOCL2(DD36000) |
|-------------------|-------------------|
| Capacity          | 36000.0 mAh       |
| Self Discharge    | 0.08 %/month      |
| Nominal Voltage   | 3.6 V             |
| Max Cont Current  | 450.0 mA          |
| Max Pulse Current | 1000.0 mA         |
| Cells in series   | 1                 |
| Cells in parallel | 1                 |

# 6.4. Sequence

| Step                   | Step1                                 | Step2                |
|------------------------|---------------------------------------|----------------------|
| Mode                   | RUN                                   | STOP                 |
| Vdd                    | 3.0                                   | 3.0                  |
| Voltage Source         | Battery                               | Battery              |
| Range                  | VOS0: Scale0                          | SVOS5: System-Scale5 |
| D1 Mode                | DRUN/CRUN                             | DSTANDBY             |
| D2 Mode                | DRUN/CRUN                             | DSTANDBY             |
| D3 Mode                | DRUN                                  | DSTOP                |
| Fetch Type             | CM7: ITCM/Cache / CM4:<br>FLASH B/ART | CM7: NA / CM4: NA    |
| CM7 Frequency          | 480 MHz                               | 0 Hz                 |
| Clock Configuration    | HSE BYP PLL ALL IPs ON                | LSE Flash-ON         |
| CM4 Frequency          | 240 MHz                               | 0 Hz                 |
| Clock Source Frequency | 25 MHz                                | 0 Hz                 |
| Peripherals            |                                       |                      |
| Additional Cons.       | 0 mA                                  | 0 mA                 |
| Average Current        | 247 mA                                | 145 µA               |
| Duration               | 0.1 ms                                | 0.9 ms               |
| DMIPS                  | 1027.0                                | 0.0                  |
| Category               | In DS Table                           | In DS Table          |

### 6.5. Results

| Sequence Time | 1 ms              | Average Current | 24.83 mA  |
|---------------|-------------------|-----------------|-----------|
| Battery Life  | 1 month, 29 days, | Average DMIPS   | 1027.2001 |
|               | 21 hours          | _               | DMIPS     |

## 6.6. Chart



# 7. Peripherals and Middlewares Configuration

#### **7.1. CORTEX\_M7**

#### 7.1.1. Parameter Settings:

Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

**Cortex Interface Settings:** 

CPU ICache Enabled \*
CPU DCache Enabled \*

**Cortex Memory Protection Unit Control Settings:** 

MPU Control Mode Background Region Privileged accesses only + MPU Disabled

during hard fault, NMI and FAULTMASK handlers \*

**Cortex Memory Protection Unit Region 0 Settings:** 

MPU Region Enabled \*

MPU Region Base Address 0x30040000 \*

MPU Region Size 16KB \*
MPU SubRegion Disable 0x0 \*

MPU TEX field level level 1 \*

MPU Access Permission ALL ACCESS PERMITTED \*

MPU Instruction AccessENABLEMPU Shareability PermissionDISABLEMPU Cacheable PermissionDISABLEMPU Bufferable PermissionDISABLE

**Cortex Memory Protection Unit Region 1 Settings:** 

MPU Region Enabled \*

MPU Region Base Address 0x30044000 \*

MPU Region Size

MPU SubRegion Disable

0x0 \*

MPU TEX field level

level 0

MPU Access Permission ALL ACCESS PERMITTED \*

MPU Instruction Access ENABLE

MPU Shareability Permission DISABLE

MPU Cacheable Permission ENABLE \*

MPU Bufferable Permission DISABLE

**Cortex Memory Protection Unit Region 2 Settings:** 

MPU Region Enabled \*

MPU Region Base Address 0x30040000 \*

MPU Region Size 256B \*

MPU SubRegion Disable 0x0 \*

MPU TEX field level level 0

MPU Access Permission ALL ACCESS PERMITTED \*

MPU Instruction Access ENABLE

MPU Shareability Permission DISABLE

MPU Cacheable Permission DISABLE

MPU Bufferable Permission ENABLE \*

**Cortex Memory Protection Unit Region 3 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 4 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 5 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 6 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 7 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 8 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 9 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 10 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 11 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 12 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 13 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 14 Settings:** 

MPU Region Disabled

**Cortex Memory Protection Unit Region 15 Settings:** 

MPU Region Disabled

7.2. ETH

Mode: RMII

7.2.1. Parameter Settings:

Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D2

**General: Ethernet Configuration:** 

Warning The ETH can work only when RAM is pointing at 0x24000000

Note PHY Driver must be configured from the LwIP 'Platform Settings' top right tab

Ethernet MAC Address 00:80:E1:00:00:00

Tx Descriptor Length 4

First Tx Descriptor Address 0x30040060 \*

Rx Descriptor Length 4

First Rx Descriptor Address 0x30040000 \*
Rx Buffers Address 0x30040200 \*

Rx Buffers Length 1524

7.3. RCC

High Speed Clock (HSE): BYPASS Clock Source

Low Speed Clock (LSE): Crystal/Ceramic Resonator

7.3.1. Parameter Settings:

Core(s) Settings:

Context(s): Cortex-M7

Cortex-M4

Initialized Context: Cortex-M7

Power Domain: D3

**Power Parameters:** 

SupplySource PWR\_DIRECT\_SMPS\_SUPPLY
Power Regulator Voltage Scale Power Regulator Voltage Scale 1

**RCC Parameters:** 

TIM Prescaler Selection Disabled

HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000
CSI Calibration Value 16
HSI Calibration Value 32

**System Parameters:** 

VDD voltage (V) 3.3

Flash Latency(WS) 2 WS (3 CPU cycle)

Product revision rev.Y

**PLL range Parameters:** 

PLL1 clock Input range Between 8 and 16 MHz
PLL1 clock Output range Wide VCO range

7.4. SYS

**Timebase Source: TIM6** 7.4.1. Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain:

7.5. SYS\_M4

**Timebase Source: SysTick** 

7.5.1. Core(s) Settings:

Context(s): Cortex-M4

Initialized Context: Cortex-M4

Power Domain:

7.6. USART3

**Mode: Asynchronous** 

7.6.1. Parameter Settings:

Core(s) Settings:

Context(s): Cortex-M7

Cortex-M4

Initialized Context: Cortex-M7

Power Domain: D2

**Basic Parameters:** 

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable
ClockPrescaler 1
Fifo Mode Disable

Txfifo Threshold 1 eighth full configuration
Rxfifo Threshold 1 eighth full configuration

**Advanced Features:** 

Auto Baudrate Disable TX Pin Active Level Inversion Disable **RX Pin Active Level Inversion** Disable Disable Data Inversion Disable TX and RX Pins Swapping Overrun Enable DMA on RX Error Enable MSB First Disable

# 7.7. FREERTOS\_M7 Interface: CMSIS\_V1

#### 7.7.1. Config parameters:

#### Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

API:

FreeRTOS API CMSIS v1

Versions:

FreeRTOS version 10.3.1 CMSIS-RTOS version 1.02

MPU/FPU:

ENABLE\_MPU Disabled
ENABLE\_FPU Disabled

Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

TICK\_RATE\_HZ 1000 MAX\_PRIORITIES MINIMAL\_STACK\_SIZE 128 MAX\_TASK\_NAME\_LEN 16 USE\_16\_BIT\_TICKS Disabled IDLE\_SHOULD\_YIELD Enabled USE\_MUTEXES Enabled USE\_RECURSIVE\_MUTEXES Disabled Disabled USE\_COUNTING\_SEMAPHORES

QUEUE\_REGISTRY\_SIZE 8

USE\_APPLICATION\_TASK\_TAG Disabled

ENABLE\_BACKWARD\_COMPATIBILITY Enabled

USE\_PORT\_OPTIMISED\_TASK\_SELECTION Enabled

USE\_TICKLESS\_IDLE Disabled

USE\_TASK\_NOTIFICATIONS Enabled

RECORD\_STACK\_HIGH\_ADDRESS Disabled

Memory management settings:

Memory Allocation Dynamic / Static

TOTAL\_HEAP\_SIZE 15360

Memory Management scheme heap\_4

Hook function related definitions:

USE\_IDLE\_HOOK Disabled

USE\_TICK\_HOOK Disabled

USE\_MALLOC\_FAILED\_HOOK Disabled

USE\_DAEMON\_TASK\_STARTUP\_HOOK Disabled

CHECK\_FOR\_STACK\_OVERFLOW Disabled

Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled
USE\_TRACE\_FACILITY Disabled
USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

Co-routine related definitions:

USE\_CO\_ROUTINES Disabled

MAX\_CO\_ROUTINE\_PRIORITIES 2

Software timer definitions:

USE\_TIMERS Disabled

Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

Added with 10.2.1 support:

MESSAGE\_BUFFER\_LENGTH\_TYPE size\_t
USE\_POSIX\_ERRNO Disabled

#### 7.7.2. Include parameters:

#### Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

#### Include definitions:

vTaskPrioritySet Enabled uxTaskPriorityGet Enabled vTaskDelete Enabled vTaskCleanUpResources Disabled vTaskSuspend Enabled vTaskDelayUntil Disabled vTaskDelay Enabled Enabled xTaskGetSchedulerState xTaskResumeFromISR Enabled xQueueGetMutexHolder Disabled Disabled xSemaphoreGetMutexHolder pcTaskGetTaskName Disabled uxTaskGetStackHighWaterMark Disabled Disabled xTaskGetCurrentTaskHandle eTaskGetState Disabled Disabled xEventGroupSetBitFromISR xTimerPendFunctionCall Disabled xTaskAbortDelay Disabled Disabled xTaskGetHandle Disabled uxTaskGetStackHighWaterMark2

#### 7.7.3. Advanced settings:

#### Core(s) Settings:

Context(s):

Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

Newlib settings (see parameter description first):

USE\_NEWLIB\_REENTRANT Disabled

Project settings (see parameter description first):

Use FW pack heap file Enabled

#### 7.8. LWIP

mode: Enabled

Advanced parameters are not listed except if modified by user.

#### 7.8.1. General Settings:

#### Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

**LwIP Version:** 

LwIP Version (Version of LwIP supported by CubeMX \*\* CubeMX specific \*\*) 2.1.2

**IPv4 - DHCP Options:** 

LWIP\_DHCP (DHCP Module) Enabled

**RTOS Dependency:** 

WITH\_RTOS (Use FREERTOS \*\* CubeMX specific \*\*)

CMSIS\_VERSION (CMSIS API Version used)

CMSIS v1

**Platform Settings:** 

PHY Driver Choose/LAN8742

**Protocols Options:** 

 LWIP\_ICMP (ICMP Module Activation)
 Enabled

 LWIP\_IGMP (IGMP Module)
 Disabled

 LWIP\_DNS (DNS Module)
 Disabled

 LWIP\_UDP (UDP Module)
 Enabled

 MEMP\_NUM\_UDP\_PCB (Number of UDP Connections)
 4

 LWIP\_TCP (TCP Module)
 Enabled

 MEMP\_NUM\_TCP\_PCB (Number of TCP Connections)
 5

## 7.8.2. Key Options:

**NETIF - Loopback Interface Options:** 

| Core(s) Settings:                                                             |              |
|-------------------------------------------------------------------------------|--------------|
| Context(s):                                                                   | Cortex-M7    |
| Initialized Context:                                                          | Cortex-M7    |
| Power Domain:                                                                 | D1           |
| Infrastructure - OS Awarness Option:                                          |              |
| NO_SYS (OS Awarness)                                                          | OS Used      |
| Infrastructure - Timers Options:                                              |              |
| LWIP_TIMERS (Use Support For sys_timeout)                                     | Enabled      |
| Infrastructure - Core Locking and MPU Options:                                |              |
| SYS_LIGHTWEIGHT_PROT (Memory Functions Protection)                            | Enabled      |
| Infrastructure - Heap and Memory Pools Options:                               |              |
| MEM_SIZE (Heap Memory Size)                                                   | 16360 *      |
| LWIP_RAM_HEAP_POINTER (RAM Heap Pointer)                                      |              |
|                                                                               | 0x30044000 * |
| Infrastructure - Internal Memory Pool Sizes:                                  |              |
| MEMP_NUM_PBUF (Number of Memory Pool struct Pbufs)                            | 16           |
| MEMP_NUM_RAW_PCB (Number of Raw Protocol Control Blocks)                      | 4            |
| MEMP_NUM_TCP_PCB_LISTEN (Number of Listening TCP Connections)                 | 8            |
| MEMP_NUM_TCP_SEG (Number of TCP Segments simultaneously queued)               | 16           |
| MEMP_NUM_LOCALHOSTLIST (Number of Host Entries in the Local Host List)        | 1            |
| Pbuf Options:                                                                 |              |
| PBUF_POOL_SIZE (Number of Buffers in the Pbuf Pool)                           | 16           |
| PBUF_POOL_BUFSIZE (Size of each pbuf in the pbuf pool)                        | 592          |
| IPv4 - ARP Options:                                                           |              |
| LWIP_ARP (ARP Functionality)                                                  | Enabled      |
| Callback - TCP Options:                                                       |              |
| TCP_TTL (Number of Time-To-Live Used by TCP Packets)                          | 255          |
| TCP_WND (TCP Receive Window Maximum Size)                                     | 2144         |
| TCP_QUEUE_OOSEQ (Allow Out-Of-Order Incoming Packets)                         | Enabled      |
| LWIP_TCP_SACK_OUT (Allow Sending Selective Acknowledgements)                  | Disabled     |
| TCP_MSS (Maximum Segment Size)                                                | 536          |
| TCP_SND_BUF (TCP Sender Buffer Space)                                         | 1072         |
| TCP_SND_QUEUELEN (Number of Packet Buffers Allowed for TCP Sender)            | 9            |
| Network Interfaces Options:                                                   |              |
| LWIP_NETIF_STATUS_CALLBACK (Callback Function on Interface Status Changes)    | Disabled     |
| LWIP_NETIF_EXT_STATUS_CALLBACK (Extended Callback Function for several netif) | Disabled     |
| LWIP_NETIF_LINK_CALLBACK (Callback Function on Interface Link Changes)        | Enabled      |
|                                                                               |              |

LWIP\_NETIF\_LOOPBACK (NETIF Loopback) Disabled **Infrastructure - Threading Options:** TCPIP\_THREAD\_NAME (TCPIP Thread Name) "tcpip\_thread" TCPIP\_THREAD\_STACKSIZE (TCPIP Thread Stack Size) 1024 TCPIP\_THREAD\_PRIO (TCPIP Thread Priority Level) 3 TCPIP\_MBOX\_SIZE (TCPIP Mailbox Size) DEFAULT\_THREAD\_NAME (Default LwIP Thread Name) "lwIP" DEFAULT\_THREAD\_STACKSIZE (Default LwIP Thread Stack Size) 1024 DEFAULT\_THREAD\_PRIO (Default LwIP Thread Priority Level) DEFAULT\_RAW\_RECVMBOX\_SIZE (Default Mailbox Size on a NETCONN Raw) 0 DEFAULT\_TCP\_RECVMBOX\_SIZE (Default Mailbox Size on a NETCONN TCP) 6 DEFAULT\_ACCEPTMBOX\_SIZE (Default Mailbox Size for Incoming Connections) **Thread Safe APIs - Netconn Options:** LWIP\_NETCONN (NETCONN API) Enabled **Thread Safe APIs - Socket Options:** LWIP\_SOCKET (Socket API) Enabled LWIP\_COMPAT\_SOCKETS (BSD-style Socket Functions Names) 1 LWIP\_SOCKET\_OFFSET (Socket Offset Number) LWIP\_SOCKET\_SELECT (Select for Socket) Enabled LWIP\_SOCKET\_POLL (Poll for Socket) Enabled 7.8.3. PPP: Core(s) Settings: Context(s): Cortex-M7 Initialized Context: Cortex-M7 Power Domain: D1 **PPP Options:** PPP\_SUPPORT (PPP Module) Disabled

#### 7.8.4. IPv6:

Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

**IPv6 Options:** 

LWIP\_IPV6 (IPv6 Protocol) Disabled

#### 7.8.5. HTTPD:

Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

**HTTPD Options:** 

LWIP\_HTTPD (LwIP HTTPD Support \*\* CubeMX specific \*\*)

Enabled \*

LWIP\_HTTPD\_CGI (HTTP CGI Old Style) Enabled \*

LWIP\_HTTPD\_MAX\_TAG\_NAME\_LEN (Max Tag Name String Length) 16 \*

#### 7.8.6. SNMP:

Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

**SNMP Options:** 

LWIP\_SNMP (LwIP SNMP Agent) Disabled

#### 7.8.7. SNTP/SMTP:

Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

**SNTP Options:** 

LWIP\_SNTP (LWIP SNTP Support \*\* CubeMX specific \*\*)

Disabled

**SMTP Options:** 

LWIP\_SMTP (LWIP SMTP Support \*\* CubeMX specific \*\*) Disabled

#### 7.8.8. MDNS/TFTP:

#### Core(s) Settings:

Context(s):

Initialized Context:

Cortex-M7

Power Domain: D1

**MDNS Options:** 

LWIP\_MDNS (Multicast DNS Support \*\* CubeMX specific \*\*)

Disabled

**TFTP Options:** 

LWIP\_TFTP (TFTP Support \*\* CubeMX specific \*\*)

Disabled

7.8.9. Perf/Checks:

Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

**Sanity Checks:** 

LWIP\_DISABLE\_TCP\_SANITY\_CHECKS (TCP Sanity Checks)

Disabled

LWIP\_DISABLE\_MEMP\_SANITY\_CHECKS (MEMP Sanity Checks)

Disabled

**Performance Options:** 

LWIP\_PERF (Performace Testing for LwIP)

Disabled

7.8.10. Statistics:

Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

**Debug - Statistics Options:** 

LWIP\_STATS (Statictics Collection) Disabled

7.8.11. Checksum:

Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

#### Infrastructure - Checksum Options:

CHECKSUM\_BY\_HARDWARE (Hardware Checksum \*\* CubeMX specific \*\*) Enabled Disabled LWIP\_CHECKSUM\_CTRL\_PER\_NETIF (Generate/Check Checksum per Netif) Disabled CHECKSUM\_GEN\_IP (Generate Software Checksum for Outgoing IP Packets) Disabled CHECKSUM\_GEN\_UDP (Generate Software Checksum for Outgoing UDP Packets) Disabled CHECKSUM\_GEN\_TCP (Generate Software Checksum for Outgoing TCP Packets) Enabled CHECKSUM\_GEN\_ICMP (Generate Software Checksum for Outgoing ICMP Packets) Disabled CHECKSUM\_GEN\_ICMP6 (Generate Software Checksum for Outgoing ICMP6 Packets) Disabled CHECKSUM\_CHECK\_IP (Generate Software Checksum for Incoming IP Packets) Disabled CHECKSUM\_CHECK\_UDP (Generate Software Checksum for Incoming UDP Packets) Disabled CHECKSUM\_CHECK\_TCP (Generate Software Checksum for Incoming TCP Packets) Enabled CHECKSUM\_CHECK\_ICMP (Generate Software Checksum for Incoming ICMP Packets) CHECKSUM\_CHECK\_ICMP6 (Generate Software Checksum for Incoming ICMP6 Packets) Disabled

#### 7.8.12. Debug:

#### Core(s) Settings:

Context(s): Cortex-M7

Initialized Context: Cortex-M7

Power Domain: D1

#### **LwIP Main Debugging Options:**

LWIP\_DBG\_MIN\_LEVEL (Minimum Level)

All

#### 7.8.13. Platform Settings:

Driver\_PHY LAN8742

<sup>\*</sup> User modified value

# 8. System Configuration

# 8.1. GPIO configuration

| IP                          | Pin                       | Signal              | GPIO mode                       | GPIO pull/up pull               | Max<br>Speed   | User Label | Context                 | Power<br>Domain |
|-----------------------------|---------------------------|---------------------|---------------------------------|---------------------------------|----------------|------------|-------------------------|-----------------|
| ETH                         | PC1                       | ETH_MDC             | Alternate Function Push Pull    | No pull-up and no pull-<br>down | Low            |            | Cortex-M7               | D2              |
|                             | PA1                       | ETH_REF_C<br>LK     | Alternate Function<br>Push Pull | No pull-up and no pull-<br>down | Very<br>High * |            | Cortex-M7               | D2              |
|                             | PA2                       | ETH_MDIO            | Alternate Function<br>Push Pull | No pull-up and no pull-<br>down | Very<br>High * |            | Cortex-M7               | D2              |
|                             | PA7                       | ETH_CRS_D<br>V      | Alternate Function<br>Push Pull | No pull-up and no pull-<br>down | Very<br>High * |            | Cortex-M7               | D2              |
|                             | PC4                       | ETH_RXD0            | Alternate Function<br>Push Pull | No pull-up and no pull-<br>down | Very<br>High * |            | Cortex-M7               | D2              |
|                             | PC5                       | ETH_RXD1            | Alternate Function<br>Push Pull | No pull-up and no pull-<br>down | Very<br>High * |            | Cortex-M7               | D2              |
|                             | PB13                      | ETH_TXD1            | Alternate Function<br>Push Pull | No pull-up and no pull-<br>down | Very<br>High * |            | Cortex-M7               | D2              |
|                             | PG11                      | ETH_TX_EN           | Alternate Function<br>Push Pull | No pull-up and no pull-<br>down | Very<br>High * |            | Cortex-M7               | D2              |
|                             | PG13                      | ETH_TXD0            | Alternate Function<br>Push Pull | No pull-up and no pull-<br>down | Very<br>High * |            | Cortex-M7               | D2              |
| RCC                         | PC14-<br>OSC32_I<br>N     | RCC_OSC32<br>_IN    | n/a                             | n/a                             | n/a            |            | Cortex-M7*<br>Cortex-M4 | D3              |
|                             | PC15-<br>OSC32_<br>OUT    | RCC_OSC32<br>_OUT   | n/a                             | n/a                             | n/a            |            | Cortex-M7*<br>Cortex-M4 | D3              |
|                             | PH0-<br>OSC_IN<br>(PH0)   | RCC_OSC_I<br>N      | n/a                             | n/a                             | n/a            |            | Cortex-M7*<br>Cortex-M4 | D3              |
| USART3                      | PD8                       | USART3_TX           | Alternate Function Push Pull    | No pull-up and no pull-<br>down | Low            | STLINK_RX  | Cortex-M7*              | D2              |
|                             | PD9                       | USART3_RX           | Alternate Function Push Pull    | No pull-up and no pull-<br>down | Low            | STLINK_TX  | Cortex-M7*<br>Cortex-M4 | D2              |
| Single<br>Mapped<br>Signals | PH1-<br>OSC_OU<br>T (PH1) | RCC_OSC_<br>OUT     | n/a                             | n/a                             | n/a            |            |                         |                 |
|                             | PA9                       | USB_OTG_F<br>S_VBUS | n/a                             | n/a                             | n/a            |            |                         |                 |
|                             | PA11                      | USB_OTG_F           | Alternate Function              | No pull-up and no pull-         | Low            |            |                         |                 |

| IP   | Pin  | Signal            | GPIO mode                                                  | GPIO pull/up pull<br>down       | Max<br>Speed | User Label              | Context   | Power<br>Domain |
|------|------|-------------------|------------------------------------------------------------|---------------------------------|--------------|-------------------------|-----------|-----------------|
|      |      | S_DM              | Push Pull                                                  | down                            |              |                         |           |                 |
|      | PA12 | USB_OTG_F<br>S_DP | Alternate Function Push Pull                               | No pull-up and no pull-<br>down | Low          |                         |           |                 |
|      | PB6  | I2C4_SCL          | Alternate Function Open Drain                              | No pull-up and no pull-<br>down | Low          |                         |           |                 |
|      | PB7  | I2C4_SDA          | Alternate Function Open Drain                              | No pull-up and no pull-<br>down | Low          |                         |           |                 |
| GPIO | PC13 | GPIO_Input        | Input mode                                                 | No pull-up and no pull-<br>down | n/a          | B1 [Blue<br>PushButton] |           |                 |
|      | PB0  | GPIO_Output       | Output Push Pull                                           | No pull-up and no pull-<br>down | Low          | LD1 [Green Led]         | Cortex-M7 | Cortex-M7       |
|      | PE11 | GPIO_Output       | Output Push Pull                                           | No pull-up and no pull-<br>down | Low          | LDG                     | Cortex-M7 | Cortex-M7       |
|      | PE13 | GPIO_Output       | Output Push Pull                                           | No pull-up and no pull-<br>down | Low          | LDB                     | Cortex-M7 | Cortex-M7       |
|      | PB14 | GPIO_Output       | Output Push Pull                                           | No pull-up and no pull-<br>down | Low          | LD3 [Red Led]           | Cortex-M7 | Cortex-M7       |
|      | PD10 | GPIO_Output       | Output Push Pull                                           | No pull-up and no pull-<br>down | Low          | USB_OTG_FS_PW<br>R_EN   |           |                 |
|      | PD15 | GPIO_Output       | Output Push Pull                                           | No pull-up and no pull-<br>down | Low          | LDW                     | Cortex-M7 | Cortex-M7       |
|      | PG7  | GPIO_EXTI7        | External Interrupt Mode with Rising edge trigger detection | No pull-up and no pull-<br>down | n/a          | USB_OTG_FS_OVC<br>R     |           |                 |
|      | PA8  | GPIO_Output       | Output Push Pull                                           | No pull-up and no pull-<br>down | Low          | LDR                     | Cortex-M7 | Cortex-M7       |
|      | PE1  | GPIO_Output       | Output Push Pull                                           | No pull-up and no pull-<br>down | Low          | LD2 [Yellow Led]        | Cortex-M7 | Cortex-M7       |

<sup>\*</sup> Initialized context

## 8.2. DMA configuration

nothing configured in DMA service

## 8.3. BDMA configuration

nothing configured in DMA service

## 8.4. MDMA configuration

nothing configured in DMA service

# 8.5. NVIC configuration

# 8.5.1. NVIC1

| Interrupt Table                                                        | Enable | Preenmption Priority | SubPriority |  |
|------------------------------------------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                                                 | true   | 0                    | 0           |  |
| ·                                                                      |        | 0                    | 0           |  |
| Hard fault interrupt                                                   | true   | -                    | -           |  |
| Memory management fault                                                | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault                                   | true   | 0                    | 0           |  |
| Undefined instruction or illegal state                                 | true   | 0                    | 0           |  |
| System service call via SWI instruction                                | true   | 0                    | 0           |  |
| Debug monitor                                                          | true   | 0                    | 0           |  |
| Pendable request for system service                                    | true   | 15                   | 0           |  |
| System tick timer                                                      | true   | 15                   | 0           |  |
| TIM6 global interrupt, DAC1_CH1 and DAC1_CH2 underrun error interrupts | true   | 0                    | 0           |  |
| Ethernet global interrupt                                              | true   | 5                    | 0           |  |
| Ethernet wake-up interrupt through EXTI line 86                        | true   | 5                    | 0           |  |
| PVD and AVD interrupts through EXTI line 16                            |        | unused               |             |  |
| Flash global interrupt                                                 |        | unused               |             |  |
| RCC global interrupt                                                   |        | unused               |             |  |
| EXTI line[9:5] interrupts                                              |        | unused               |             |  |
| USART3 global interrupt                                                | unused |                      |             |  |
| CM4 send event interrupt for CM7                                       | unused |                      |             |  |
| FPU global interrupt                                                   | unused |                      |             |  |
| HSEM1 global interrupt                                                 | unused |                      |             |  |
| RAM ECC diagnostic global interrupt                                    | unused |                      |             |  |
| Hold core interrupt                                                    |        | unused               |             |  |

# 8.5.2. NVIC1 Code generation

| Enabled interrupt Table                 | Select for init sequence ordering | Generate IRQ<br>handler | Call HAL handler |
|-----------------------------------------|-----------------------------------|-------------------------|------------------|
| Non maskable interrupt                  | false                             | true                    | false            |
| Hard fault interrupt                    | false                             | true                    | false            |
| Memory management fault                 | false                             | true                    | false            |
| Pre-fetch fault, memory access fault    | false                             | true                    | false            |
| Undefined instruction or illegal state  | false                             | true                    | false            |
| System service call via SWI instruction | false                             | false                   | false            |
| Debug monitor                           | false                             | true                    | false            |
| Pendable request for system service     | false                             | false                   | false            |
| System tick timer                       | false                             | false                   | true             |
| TIM6 global interrupt, DAC1_CH1 and     | false                             | true                    | true             |

| Enabled interrupt Table                         | Select for init   | Generate IRQ | Call HAL handler |
|-------------------------------------------------|-------------------|--------------|------------------|
|                                                 | sequence ordering | handler      |                  |
| DAC1_CH2 underrun error interrupts              |                   |              |                  |
| Ethernet global interrupt                       | false             | true         | true             |
| Ethernet wake-up interrupt through EXTI line 86 | false             | true         | true             |

# 8.5.3. NVIC2

| Interrupt Table                             | Enable | Preenmption Priority | SubPriority |  |
|---------------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                      | true   | 0                    | 0           |  |
| Hard fault interrupt                        | true   | 0                    | 0           |  |
| Memory management fault                     | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault        | true   | 0                    | 0           |  |
| Undefined instruction or illegal state      | true   | 0                    | 0           |  |
| System service call via SWI instruction     | true   | 0                    | 0           |  |
| Debug monitor                               | true   | 0                    | 0           |  |
| Pendable request for system service         | true   | 0                    | 0           |  |
| System tick timer                           | true   | 0                    | 0           |  |
| PVD and AVD interrupts through EXTI line 16 |        | unused               |             |  |
| Flash global interrupt                      |        | unused               |             |  |
| EXTI line[9:5] interrupts                   |        | unused               |             |  |
| CM7 send event interrupt for CM4            | unused |                      |             |  |
| FPU global interrupt                        | unused |                      |             |  |
| HSEM2 global interrupt                      | unused |                      |             |  |
| RAM ECC diagnostic global interrupt         | unused |                      |             |  |
| Hold core interrupt                         | unused |                      |             |  |

## 8.5.4. NVIC2 Code generation

| Enabled interrupt Table                 | Select for init | Generate IRQ<br>handler | Call HAL handler |
|-----------------------------------------|-----------------|-------------------------|------------------|
| Non maskable interrupt                  | false           | true                    | false            |
| Hard fault interrupt                    | false           | true                    | false            |
| Memory management fault                 | false           | true                    | false            |
| Pre-fetch fault, memory access fault    | false           | true                    | false            |
| Undefined instruction or illegal state  | false           | true                    | false            |
| System service call via SWI instruction | false           | true                    | false            |
| Debug monitor                           | false           | true                    | false            |
| Pendable request for system service     | false           | true                    | false            |
| System tick timer                       | false           | true                    | true             |

\* User modified value

# 9. System Views

9.1. Category view

9.1.1. Current

| 9.1.2. Without file | ters |
|---------------------|------|
|---------------------|------|

| 9.2. Context Execution view |  |  |
|-----------------------------|--|--|
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |
|                             |  |  |

9.4. Power Domain view

## 10. Docs & Resources

Type Link

Datasheet http://www.st.com/resource/en/datasheet/DM00600522.pdf

Reference http://www.st.com/resource/en/reference\_manual/DM00176879.pdf

manual

Programming http://www.st.com/resource/en/programming\_manual/DM00046982.pdf

manual

Programming http://www.st.com/resource/en/programming\_manual/DM00237416.pdf

manual

Errata sheet http://www.st.com/resource/en/errata\_sheet/DM00530531.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167594.pdf

Application note http://www.st.com/resource/en/application\_note/CD00211314.pdf

Application note http://www.st.com/resource/en/application\_note/CD00259245.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264342.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00042534.pdf

Application note http://www.st.com/resource/en/application\_note/DM00072315.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073742.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00081379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00121475.pdf

Application note http://www.st.com/resource/en/application\_note/DM00129215.pdf

Application note http://www.st.com/resource/en/application\_note/DM00151811.pdf

Application note http://www.st.com/resource/en/application\_note/DM00160482.pdf

Application note http://www.st.com/resource/en/application\_note/DM00220769.pdf

Application note http://www.st.com/resource/en/application\_note/DM00257177.pdf

Application note http://www.st.com/resource/en/application\_note/DM00272912.pdf

Application note http://www.st.com/resource/en/application\_note/DM00272913.pdf

Application note http://www.st.com/resource/en/application\_note/DM00226326.pdf

Application note http://www.st.com/resource/en/application\_note/DM00236305.pdf http://www.st.com/resource/en/application\_note/DM00327191.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00287603.pdf Application note http://www.st.com/resource/en/application\_note/DM00393275.pdf http://www.st.com/resource/en/application\_note/DM00337873.pdf Application note http://www.st.com/resource/en/application\_note/DM00354244.pdf Application note http://www.st.com/resource/en/application note/DM00315319.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00356635.pdf Application note http://www.st.com/resource/en/application note/DM00380469.pdf Application note http://www.st.com/resource/en/application note/DM00354333.pdf Application note http://www.st.com/resource/en/application\_note/DM00395696.pdf Application note http://www.st.com/resource/en/application\_note/DM00431633.pdf Application note http://www.st.com/resource/en/application\_note/DM00493651.pdf Application note http://www.st.com/resource/en/application\_note/DM00535045.pdf http://www.st.com/resource/en/application\_note/DM00525510.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00536349.pdf Application note http://www.st.com/resource/en/application\_note/DM00355688.pdf Application note http://www.st.com/resource/en/application\_note/DM00597308.pdf Application note http://www.st.com/resource/en/application\_note/DM00622045.pdf Application note http://www.st.com/resource/en/application\_note/DM00623136.pdf Application note http://www.st.com/resource/en/application note/DM00625700.pdf http://www.st.com/resource/en/application note/DM00660346.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00628458.pdf Application note http://www.st.com/resource/en/application\_note/DM00725181.pdf Application note http://www.st.com/resource/en/application\_note/DM00733995.pdf