## **How To Write Linux PCI Drivers**

Authors: Martin Mares <mj@ucw.cz>

Grant Grundler <grundler@parisc-linux.org>

The world of PCI is vast and full of (mostly unpleasant) surprises. Since each CPU architecture implements different chip-sets and PCI devices have different requirements (erm, "features"), the result is the PCI support in the Linux kernel is not as trivial as one would wish. This short paper tries to introduce all potential driver authors to Linux APIs for PCI device drivers.

A more complete resource is the third edition of "Linux Device Drivers" by Jonathan Corbet, Alessandro Rubini, and Greg Kroah-Hartman. LDD3 is available for free (under Creative Commons License) from: https://lwn.net/Kernel/LDD3/.

However, keep in mind that all documents are subject to "bit rot". Refer to the source code if things are not working as described here

Please send questions/comments/patches about Linux PCI API to the "Linux PCI" < linux-pci@atrey.karlin.mff.cuni.cz> mailing list.

## Structure of PCI drivers

PCI drivers "discover" PCI devices in a system via pci\_register\_driver(). Actually, it's the other way around. When the PCI generic code discovers a new device, the driver with a matching "description" will be notified. Details on this below.

pci\_register\_driver() leaves most of the probing for devices to the PCI layer and supports online insertion/removal of devices [thus supporting hot-pluggable PCI, CardBus, and Express-Card in a single driver]. pci\_register\_driver() call requires passing in a table of function pointers and thus dictates the high level structure of a driver.

Once the driver knows about a PCI device and takes ownership, the driver generally needs to perform the following initialization:

- Enable the device
- Request MMIO/IOP resources
- Set the DMA mask size (for both coherent and streaming DMA)
- Allocate and initialize shared control data (pci\_allocate\_coherent())
- Access device configuration space (if needed)
- Register IRQ handler (request\_irq())
- Initialize non-PCI (i.e. LAN/SCSI/etc parts of the chip)
- Enable DMA/processing engines

When done using the device, and perhaps the module needs to be unloaded, the driver needs to take the follow steps:

- Disable the device from generating IRQs
- Release the IRQ (free\_irq())
- Stop all DMA activity
- Release DMA buffers (both streaming and coherent)
- Unregister from other subsystems (e.g. scsi or netdev)
- Release MMIO/IOP resources
- Disable the device

Most of these topics are covered in the following sections. For the rest look at LDD3 or linux/pci.h>.

If the PCI subsystem is not configured (CONFIG\_PCI is not set), most of the PCI functions described below are defined as inline functions either completely empty or just returning an appropriate error codes to avoid lots of ifdefs in the drivers.

# pci\_register\_driver() call

PCI device drivers call pci\_register\_driver() during their initialization with a pointer to a structure describing the driver (struct pci\_driver):

System Message: ERROR/3 (D:\onboarding-resources\sample-onboarding-resources\linux-master\Documentation\PCI\(linux-master) (Documentation) (PCI)pci.rst, line 81)

Unknown directive type "kernel-doc".

```
.. kernel-doc:: include/linux/pci.h
:functions: pci_driver
```

The ID table is an array of struct pci\_device\_id entries ending with an all-zero entry. Definitions with static const are generally preferred.

System Message: ERROR/3 (D:\onboarding-resources\sample-onboarding-resources\linux-master\Documentation\PCI\(linux-master) (Documentation) (PCI)pci.rst, line 87)

Unknown directive type "kernel-doc".

```
.. kernel-doc:: include/linux/mod_devicetable.h
   :functions: pci_device_id
```

Most drivers only need PCI DEVICE() or PCI DEVICE CLASS() to set up a pci device id table.

New PCI IDs may be added to a device driver pci\_ids table at runtime as shown below:

```
echo "vendor device subvendor subdevice class class_mask driver_data" > \
/sys/bus/pci/drivers/{driver}/new_id
```

All fields are passed in as hexadecimal values (no leading 0x). The vendor and device fields are mandatory, the others are optional. Users need pass only as many optional fields as necessary:

- subvendor and subdevice fields default to PCI ANY ID (FFFFFFF)
- class and classmask fields default to 0
- driver data defaults to 0UL.
- override only field defaults to 0.

Note that driver\_data must match the value used by any of the pci\_device\_id entries defined in the driver. This makes the driver\_data field mandatory if all the pci\_device\_id entries have a non-zero driver\_data value.

Once added, the driver probe routine will be invoked for any unclaimed PCI devices listed in its (newly updated) pci\_ids list.

When the driver exits, it just calls pci\_unregister\_driver() and the PCI layer automatically calls the remove hook for all devices handled by the driver.

#### "Attributes" for driver functions/data

Please mark the initialization and cleanup functions where appropriate (the corresponding macros are defined in linux/init.h>):

```
__init | Initialization code. Thrown away after the driver initializes.
__exit | Exit code. Ignored for non-modular drivers.
```

Tips on when/where to use the above attributes:

- The module\_init()/module\_exit() functions (and all initialization functions called \_only\_ from these) should be marked init/ exit.
- Do not mark the struct pci driver.
- Do NOT mark a function if you are not sure which mark to use. Better to not mark the function than mark the function wrong.

# How to find PCI devices manually

PCI drivers should have a really good reason for not using the pci\_register\_driver() interface to search for PCI devices. The main reason PCI devices are controlled by multiple drivers is because one PCI device implements several different HW services. E.g. combined serial/parallel port/floppy controller.

A manual search may be performed using the following constructs:

Searching by vendor and device ID:

Searching by class ID (iterate in a similar way):

```
pci get class (CLASS ID, dev)
```

Searching by both vendor/device and subsystem vendor/device ID:

```
pci get subsys(VENDOR ID, DEVICE ID, SUBSYS VENDOR ID, SUBSYS DEVICE ID, dev).
```

You can use the constant PCI\_ANY\_ID as a wildcard replacement for VENDOR\_ID or DEVICE\_ID. This allows searching for any device from a specific vendor, for example.

These functions are hotplug-safe. They increment the reference count on the pci\_dev that they return. You must eventually (possibly at module unload) decrement the reference count on these devices by calling pci\_dev\_put().

## **Device Initialization Steps**

As noted in the introduction, most PCI drivers need the following steps for device initialization:

- Enable the device
- Request MMIO/IOP resources
- Set the DMA mask size (for both coherent and streaming DMA)
- Allocate and initialize shared control data (pci allocate coherent())
- Access device configuration space (if needed)
- Register IRQ handler (request irq())
- Initialize non-PCI (i.e. LAN/SCSI/etc parts of the chip)
- Enable DMA/processing engines.

The driver can access PCI config space registers at any time. (Well, almost. When running BIST, config space can go away...but that will just result in a PCI Bus Master Abort and config reads will return garbage).

#### Enable the PCI device

Before touching any device registers, the driver needs to enable the PCI device by calling pci enable device(). This will:

- wake up the device if it was in suspended state,
- allocate I/O and memory regions of the device (if BIOS did not),
- allocate an IRQ (if BIOS did not).

#### Note

pci enable device() can fail! Check the return value.

#### Warning

OS BUG: we don't check resource allocations before enabling those resources. The sequence would make more sense if we called pci\_request\_resources() before calling pci\_enable\_device(). Currently, the device drivers can't detect the bug when two devices have been allocated the same range. This is not a common problem and unlikely to get fixed soon.

This has been discussed before but not changed as of 2.6.19: https://lore.kernel.org/r/20060302180025.GC28895@flint.arm.linux.org.uk/

pci\_set\_master() will enable DMA by setting the bus master bit in the PCI\_COMMAND register. It also fixes the latency timer value if it's set to something bogus by the BIOS. pci\_clear\_master() will disable DMA by clearing the bus master bit.

If the PCI device can use the PCI Memory-Write-Invalidate transaction, call pci\_set\_mwi(). This enables the PCI\_COMMAND bit for Mem-Wr-Inval and also ensures that the cache line size register is set correctly. Check the return value of pci\_set\_mwi() as not all architectures or chip-sets may support Memory-Write-Invalidate. Alternatively, if Mem-Wr-Inval would be nice to have but is not required, call pci\_try\_set\_mwi() to have the system do its best effort at enabling Mem-Wr-Inval.

#### Request MMIO/IOP resources

Memory (MMIO), and I/O port addresses should NOT be read directly from the PCI device config space. Use the values in the pci\_dev structure as the PCI "bus address" might have been remapped to a "host physical" address by the arch/chip-set specific kernel support.

See Documentation/driver-api/io-mapping.rst for how to access device registers or device memory.

The device driver needs to call pci\_request\_region() to verify no other device is already using the same address resource. Conversely, drivers should call pci\_release\_region() AFTER calling pci\_disable\_device(). The idea is to prevent two devices colliding on the same address range.

### Tip

See OS BUG comment above. Currently (2.6.19), The driver can only determine MMIO and IO Port resource availability \_after\_ calling pci\_enable\_device().

Generic flavors of pci\_request\_region() are request\_mem\_region() (for MMIO ranges) and request\_region() (for IO Port ranges). Use these for address resources that are not described by "normal" PCI BARs.

Also see pci\_request\_selected\_regions() below.

#### Set the DMA mask size

#### Note

If anything below doesn't make sense, please refer to Documentation/core-api/dma-api.rst. This section is just a reminder that drivers need to indicate DMA capabilities of the device and is not an authoritative source for DMA interfaces.

While all drivers should explicitly indicate the DMA capability (e.g. 32 or 64 bit) of the PCI bus master, devices with more than 32-bit bus master capability for streaming data need the driver to "register" this capability by calling pci\_set\_dma\_mask() with appropriate parameters. In general this allows more efficient DMA on systems where System RAM exists above 4G\_physical\_address.

Drivers for all PCI-X and PCIe compliant devices must call set dma mask() as they are 64-bit DMA devices.

Similarly, drivers must also "register" this capability if the device can directly address "coherent memory" in System RAM above 4G physical address by calling dma\_set\_coherent\_mask(). Again, this includes drivers for all PCI-X and PCIe compliant devices. Many 64-bit "PCI" devices (before PCI-X) and some PCI-X devices are 64-bit DMA capable for payload ("streaming") data but not control ("coherent") data.

#### Setup shared control data

Once the DMA masks are set, the driver can allocate "coherent" (a.k.a. shared) memory. See Documentation/core-api/dma-api.rst for a full description of the DMA APIs. This section is just a reminder that it needs to be done before enabling DMA on the device.

#### Initialize device registers

Some drivers will need specific "capability" fields programmed or other "vendor specific" register initialized or reset. E.g. clearing pending interrupts.

#### Register IRQ handler

While calling request\_irq() is the last step described here, this is often just another intermediate step to initialize a device. This step can often be deferred until the device is opened for use.

All interrupt handlers for IRQ lines should be registered with IRQF\_SHARED and use the devid to map IRQs to devices (remember that all PCI IRQ lines can be shared).

request\_irq() will associate an interrupt handler and device handle with an interrupt number. Historically interrupt numbers represent IRQ lines which run from the PCI device to the Interrupt controller. With MSI and MSI-X (more below) the interrupt number is a CPU "vector".

request\_irq() also enables the interrupt. Make sure the device is quiesced and does not have any interrupts pending before registering the interrupt handler.

MSI and MSI-X are PCI capabilities. Both are "Message Signaled Interrupts" which deliver interrupts to the CPU via a DMA write to a Local APIC. The fundamental difference between MSI and MSI-X is how multiple "vectors" get allocated. MSI requires contiguous blocks of vectors while MSI-X can allocate several individual ones.

MSI capability can be enabled by calling pci\_alloc\_irq\_vectors() with the PCI\_IRQ\_MSI and/or PCI\_IRQ\_MSIX flags before calling request\_irq(). This causes the PCI support to program CPU vector data into the PCI device capability registers. Many architectures, chip-sets, or BIOSes do NOT support MSI or MSI-X and a call to pci\_alloc\_irq\_vectors with just the PCI\_IRQ\_MSI and PCI\_IRQ\_MSIX flags will fail, so try to always specify PCI\_IRQ\_LEGACY as well.

Drivers that have different interrupt handlers for MSI/MSI-X and legacy INTx should chose the right one based on the msi\_enabled and msix enabled flags in the pci dev structure after calling pci alloc irq vectors.

There are (at least) two really good reasons for using MSI:

- 1. MSI is an exclusive interrupt vector by definition. This means the interrupt handler doesn't have to verify its device caused the interrupt.
- MSI avoids DMA/IRQ race conditions. DMA to host memory is guaranteed to be visible to the host CPU(s) when the
  MSI is delivered. This is important for both data coherency and avoiding stale control data. This guarantee allows the driver
  to omit MMIO reads to flush the DMA stream.

See drivers/infiniband/hw/mthca/ or drivers/net/tg3.c for examples of MSI/MSI-X usage.

### PCI device shutdown

When a PCI device driver is being unloaded, most of the following steps need to be performed:

- Disable the device from generating IRQs
- Release the IRQ (free\_irq())
- Stop all DMA activity
- Release DMA buffers (both streaming and coherent)

- Unregister from other subsystems (e.g. scsi or netdev)
- Disable device from responding to MMIO/IO Port addresses
- Release MMIO/IO Port resource(s)

#### Stop IRQs on the device

How to do this is chip/device specific. If it's not done, it opens the possibility of a "screaming interrupt" if (and only if) the IRQ is shared with another device.

When the shared IRQ handler is "unhooked", the remaining devices using the same IRQ line will still need the IRQ enabled. Thus if the "unhooked" device asserts IRQ line, the system will respond assuming it was one of the remaining devices asserted the IRQ line. Since none of the other devices will handle the IRQ, the system will "hang" until it decides the IRQ isn't going to get handled and masks the IRQ (100,000 iterations later). Once the shared IRQ is masked, the remaining devices will stop functioning properly. Not a nice situation.

This is another reason to use MSI or MSI-X if it's available. MSI and MSI-X are defined to be exclusive interrupts and thus are not susceptible to the "screaming interrupt" problem.

### Release the IRQ

Once the device is quiesced (no more IRQs), one can call free\_irq(). This function will return control once any pending IRQs are handled, "unhook" the drivers IRQ handler from that IRQ, and finally release the IRQ if no one else is using it.

#### Stop all DMA activity

It's extremely important to stop all DMA operations BEFORE attempting to deallocate DMA control data. Failure to do so can result in memory corruption, hangs, and on some chip-sets a hard crash.

Stopping DMA after stopping the IRQs can avoid races where the IRQ handler might restart DMA engines.

While this step sounds obvious and trivial, several "mature" drivers didn't get this step right in the past.

#### **Release DMA buffers**

Once DMA is stopped, clean up streaming DMA first. I.e. unmap data buffers and return buffers to "upstream" owners if there is one

Then clean up "coherent" buffers which contain the control data.

See Documentation/core-api/dma-api.rst for details on unmapping interfaces.

#### **Unregister from other subsystems**

Most low level PCI device drivers support some other subsystem like USB, ALSA, SCSI, NetDev, Infiniband, etc. Make sure your driver isn't losing resources from that other subsystem. If this happens, typically the symptom is an Oops (panic) when the subsystem attempts to call into a driver that has been unloaded.

#### Disable Device from responding to MMIO/IO Port addresses

io\_unmap() MMIO or IO Port resources and then call pci\_disable\_device(). This is the symmetric opposite of pci\_enable\_device(). Do not access device registers after calling pci\_disable\_device().

#### Release MMIO/IO Port Resource(s)

Call pci\_release\_region() to mark the MMIO or IO Port range as available. Failure to do so usually results in the inability to reload the driver.

## How to access PCI config space

You can use  $pci\_(read|write)\_config\_(byte|word|dword)$  to access the config space of a device represented by  $struct\ pci\_dev\ ^*$ . All these functions return 0 when successful or an error code ( $PCIBIOS\_...$ ) which can be translated to a text string by pcibios strerror. Most drivers expect that accesses to valid PCI devices don't fail.

If you don't have a struct pci\_dev available, you can call  $pci_bus_(read|write)_config_(byte|word|dword)$  to access a given device and function on that bus.

If you access fields in the standard portion of the config header, please use symbolic names of locations and bits declared in <\linux/pci.h>.

If you need to access Extended PCI Capability registers, just call pci\_find\_capability() for the particular capability and it will find the corresponding register block for you.

# Other interesting functions

| pci_get_domain_bus_and_slot() | Find pci_dev corresponding to given domain, bus and slot and number. If the device is found, its reference count is increased. |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| pci_set_power_state()         | Set PCI Power Management state (0=D0 3=D3)                                                                                     |
| pci_find_capability()         | Find specified capability in device's capability list.                                                                         |
| pci_resource_start()          | Returns bus start address for a given PCI region                                                                               |
| pci_resource_end()            | Returns bus end address for a given PCI region                                                                                 |
| pci_resource_len()            | Returns the byte length of a PCI region                                                                                        |
| pci_set_drvdata()             | Set private driver data pointer for a pci_dev                                                                                  |
| pci_get_drvdata()             | Return private driver data pointer for a pci_dev                                                                               |
| pci_set_mwi()                 | Enable Memory-Write-Invalidate transactions.                                                                                   |
| pci_clear_mwi()               | Disable Memory-Write-Invalidate transactions.                                                                                  |

#### Miscellaneous hints

When displaying PCI device names to the user (for example when a driver wants to tell the user what card has it found), please use pci name(pci dev).

Always refer to the PCI devices by a pointer to the pci\_dev structure. All PCI layer functions use this identification and it's the only reasonable one. Don't use bus/slot/function numbers except for very special purposes -- on systems with multiple primary buses their semantics can be pretty complex.

Don't try to turn on Fast Back to Back writes in your driver. All devices on the bus need to be capable of doing it, so this is something which needs to be handled by platform and generic code, not individual drivers.

### Vendor and device identifications

Do not add new device or vendor IDs to include/linux/pci\_ids.h unless they are shared across multiple drivers. You can add private definitions in your driver if they're helpful, or just use plain hex constants.

The device IDs are arbitrary hex numbers (vendor controlled) and normally used only in a single location, the pci\_device\_id table.

Please DO submit new vendor/device IDs to https://pci-ids.ucw.cz/. There's a mirror of the pci.ids file at https://github.com/pciutils/pciids.

#### **Obsolete functions**

There are several functions which you might come across when trying to port an old driver to the new PCI interface. They are no longer present in the kernel as they aren't compatible with hotplug or PCI domains or having sane locking.

| pci_find_device() | Superseded by pci_get_device() |
|-------------------|--------------------------------|
| pci_find_subsys() | Superseded by pci_get_subsys() |
| pci_find_slot()   | Superseded by                  |
|                   | pci_get_domain_bus_and_slot()  |
| pci_get_slot()    | Superseded by                  |
|                   | pci_get_domain_bus_and_slot()  |

The alternative is the traditional PCI device driver that walks PCI device lists. This is still possible but discouraged.

# MMIO Space and "Write Posting"

Converting a driver from using I/O Port space to using MMIO space often requires some additional changes. Specifically, "write posting" needs to be handled. Many drivers (e.g. tg3, acenic, sym53c8xx\_2) already do this. I/O Port space guarantees write transactions reach the PCI device before the CPU can continue. Writes to MMIO space allow the CPU to continue before the transaction reaches the PCI device. HW weenies call this "Write Posting" because the write completion is "posted" to the CPU before the transaction has reached its destination.

Thus, timing sensitive code should add readl() where the CPU is expected to wait before doing other work. The classic "bit banging" sequence works fine for I/O Port space:

The same sequence for MMIO space should be:

It is important that "safe\_mmio\_reg" not have any side effects that interferes with the correct operation of the device.

Another case to watch out for is when resetting a PCI device. Use PCI Configuration space reads to flush the writel(). This will gracefully handle the PCI master abort on all platforms if the PCI device is expected to not respond to a readl(). Most x86 platforms will allow MMIO reads to master abort (a.k.a. "Soft Fail") and return garbage (e.g.  $\sim$ 0). But many RISC platforms will crash (a.k.a. "Hard Fail").