

## PIC32MX3XX/4XX Data Sheet

High-Performance, General Purpose and USB 32-bit Flash Microcontrollers

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-60932-131-4

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 ===



## High-Performance, General Purpose and USB 32-bit Flash Microcontrollers

### **High-Performance 32-bit RISC CPU:**

- MIPS32® M4K® 32-bit core with 5-stage pipeline
- · 80 MHz maximum frequency
- 1.56 DMIPS/MHz (Dhrystone 2.1) performance at 0 wait state Flash access
- Single-cycle multiply and high-performance divide unit
- MIPS16e® mode for up to 40% smaller code size
- Two sets of 32 core register files (32-bit) to reduce interrupt latency
- Prefetch Cache module to speed execution from Flash

#### **Microcontroller Features:**

- · Operating voltage range of 2.3V to 3.6V
- 32K to 512K Flash memory (plus an additional 12 KB of boot Flash)
- 8K to 32K SRAM memory
- Pin-compatible with most PIC24/dsPIC<sup>®</sup> DSC devices
- · Multiple power management modes
- Multiple interrupt vectors with individually programmable priority
- Fail-Safe Clock Monitor Mode
- Configurable Watchdog Timer with on-chip Low-Power RC Oscillator for reliable operation

### **Peripheral Features:**

- Atomic SET, CLEAR and INVERT operation on select peripheral registers
- Up to 4-channel hardware DMA with automatic data size detection
- USB 2.0-compliant full-speed device and On-The-Go (OTG) controller
- · USB has a dedicated DMA channel
- 3 MHz to 25 MHz crystal oscillator
- Internal 8 MHz and 32 kHz oscillators

- · Separate PLLs for CPU and USB clocks
- Two I<sup>2</sup>C™ modules
- · Two UART modules with:
  - RS-232, RS-485 and LIN 1.2 support
  - IrDA<sup>®</sup> with on-chip hardware encoder and decoder
- Parallel Master and Slave Port (PMP/PSP) with 8-bit and 16-bit data and up to 16 address lines
- Hardware Real-Time Clock and Calendar (RTCC)
- Five 16-bit Timers/Counters (two 16-bit pairs combine to create two 32-bit timers)
- · Five capture inputs
- · Five compare/PWM outputs
- Five external interrupt pins
- High-Speed I/O pins capable of toggling at up to 80 MHz
- High-current sink/source (18 mA/18 mA) on all I/O pins
- · Configurable open-drain output on digital I/O pins

### **Debug Features:**

- Two programming and debugging Interfaces:
  - 2-wire interface with unintrusive access and real-time data exchange with application
  - 4-wire MIPS<sup>®</sup> standard enhanced JTAG interface
- Unintrusive hardware-based instruction trace
- IEEE Standard 1149.2-compatible (JTAG) boundary scan

### **Analog Features:**

- Up to 16-channel 10-bit Analog-to-Digital Converter:
  - 1000 ksps conversion rate
  - Conversion available during Sleep, Idle
- · Two Analog Comparators
- 5V tolerant input pins (digital pins only)

TABLE 1: PIC32MX GENERAL PURPOSE – FEATURES

|                 |      |                         |     | GENERA                  | L Pu             | RPOSE                  |                              |      |       |                |                 |             |         |      |
|-----------------|------|-------------------------|-----|-------------------------|------------------|------------------------|------------------------------|------|-------|----------------|-----------------|-------------|---------|------|
| Device          | Pins | Packages <sup>(2)</sup> | MHz | Program Memory (KB)     | Data Memory (KB) | Timers/Capture/Compare | Programmable DMA<br>Channels | VREG | Trace | EUART/SPI/I²C™ | 10-bit A/D (ch) | Comparators | PMP/PSP | JTAG |
| PIC32MX320F032H | 64   | PT, MR                  | 40  | 32 + 12 <sup>(1)</sup>  | 8                | 5/5/5                  | 0                            | Yes  | No    | 2/2/2          | 16              | 2           | Yes     | Yes  |
| PIC32MX320F064H | 64   | PT, MR                  | 80  | 64 + 12 <sup>(1)</sup>  | 16               | 5/5/5                  | 0                            | Yes  | No    | 2/2/2          | 16              | 2           | Yes     | Yes  |
| PIC32MX320F128H | 64   | PT, MR                  | 80  | 128 + 12 <sup>(1)</sup> | 16               | 5/5/5                  | 0                            | Yes  | No    | 2/2/2          | 16              | 2           | Yes     | Yes  |
| PIC32MX340F128H | 64   | PT, MR                  | 80  | 128 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | Yes  | No    | 2/2/2          | 16              | 2           | Yes     | Yes  |
| PIC32MX340F256H | 64   | PT, MR                  | 80  | 256 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | Yes  | No    | 2/2/2          | 16              | 2           | Yes     | Yes  |
| PIC32MX340F512H | 64   | PT, MR                  | 80  | 512 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | Yes  | No    | 2/2/2          | 16              | 2           | Yes     | Yes  |
|                 | 100  | PT                      |     |                         |                  |                        |                              |      |       |                |                 |             |         |      |
| PIC32MX320F128L | 121  | BG                      | 80  | 128 + 12 <sup>(1)</sup> | 16               | 5/5/5                  | 0                            | Yes  | No    | 2/2/2          | 16              | 2           | Yes     | Yes  |
|                 | 100  | PT                      |     |                         |                  |                        |                              |      |       |                |                 |             |         |      |
| PIC32MX340F128L | 121  | BG                      | 80  | 128 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | Yes  | No    | 2/2/2          | 16              | 2           | Yes     | Yes  |
|                 | 100  | PT                      |     |                         |                  |                        |                              |      |       |                |                 |             |         |      |
| PIC32MX360F256L | 121  | BG                      | 80  | 256 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | Yes  | Yes   | 2/2/2          | 16              | 2           | Yes     | Yes  |
|                 | 100  | PT                      |     |                         |                  |                        |                              |      |       |                |                 |             |         |      |
| PIC32MX360F512L | 121  | BG                      | 80  | 512 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | Yes  | Yes   | 2/2/2          | 16              | 2           | Yes     | Yes  |

Legend: PT = TQFP MR = QFN BG = XBGANote 1: This device features 12 KB Boot Flash memory.

2: See Legend for an explanation of the acronyms. See Section 30.0 "Packaging Information" for details.

TABLE 2: PIC32MX USB - FEATURES

|                 |      |                         |     |                         | US               | SB                     |                              |                               |      |       |                |                 |             |         |      |
|-----------------|------|-------------------------|-----|-------------------------|------------------|------------------------|------------------------------|-------------------------------|------|-------|----------------|-----------------|-------------|---------|------|
| Device          | Pins | Packages <sup>(2)</sup> | MHz | Program Memory (KB)     | Data Memory (KB) | Timers/Capture/Compare | Programmable DMA<br>Channels | Dedicated USB DMA<br>Channels | VREG | Trace | EUART/SPI/I²C™ | 10-bit A/D (ch) | Comparators | PMP/PSP | JTAG |
| PIC32MX420F032H | 64   | PT, MR                  | 40  | 32 + 12 <sup>(1)</sup>  | 8                | 5/5/5                  | 0                            | 2                             | Yes  | No    | 2/1/2          | 16              | 2           | Yes     | Yes  |
| PIC32MX440F128H | 64   | PT, MR                  | 80  | 128 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | 2                             | Yes  | No    | 2/1/2          | 16              | 2           | Yes     | Yes  |
| PIC32MX440F256H | 64   | PT, MR                  | 80  | 256 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | 2                             | Yes  | No    | 2/1/2          | 16              | 2           | Yes     | Yes  |
| PIC32MX440F512H | 64   | PT, MR                  | 80  | 512 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | 2                             | Yes  | No    | 2/1/2          | 16              | 2           | Yes     | Yes  |
|                 | 100  | PT                      |     |                         |                  |                        |                              |                               |      |       |                |                 |             |         |      |
| PIC32MX440F128L | 121  | BG                      | 80  | 128 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | 2                             | Yes  | No    | 2/2/2          | 16              | 2           | Yes     | Yes  |
|                 | 100  | PT                      |     |                         |                  |                        |                              |                               |      |       |                |                 |             |         |      |
| PIC32MX460F256L | 121  | BG                      | 80  | 256 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | 2                             | Yes  | Yes   | 2/2/2          | 16              | 2           | Yes     | Yes  |
| D10001011010055 | 100  | PT                      |     | = 10 10(4)              |                  |                        |                              |                               |      | .,    | 01015          |                 |             | .,      |      |
| PIC32MX460F512L | 121  | BG                      | 80  | 512 + 12 <sup>(1)</sup> | 32               | 5/5/5                  | 4                            | 2                             | Yes  | Yes   | 2/2/2          | 16              | 2           | Yes     | Yes  |

Legend: PT = TQFP

MR = QFN

BG = XBGA

Note 1: This device features 12 KB Boot Flash memory.

2: See Legend for an explanation of the acronyms. See Section 30.0 "Packaging Information" for details.

### Pin Diagrams



Vss externally.



#### Pin Diagrams (Continued) 100-Pin TQFP (General Purpose) = Pins are up to 5V tolerant PMD13/CN19/RD1 PMD15/CN16/RD /CAP/VDDCORE -RD0/RG13 RD2/RG14 PMD11/RF0 PMD10/RF PMD1/RE RD3/RA7 75 Vss RG15 SOSCO/T1CK/CN0/RC14 74 VDD 73 SOSCI/CN1/RC13 PMD5/RE5 PMD6/RE6 72 OC1/RD0 IC4/PMCS1/PMA14/RD11 PMD7/RE7 71 70 IC3/PMCS2/PMA15/RD10 T2CK/RC1 IC2/RD9 T3CK/RC2 69 T4CK/RC3 8 68 RTCC/IC1/RD8 INT4/RA15 T5CK/RC4 67 INT3/RA14 SCK2/PMA5/CN8/RG6 10 66 SDI2/PMA4/CN9/RG7 65 Vss PIC32MX320F128L OSC2/CLKO/RC15 SDO2/PMA3/CN10/RG8 12 64 PIC32MX340F128L MCLR 13 63 OSC1/CLKI/RC12 PIC32MX360F256L PMA2/SS2/CN11/RG9 VDD 14 62 PIC32MX360F512L Vss 15 61 TDO/RA5 VDD 16 TDI/RA4 60 TMS/RA0 17 59 SDA2/RA3 INT1/RE8 18 SCL2/RA2 58 INT2/RE9 19 SCL1/RG2 57 20 AN5/C1IN+/CN7/RB5 SDA1/RG3 56 AN4/C1IN-/CN6/RB4 21 55 SCK1/INT0/RF6 AN3/C2IN+/CN5/RB3 [ 22 54 SDI1/RF7 AN2/C2IN-/SS1/CN4/RB2 23 SDO1/RF8 53 24 PGEC1/AN1/CN3/RB1 U1RX/RF2 52 PGED1/AN0/CN2/RB0 [ 25 U1TX/RF3 51 AVED AVSS ANS/C10UT/RB8 AN9/C20UT/RB9 AN10/CVREFOUT/PMA13/RB10 PGED2/AN7/RB7 WREF-/CVREF-/PMA7/RA9 AN15/OCFB/PMALL/PMA0/CN12/RB15 Vss Vbb U1CTS/CN20/RD14 U1RTS/CN21/RD15 UZRTS/RF13 UZCTS/RF12 AN12/PMA11/RB12 AN13/PMA10/RB13 Vss VDD U2RX/PMA9/CN17/RF4 U2TX/PMA8/CN18/RF5 PGEC2/AN6/OCFA/RB6 AN11/PMA12/RB11 TCK/RA1 AN14/PMALH/PMA1/RB14

### Pin Diagrams (Continued)



TABLE 3: PIN NAMES: PIC32MX320F128L, PIC32MX340F128L, AND PIC32MX360F128L, AND PIC32MX360F512L DEVICES

|               | PIC32MX360F512L DEVICES |
|---------------|-------------------------|
| Pin<br>Number | Full Pin Name           |
| A1            | PMD4/RE4                |
| A2            | PMD3/RE3                |
| A3            | TRD0/RG13               |
| A4            | PMD0/RE0                |
| A5            | PMD8/RG0                |
| A6            | PMD10/RF1               |
| A7            | ENVREG                  |
| A8            | Vss                     |
| A9            | IC5/PMD12/RD12          |
| A10           | OC3/RD2                 |
| A11           | OC2/RD1                 |
| B1            | No Connect (NC)         |
| B2            | RG15                    |
| В3            | PMD2/RE2                |
| B4            | PMD1/RE1                |
| B5            | TRD3/RA7                |
| В6            | PMD11/RF0               |
| B7            | VCAP/VDDCORE            |
| B8            | PMRD/CN14/RD5           |
| В9            | OC4/RD3                 |
| B10           | Vss                     |
| B11           | SOSCO/T1CK/CN0/RC14     |
| C1            | PMD6/RE6                |
| C2            | VDD                     |
| C3            | TRD1/RG12               |
| C4            | TRD2/RG14               |
| C5            | TRCLK/RA6               |
| C6            | No Connect (NC)         |
| C7            | PMD15/CN16/RD7          |
| C8            | OC5/PMWR/CN13/RD4       |
| C9            | VDD                     |
| C10           | SOSCI/CN1/RC13          |
| C11           | IC4/PMCS1/PMA14/RD11    |
| D1            | T2CK/RC1                |
| D2            | PMD7/RE7                |
| D3            | PMD5/RE5                |
| D4            | Vss                     |
| D5            | Vss                     |
| D6            | No Connect (NC)         |
| D7            | PMD14/CN15/RD6          |
| D8            | PMD13/CN19/RD13         |
| D9            | OC1/RD0                 |
| D10           | No Connect (NC)         |
| D11           | IC3/PMCS2/PMA15/RD10    |
| E1            | T5CK/RC4                |
| E2            | T4CK/RC3                |
| E3            | SCK2/PMA5/CN8/RG6       |
| E4            | T3CK/RC2                |
| E5            | VDD                     |
| E6            | PMD9/RG1                |
| LU            | 1 MEG/IGT               |

| Pin<br>Number | Full Pin Name         |
|---------------|-----------------------|
| E8            | INT4/RA15             |
| E9            | RTCC/IC1/RD8          |
| E10           | IC2/RD9               |
| E11           | INT3/RA14             |
| F1            | MCLR                  |
| F2            | SDO2/PMA3/CN10/RG8    |
| F3            | SS2/PMA2/CN11/RG9     |
| F4            | SDI2/PMA4/CN9/RG7     |
| F5            | Vss                   |
| F6            | No Connect (NC)       |
| F7            | No Connect (NC)       |
| F8            | VDD                   |
| F9            | OSC1/CLKI/RC12        |
| F10           | Vss                   |
| F11           | OSC2/CLKO/RC15        |
| G1            | INT1/RE8              |
| G2            | INT2/RE9              |
| G3            | TMS/RA0               |
| G4            | No Connect (NC)       |
| G5            | VDD                   |
| G6            | Vss                   |
| G7            | Vss                   |
| G8            | No Connect (NC)       |
| G9            | TDO/RA5               |
| G10           | SDA2/RA3              |
| G11           | TDI/RA4               |
| H1            | AN5/C1IN+/CN7/RB5     |
| H2            | AN4/C1IN-/CN6/RB4     |
| H3            | Vss                   |
| H4            | VDD                   |
| H5            | No Connect (NC)       |
| H6            | VDD                   |
| H7            | No Connect (NC)       |
| H8            | SDI1/RF7              |
| H9            | SCK1/INT0/RF6         |
| H10           | SCL1/RG2              |
| H11           | SCL2/RA2              |
| J1            | AN3/C2IN+/CN5/RB3     |
| J2            | AN2/C2IN-/SS1/CN4/RB2 |
| J3            | PGED2/AN7/RB7         |
| J4            | AVDD                  |
| J5            | AN11/PMA12/RB11       |
| J6            | TCK/RA1               |
| J7            | AN12/PMA11/RB12       |
| J8            | No Connect (NC)       |
| J9            | No Connect (NC)       |
| J10           | SDO1/RF8              |
| J11           | SDA1/RG3              |
| K1            | PGEC1/AN1/CN3/RB1     |
| K2            | PGED1/AN0/CN2/RB0     |
| 114           | I GED II/ (NO/ONZ/NO) |

### TABLE 3: PIN NAMES: PIC32MX320F128L, PIC32MX340F128L, AND PIC32MX360F128L, AND PIC32MX360F512L DEVICES (CONTINUED)

|               | •                     |  |  |  |  |  |
|---------------|-----------------------|--|--|--|--|--|
| Pin<br>Number | Full Pin Name         |  |  |  |  |  |
| E7            | Vss                   |  |  |  |  |  |
| K4            | AN8/C1OUT/RB8         |  |  |  |  |  |
| K5            | No Connect (NC)       |  |  |  |  |  |
| K6            | U2CTS/RF12            |  |  |  |  |  |
| K7            | AN14/PMALH/PMA1/RB14  |  |  |  |  |  |
| K8            | VDD                   |  |  |  |  |  |
| K9            | U1RTS/CN21/RD15       |  |  |  |  |  |
| K10           | U1TX/RF3              |  |  |  |  |  |
| K11           | U1RX/RF2              |  |  |  |  |  |
| L1            | PGEC2/AN6/OCFA/RB6    |  |  |  |  |  |
| L2            | VREF-/CVREF-/PMA7/RA9 |  |  |  |  |  |

| Pin<br>Number | Full Pin Name                  |  |  |  |  |  |
|---------------|--------------------------------|--|--|--|--|--|
| K3            | VREF+/CVREF+/PMA6/RA10         |  |  |  |  |  |
| L3            | AVss                           |  |  |  |  |  |
| L4            | AN9/C2OUT/RB9                  |  |  |  |  |  |
| L5            | AN10/CVREFOUT/PMA13/RB10       |  |  |  |  |  |
| L6            | U2RTS/RF13                     |  |  |  |  |  |
| L7            | AN13/PMA10/RB13                |  |  |  |  |  |
| L8            | AN15/OCFB/PMALL/PMA0/CN12/RB15 |  |  |  |  |  |
| L9            | CN20/U1CTS/RD14                |  |  |  |  |  |
| L10           | U2RX/PMA9/CN17/RF4             |  |  |  |  |  |
| L11           | U2TX/PMA8/CN18/RF5             |  |  |  |  |  |

### Pin Diagrams (Continued)







#### Pin Diagrams (Continued) 121-Pin XBGA<sup>(1)</sup> = Pins are up to 5V tolerant PIC32MX440F128L PIC32MX460F256L PIC32MX460F512L 1 2 3 4 5 6 7 8 9 10 11 $\bigcirc$ $\bigcirc$ Α **ENVREG** RE4 RE3 RG13 RE0 RG0 RF1 RD12 RD2 RD1 Vss $\bigcirc$ В NC RG15 RE2 RE1 RA7 RF0 VCAP/ RD5 RD3 Vss RC14 **VDDCORE** $\bigcirc$ $\bigcirc$ $\bigcirc$ С RG14 RA6 RD7 RC13 RE6 VDD RG12 NC RD11 RD4 VDDD RD13 RC1 RE7 RE5 Vss NC RD6 RD0 NC RD10 Vss $\bigcirc$ $\bigcirc$ Ε RC4 RC3 RC2 RG6 VDD RG1 Vss RA15 RD8 RD9 RA14 F MCLR RG8 RG9 RG7 NC NC RC12 RC15 Vss VDD Vss G RE8 RE9 RA0 NC Vss NC RA5 RA3 VDD Vss RA4 $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ н RB5 RB4 Vss VDD NC VDD NC VBUS Vusa RG2 RA2 $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ J RB3 RB2 RB7 AVDD RB11 RA1 RB12 NC NC RF8 RG3 $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ Κ RB1 RB0 RA10 RB8 NC RF12 RB14 $V_{DD}$ RD15 RF3 RF2 $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ $\bigcirc$ L RB6 RA9 **AVss** RB9 RB10 RB13 RB15 RD14 RF4 RF5 RF13

Note 1: Refer to Table 4 for full pin names.

TABLE 4: PIN NAMES: PIC32MX440F128L, PIC32MX460F256L AND PIC32MX460F512L DEVICES

|               | DEVICES                   |
|---------------|---------------------------|
| Pin<br>Number | Full Pin Name             |
| A1            | PMD4/RE4                  |
| A2            | PMD3/RE3                  |
| A3            | TRD0/RG13                 |
| A4            | PMD0/RE0                  |
| A5            | PMD8/RG0                  |
| A6            | PMD10/RF1                 |
| A7            | ENVREG                    |
| A8            | Vss                       |
| A9            | IC5/PMD12/RD12            |
| A10           | OC3/RD2                   |
| A11           | OC2/RD1                   |
| B1            | No Connect (NC)           |
| B2            | RG15                      |
| В3            | PMD2/RE2                  |
| B4            | PMD1/RE1                  |
| B5            | TRD3/RA7                  |
| В6            | PMD11/RF0                 |
| B7            | VCAP/VDDCORE              |
| B8            | PMRD/CN14/RD5             |
| В9            | OC4/RD3                   |
| B10           | Vss                       |
| B11           | SOSCO/T1CK/CN0/RC14       |
| C1            | PMD6/RE6                  |
| C2            | VDD                       |
| C3            | TRD1/RG12                 |
| C4            | TRD2/RG14                 |
| C5            | TRCLK/RA6                 |
| C6            | No Connect (NC)           |
| C7            | PMD15/CN16/RD7            |
| C8            | OC5/PMWR/CN13/RD4         |
| C9            | VDD                       |
| C10           | SOSCI/CN1/RC13            |
| C11           | IC4/PMCS1/PMA14/RD11      |
| D1            | T2CK/RC1                  |
| D2            | PMD7/RE7                  |
| D3            | PMD5/RE5                  |
| D4            | Vss                       |
| D5            | Vss                       |
| D6            | No Connect (NC)           |
| D7            | PMD14/CN15/RD6            |
| D8            | CN19/PMD13/RD13           |
| D9            | SDO1/OC1/INT0/RD0         |
| D10           | No Connect (NC)           |
| D11           | SCK1/IC3/PMCS2/PMA15/RD10 |
| E1            | T5CK/SDI1/RC4             |
| E2            | T4CK/RC3                  |
| E3            | SCK2/PMA5/CN8/RG6         |
| E4            | T3CK/RC2                  |
| E5            | VDD                       |
| E6            | PMD9/RG1                  |

| Pin<br>Number | Full Pin Name            |
|---------------|--------------------------|
| E8            | SDA1/INT4/RA15           |
| E9            | RTCC/IC1/RD8             |
| E10           | SS1/IC2/RD9              |
| E11           | SCL1/INT3/RA14           |
| F1            | MCLR                     |
| F2            | SDO2/PMA3/CN10/RG8       |
| F3            | SS2/PMA2/CN11/RG9        |
| F4            | SDI2/PMA4/CN9/RG7        |
| F5            | Vss                      |
| F6            | No Connect (NC)          |
| F7            | No Connect (NC)          |
| F8            | Vdd                      |
| F9            | OSC1/CLKI/RC12           |
| F10           | Vss                      |
| F11           | OSC2/CLKO/RC15           |
| G1            | INT1/RE8                 |
| G2            | INT2/RE9                 |
| G3            | TMS/RA0                  |
| G4            | No Connect (NC)          |
| G5            | VDD                      |
| G6            | Vss                      |
| G7            | Vss                      |
| G8            | No Connect (NC)          |
| G9            | TDO/RA5                  |
| G10           | SDA2/RA3                 |
| G10           | TDI/RA4                  |
| H1            | AN5/C1IN+/VBuson/CN7/RB5 |
| H2            | AN4/C1IN-/CN6/RB4        |
| H3            | Vss                      |
| H4            | VDD                      |
| H5            | No Connect (NC)          |
| H6            | VDD                      |
| H7            |                          |
|               | No Connect (NC)          |
| H8            | VBUS                     |
| H9            | VUSB                     |
| H10           | D+/RG2                   |
| H11           | SCL2/RA2                 |
| J1            | AN3/C2IN+/CN5/RB3        |
| J2            | AN2/C2IN-/CN4/RB2        |
| J3            | PGED2/AN7/RB7            |
| J4            | AVDD                     |
| J5            | AN11/PMA12/RB11          |
| J6            | TCK/RA1                  |
| J7            | AN12/PMA11/RB12          |
| J8            | No Connect (NC)          |
| J9            | No Connect (NC)          |
| J10           | U1TX/RF8                 |
| J11           | D-/RG3                   |
| K1            | PGEC1/AN1/CN3/RB1        |
| K2            | PGED1/AN0/CN2/RB0        |

### TABLE 4: PIN NAMES: PIC32MX440F128L, PIC32MX460F256L AND PIC32MX460F512L DEVICES (CONTINUED)

| Pin<br>Number | Full Pin Name         |  |  |  |  |  |
|---------------|-----------------------|--|--|--|--|--|
| E7            | Vss                   |  |  |  |  |  |
| K4            | AN8/C1OUT/RB8         |  |  |  |  |  |
| K5            | No Connect (NC)       |  |  |  |  |  |
| K6            | U2CTS/RF12            |  |  |  |  |  |
| K7            | AN14/PMALH/PMA1/RB14  |  |  |  |  |  |
| K8            | VDD                   |  |  |  |  |  |
| K9            | U1RTS/CN21/RD15       |  |  |  |  |  |
| K10           | USBID/RF3             |  |  |  |  |  |
| K11           | U1RX/RF2              |  |  |  |  |  |
| L1            | PGEC2/AN6/OCFA/RB6    |  |  |  |  |  |
| L2            | VREF-/CVREF-/PMA7/RA9 |  |  |  |  |  |

| Pin<br>Number | Full Pin Name                  |  |  |  |  |  |
|---------------|--------------------------------|--|--|--|--|--|
| K3            | VREF+/CVREF+/PMA6/RA10         |  |  |  |  |  |
| L3            | AVss                           |  |  |  |  |  |
| L4            | AN9/C2OUT/RB9                  |  |  |  |  |  |
| L5            | AN10/CVREFOUT/PMA13/RB10       |  |  |  |  |  |
| L6            | U2RTS/RF13                     |  |  |  |  |  |
| L7            | AN13/PMA10/RB13                |  |  |  |  |  |
| L8            | AN15/OCFB/PMALL/PMA0/CN12/RB15 |  |  |  |  |  |
| L9            | U1CTS/CN20/RD14                |  |  |  |  |  |
| L10           | U2RX/PMA9/CN17/RF4             |  |  |  |  |  |
| L11           | U2TX/PMA8/CN18/RF5             |  |  |  |  |  |

### **Table of Contents**

| 1.0   | Device Overview                                             | 21  |
|-------|-------------------------------------------------------------|-----|
| 2.0   | Guidelines for Getting Started with 32-bit Microcontrollers | 31  |
| 3.0   | PIC32MX MCU                                                 | 35  |
| 4.0   | Memory Organization                                         | 41  |
| 5.0   | Flash Program Memory                                        | 85  |
| 6.0   | Resets                                                      | 87  |
| 7.0   | Interrupt Controller                                        | 89  |
| 8.0   | Oscillator Configuration                                    | 93  |
| 9.0   | Prefetch Cache                                              | 95  |
| 10.0  | Direct Memory Access (DMA) Controller                       | 97  |
| 11.0  | USB On-The-Go (OTG)                                         | 99  |
| 12.0  | I/O Ports                                                   | 101 |
| 13.0  | Timer1                                                      | 103 |
| 14.0  | Timers 2, 3, 4, 5                                           | 105 |
| 15.0  | Input Capture                                               | 107 |
|       | Output Compare                                              |     |
|       | Serial Peripheral Interface (SPI)                           |     |
| 18.0  | Inter-Integrated Circuit (I <sup>2</sup> C™)                | 113 |
| 19.0  | Universal Asynchronous Receiver Transmitter (UART)          | 115 |
|       | Parallel Master Port (PMP)                                  |     |
| 21.0  | Real-Time Clock and Calendar (RTCC)                         | 121 |
| 22.0  | 10-bit Analog-to-Digital Converter (ADC)                    | 123 |
| 23.0  | Comparator                                                  | 125 |
| 24.0  | Comparator Voltage Reference (CVREF)                        | 127 |
| 25.0  | Power-Saving Features                                       | 129 |
| 26.0  | Special Features                                            | 131 |
| 27.0  | Instruction Set                                             | 143 |
| 28.0  | Development Support                                         | 149 |
| 29.0  | Electrical Characteristics                                  | 153 |
| 30.0  | Packaging Information                                       | 191 |
| Index | ×                                                           | 205 |

### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### **Errata**

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- · Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

NOTES:

### 1.0 DEVICE OVERVIEW

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. This document contains device-specific information for the PIC32MX3XX/4XX devices.

Figure 1-1 illustrates a general block diagram of the core and peripheral modules in the PIC32MX3XX/4XX families of devices.

Table 1-1 lists the functions of the various pins shown in the pinout diagrams.

### FIGURE 1-1: BLOCK DIAGRAM<sup>(1,2)</sup>



TABLE 1-1: PINOUT I/O DESCRIPTIONS

| Pi       |                    | Number <sup>(</sup> | 1)              | Dia         | D. ffee        |                                                                                                                                                                                    |  |  |  |
|----------|--------------------|---------------------|-----------------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin Name | 64-pin<br>QFN/TQFP | 100-pin<br>TQFP     | 121-pin<br>XBGA | Pin<br>Type | Buffer<br>Type | Description                                                                                                                                                                        |  |  |  |
| AN0      | 16                 | 25                  | K2              | I           | Analog         | Analog input channels.                                                                                                                                                             |  |  |  |
| AN1      | 15                 | 24                  | K1              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN2      | 14                 | 23                  | J2              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN3      | 13                 | 22                  | J1              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN4      | 12                 | 21                  | H2              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN5      | 11                 | 20                  | H1              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN6      | 17                 | 26                  | L1              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN7      | 18                 | 27                  | J3              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN8      | 21                 | 32                  | K4              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN9      | 22                 | 33                  | L4              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN10     | 23                 | 34                  | L5              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN11     | 24                 | 35                  | J5              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN12     | 27                 | 41                  | J7              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN13     | 28                 | 42                  | L7              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN14     | 29                 | 43                  | K7              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| AN15     | 30                 | 44                  | L8              | I           | Analog         |                                                                                                                                                                                    |  |  |  |
| CLKI     | 39                 | 63                  | F9              | I           | ST/CMOS        | External clock source input. Always associated with OSC1 pin function.                                                                                                             |  |  |  |
| CLKO     | 40                 | 64                  | F11             | 0           | _              | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes. Always associated with OSC2 pin function. |  |  |  |
| OSC1     | 39                 | 63                  | F9              | I           | ST/CMOS        | Oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise.                                                                                                    |  |  |  |
| OSC2     | 40                 | 64                  | F11             | I/O         | _              | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. Optionally functions as CLKO in RC and EC modes.                                           |  |  |  |
| SOSCI    | 47                 | 73                  | C10             | I           | ST/CMOS        | 32.768 kHz low-power oscillator crystal input; CMOS otherwise.                                                                                                                     |  |  |  |
| SOSCO    | 48                 | 74                  | B11             | 0           |                | 32.768 kHz low-power oscillator crystal output.                                                                                                                                    |  |  |  |

Legend: CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer

Analog = Analog input P = Power O = Output I = Input

TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

|          | Pin                | Number <sup>(</sup> | 1)              | D:          | <b>-</b> "     | Description                                  |
|----------|--------------------|---------------------|-----------------|-------------|----------------|----------------------------------------------|
| Pin Name | 64-pin<br>QFN/TQFP | 100-pin<br>TQFP     | 121-pin<br>XBGA | Pin<br>Type | Buffer<br>Type |                                              |
| CN0      | 48                 | 74                  | B11             | I           | ST             | Change notification inputs.                  |
| CN1      | 47                 | 73                  | C10             | I           | ST             | Can be software programmed for internal weak |
| CN2      | 16                 | 25                  | K2              | I           | ST             | pull-ups on all inputs.                      |
| CN3      | 15                 | 24                  | K1              | I           | ST             | 1                                            |
| CN4      | 14                 | 23                  | J2              | I           | ST             | 1                                            |
| CN5      | 13                 | 22                  | J1              | I           | ST             | 1                                            |
| CN6      | 12                 | 21                  | H2              | I           | ST             | ]                                            |
| CN7      | 11                 | 20                  | H1              | I           | ST             | 1                                            |
| CN8      | 4                  | 10                  | E3              | I           | ST             | 1                                            |
| CN9      | 5                  | 11                  | F4              | I           | ST             | 1                                            |
| CN10     | 6                  | 12                  | F2              | I           | ST             |                                              |
| CN11     | 8                  | 14                  | F3              | I           | ST             |                                              |
| CN12     | 30                 | 44                  | L8              | I           | ST             |                                              |
| CN13     | 52                 | 81                  | C8              | I           | ST             |                                              |
| CN14     | 53                 | 82                  | B8              | I           | ST             |                                              |
| CN15     | 54                 | 83                  | D7              | I           | ST             |                                              |
| CN16     | 55                 | 84                  | C7              | I           | ST             |                                              |
| CN17     | 31                 | 49                  | L10             | I           | ST             |                                              |
| CN18     | 32                 | 50                  | L11             | I           | ST             |                                              |
| CN19     | _                  | 80                  | D8              | I           | ST             |                                              |
| CN20     | _                  | 47                  | L9              | I           | ST             |                                              |
| CN21     | _                  | 48                  | K9              | I           | ST             |                                              |
| IC1      | 42                 | 68                  | E9              | I           | ST             | Capture inputs 1-5.                          |
| IC2      | 43                 | 69                  | E10             | I           | ST             |                                              |
| IC3      | 44                 | 70                  | D11             | I           | ST             |                                              |
| IC4      | 45                 | 71                  | C11             | I           | ST             |                                              |
| IC5      | 52                 | 79                  | A9              | I           | ST             |                                              |
| OCFA     | 17                 | 26                  | L1              | I           | ST             | Output Compare Fault A Input.                |
| OC1      | 46                 | 72                  | D9              | 0           | _              | Output Compare output 1.                     |
| OC2      | 49                 | 76                  | A11             | 0           | _              | Output Compare output 2                      |
| OC3      | 50                 | 77                  | A10             | 0           |                | Output Compare output 3.                     |
| OC4      | 51                 | 78                  | B9              | 0           | _              | Output Compare output 4.                     |
| OC5      | 52                 | 81                  | C8              | 0           | _              | Output Compare output 5.                     |
| OCFB     | 30                 | 44                  | L8              | I           | ST             | Output Compare Fault B Input.                |
| INT0     | 35,46              | 55,72               | H9,D9           | I           | ST             | External interrupt 0.                        |
| INT1     | 42                 | 18                  | 61              | I           | ST             | External interrupt 1.                        |
| INT2     | 43                 | 19                  | 62              |             | ST             | External interrupt 2.                        |

**Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels

Analog = Analog input O = Output P = Power I = Input

TTL = TTL input buffer

TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

|          | Pin                | Number <sup>(</sup> | 1)              |             |                |                                    |
|----------|--------------------|---------------------|-----------------|-------------|----------------|------------------------------------|
| Pin Name | 64-pin<br>QFN/TQFP | 100-pin<br>TQFP     | 121-pin<br>XBGA | Pin<br>Type | Buffer<br>Type | Description                        |
| INT3     | 44                 | 66                  | E11             | ı           | ST             | External interrupt 3.              |
| INT4     | 45                 | 67                  | E8              | I           | ST             | External interrupt 4.              |
| RA0      |                    | 17                  | G3              | I/O         | ST             | PORTA is a bidirectional I/O port. |
| RA1      |                    | 38                  | J6              | I/O         | ST             |                                    |
| RA2      |                    | 58                  | H11             | I/O         | ST             |                                    |
| RA3      | _                  | 59                  | G10             | I/O         | ST             |                                    |
| RA4      |                    | 60                  | G11             | I/O         | ST             |                                    |
| RA5      | _                  | 61                  | G9              | I/O         | ST             |                                    |
| RA6      | _                  | 91                  | C5              | I/O         | ST             |                                    |
| RA7      |                    | 92                  | B5              | I/O         | ST             |                                    |
| RA9      | _                  | 28                  | L2              | I/O         | ST             |                                    |
| RA10     | _                  | 29                  | K3              | I/O         | ST             |                                    |
| RA14     |                    | 66                  | E11             | I/O         | ST             |                                    |
| RA15     | _                  | 67                  | E8              | I/O         | ST             |                                    |
| RB0      | 16                 | 25                  | K2              | I/O         | ST             | PORTB is a bidirectional I/O port. |
| RB1      | 15                 | 24                  | K1              | I/O         | ST             |                                    |
| RB2      | 14                 | 23                  | J2              | I/O         | ST             |                                    |
| RB3      | 13                 | 22                  | J1              | I/O         | ST             |                                    |
| RB4      | 12                 | 21                  | H2              | I/O         | ST             |                                    |
| RB5      | 11                 | 20                  | H1              | I/O         | ST             |                                    |
| RB6      | 17                 | 26                  | L1              | I/O         | ST             |                                    |
| RB7      | 18                 | 27                  | J3              | I/O         | ST             |                                    |
| RB8      | 21                 | 32                  | K4              | I/O         | ST             |                                    |
| RB9      | 22                 | 33                  | L4              | I/O         | ST             |                                    |
| RB10     | 23                 | 34                  | L5              | I/O         | ST             |                                    |
| RB11     | 24                 | 35                  | J5              | I/O         | ST             |                                    |
| RB12     | 27                 | 41                  | J7              | I/O         | ST             |                                    |
| RB13     | 28                 | 42                  | L7              | I/O         | ST             |                                    |
| RB14     | 29                 | 43                  | K7              | I/O         | ST             |                                    |
| RB15     | 30                 | 44                  | L8              | I/O         | ST             |                                    |
| RC1      | _                  | 6                   | D1              | I/O         | ST             | PORTC is a bidirectional I/O port. |
| RC2      | _                  | 7                   | E4              | I/O         | ST             |                                    |
| RC3      | _                  | 8                   | E2              | I/O         | ST             |                                    |
| RC4      | _                  | 9                   | E1              | I/O         | ST             |                                    |
| RC12     | 39                 | 63                  | F9              | I/O         | ST             |                                    |
| RC13     | 47                 | 73                  | C10             | I/O         | ST             |                                    |
| RC14     | 48                 | 74                  | B11             | I/O         | ST             |                                    |
| RC15     | 40                 | 64                  | F11             | I/O         | ST             |                                    |

**Legend:** CMOS = CMOS compatible input or output

ST = Schmitt Trigger input with CMOS levels

Analog = Analog input O = Output P = Power I = Input

TTL = TTL input buffer

TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

|          | Pin                | Number <sup>(</sup> | 1)              |             |                | Description                        |
|----------|--------------------|---------------------|-----------------|-------------|----------------|------------------------------------|
| Pin Name | 64-pin<br>QFN/TQFP | 100-pin<br>TQFP     | 121-pin<br>XBGA | Pin<br>Type | Buffer<br>Type |                                    |
| RD0      | 46                 | 72                  | D9              | I/O         | ST             | PORTD is a bidirectional I/O port. |
| RD1      | 49                 | 76                  | A11             | I/O         | ST             |                                    |
| RD2      | 50                 | 77                  | A10             | I/O         | ST             |                                    |
| RD3      | 51                 | 78                  | В9              | I/O         | ST             |                                    |
| RD4      | 52                 | 81                  | C8              | I/O         | ST             |                                    |
| RD5      | 53                 | 82                  | B8              | I/O         | ST             |                                    |
| RD6      | 54                 | 83                  | D7              | I/O         | ST             |                                    |
| RD7      | 55                 | 84                  | C7              | I/O         | ST             |                                    |
| RD8      | 42                 | 68                  | E9              | I/O         | ST             |                                    |
| RD9      | 43                 | 69                  | E10             | I/O         | ST             |                                    |
| RD10     | 44                 | 70                  | D11             | I/O         | ST             |                                    |
| RD11     | 45                 | 71                  | C11             | I/O         | ST             |                                    |
| RD12     | _                  | 79                  | A9              | I/O         | ST             |                                    |
| RD13     | _                  | 80                  | D8              | I/O         | ST             |                                    |
| RD14     | _                  | 47                  | L9              | I/O         | ST             |                                    |
| RD15     | _                  | 48                  | K9              | I/O         | ST             |                                    |
| RE0      | 60                 | 93                  | A4              | I/O         | ST             | PORTE is a bidirectional I/O port. |
| RE1      | 61                 | 94                  | B4              | I/O         | ST             |                                    |
| RE2      | 62                 | 98                  | В3              | I/O         | ST             |                                    |
| RE3      | 63                 | 99                  | A2              | I/O         | ST             |                                    |
| RE4      | 64                 | 100                 | A1              | I/O         | ST             |                                    |
| RE5      | 1                  | 3                   | D3              | I/O         | ST             |                                    |
| RE6      | 2                  | 4                   | C1              | I/O         | ST             |                                    |
| RE7      | 3                  | 5                   | D2              | I/O         | ST             |                                    |
| RE8      | _                  | 18                  | G1              | I/O         | ST             |                                    |
| RE9      | _                  | 19                  | G2              | I/O         | ST             |                                    |
| RF0      | 58                 | 87                  | В6              | I/O         | ST             | PORTF is a bidirectional I/O port. |
| RF1      | 59                 | 88                  | A6              | I/O         | ST             |                                    |
| RF2      | 34                 | 52                  | K11             | I/O         | ST             |                                    |
| RF3      | 33                 | 51                  | K10             | I/O         | ST             |                                    |
| RF4      | 31                 | 49                  | L10             | I/O         | ST             |                                    |
| RF5      | 32                 | 50                  | L11             | I/O         | ST             |                                    |
| RF6      | 35                 | 55                  | H9              | I/O         | ST             |                                    |
| RF7      | _                  | 54                  | H8              | I/O         | ST             |                                    |
| RF8      | _                  | 53                  | J10             | I/O         | ST             |                                    |
| RF12     | _                  | 40                  | K6              | I/O         | ST             |                                    |
| RF13     | _                  | 39                  | L6              | I/O         | ST             |                                    |

**Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels

Analog = Analog input O = Output P = Power I = Input

TTL = TTL input buffer

TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

|          | Pin                | Number <sup>(</sup> | 1)              |             | Buffer<br>Type |                                                 |
|----------|--------------------|---------------------|-----------------|-------------|----------------|-------------------------------------------------|
| Pin Name | 64-pin<br>QFN/TQFP | 100-pin<br>TQFP     | 121-pin<br>XBGA | Pin<br>Type |                | Description                                     |
| RG0      | _                  | 90                  | A5              | I/O         | ST             | PORTG is a bidirectional I/O port.              |
| RG1      |                    | 89                  | E6              | I/O         | ST             |                                                 |
| RG6      | 4                  | 10                  | E3              | I/O         | ST             |                                                 |
| RG7      | 5                  | 11                  | F4              | I/O         | ST             |                                                 |
| RG8      | 6                  | 12                  | F2              | I/O         | ST             |                                                 |
| RG9      | 8                  | 14                  | F3              | I/O         | ST             |                                                 |
| RG12     | _                  | 96                  | C3              | I/O         | ST             |                                                 |
| RG13     | _                  | 97                  | A3              | I/O         | ST             |                                                 |
| RG14     | _                  | 95                  | C4              | I/O         | ST             |                                                 |
| RG15     | _                  | 1                   | B2              | I/O         | ST             |                                                 |
| RG2      | 37                 | 57                  | H10             | I           | ST             | PORTG input pins.                               |
| RG3      | 36                 | 56                  | J11             | I           | ST             |                                                 |
| T1CK     | 48                 | 74                  | B11             | I           | ST             | Timer1 external clock input.                    |
| T2CK     | _                  | 6                   | D1              | I           | ST             | Timer2 external clock input.                    |
| T3CK     | _                  | 7                   | E4              | I           | ST             | Timer3 external clock input.                    |
| T4CK     | _                  | 8                   | E2              | I           | ST             | Timer4 external clock input.                    |
| T5CK     | _                  | 9                   | E1              | I           | ST             | Timer5 external clock input.                    |
| U1CTS    | 43                 | 47                  | L9              | I           | ST             | UART1 clear to send.                            |
| U1RTS    | 35, 49             | 48                  | K9              | 0           | _              | UART1 ready to send.                            |
| U1RX     | 34, 50             | 52                  | K11             | I           | ST             | UART1 receive.                                  |
| U1TX     | 33, 51             | 51, 53              | J10, K10        | 0           | _              | UART1 transmit.                                 |
| U2CTS    | 21                 | 40                  | K6              | I           | ST             | UART2 clear to send.                            |
| U2RTS    | 29                 | 39                  | L6              | 0           | _              | UART2 ready to send.                            |
| U2RX     | 31                 | 49                  | L10             | I           | ST             | UART2 receive.                                  |
| U2TX     | 32                 | 50                  | L11             | 0           | _              | UART2 transmit.                                 |
| SCK1     | 35                 | 55, 70              | D11, H9         | I/O         | ST             | Synchronous serial clock input/output for SPI1. |
| SDI1     | 34                 | 9, 54               | E1, H8          | I           | ST             | SPI1 data in.                                   |
| SDO1     | 33                 | 53, 72              | D9, J10         | 0           |                | SPI1 data out.                                  |
| SS1      | 14                 | 23, 69              | E10, J2         | I/O         | ST             | SPI1 slave synchronization or frame pulse I/O.  |
| SCK2     | 4                  | 10                  | E3              | I/O         | ST             | Synchronous serial clock input/output for SPI2. |
| SDI2     | 5                  | 11                  | F4              | Ι           | ST             | SPI2 data in.                                   |
| SDO2     | 6                  | 12                  | F2              | 0           | _              | SPI2 data out.                                  |
| SS2      | 8                  | 14                  | F3              | I/O         | ST             | SPI2 slave synchronization or frame pulse I/O.  |
| SCL1     | 37, 44             | 57, 66              | E11, H10        | I/O         | ST             | Synchronous serial clock input/output for I2C1. |
| SDA1     | 36, 43             | 56, 67              | E8, J11         | I/O         | ST             | Synchronous serial data input/output for I2C1.  |
| SCL2     | 32                 | 58                  | H11             | I/O         | ST             | Synchronous serial clock input/output for I2C2. |
| SDA2     | 31                 | 59                  | G10             | I/O         | ST             | Synchronous serial data input/output for I2C2.  |
| Logondi  | CMOS - CM          | 00                  |                 |             |                | palog = Apalog ipput                            |

**Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels

Analog = Analog input P = Power O = Output I = Input

TTL = TTL input buffer

TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

|          | Pin                | Number <sup>(</sup> | 1)              |             |                |                                                                                            |
|----------|--------------------|---------------------|-----------------|-------------|----------------|--------------------------------------------------------------------------------------------|
| Pin Name | 64-pin<br>QFN/TQFP | 100-pin<br>TQFP     | 121-pin<br>XBGA | Pin<br>Type | Buffer<br>Type | Description                                                                                |
| TMS      | 23                 | 17                  | G3              | I           | ST             | JTAG Test mode select pin.                                                                 |
| TCK      | 27                 | 38                  | J6              | I           | ST             | JTAG test clock input pin.                                                                 |
| TDI      | 28                 | 60                  | G11             | I           | ST             | JTAG test data input pin.                                                                  |
| TDO      | 24                 | 61                  | G9              | 0           | _              | JTAG test data output pin.                                                                 |
| RTCC     | 42                 | 68                  | E9              | 0           | _              | Real-Time Clock Alarm Output.                                                              |
| CVREF-   | 15                 | 28                  | L2              | - 1         | Analog         | Comparator Voltage Reference (low).                                                        |
| CVREF+   | 16                 | 29                  | K3              | - 1         | Analog         | Comparator Voltage Reference (high).                                                       |
| CVREFOUT | 23                 | 34                  | L5              | 0           | Analog         | Comparator Voltage Reference Output.                                                       |
| C1IN-    | 12                 | 21                  | H2              | 1           | Analog         | Comparator 1 Negative Input.                                                               |
| C1IN+    | 11                 | 20                  | H1              | I           | Analog         | Comparator 1 Positive Input.                                                               |
| C1OUT    | 21                 | 32                  | K4              | 0           | _              | Comparator 1 Output.                                                                       |
| C2IN-    | 14                 | 23                  | J2              | - 1         | Analog         | Comparator 2 Negative Input.                                                               |
| C2IN+    | 13                 | 22                  | J1              | I           | Analog         | Comparator 2 Positive Input.                                                               |
| C2OUT    | 22                 | 33                  | L4              | 0           | _              | Comparator 2 Output.                                                                       |
| PMA0     | 30                 | 44                  | L8              | I/O         | TTL/ST         | Parallel Master Port Address Bit 0 Input (Buffered Slave modes) and Output (Master modes). |
| PMA1     | 29                 | 43                  | K7              | I/O         | TTL/ST         | Parallel Master Port Address Bit 1 Input (Buffered Slave modes) and Output (Master modes). |
| PMA2     | 8                  | 14                  | F3              | 0           | _              | Parallel Master Port Address (De-multiplexed Master                                        |
| PMA3     | 6                  | 12                  | F2              | 0           | _              | Modes).                                                                                    |
| PMA4     | 5                  | 11                  | F4              | 0           | _              |                                                                                            |
| PMA5     | 4                  | 10                  | E3              | 0           | _              |                                                                                            |
| PMA6     | 16                 | 29                  | K3              | 0           | _              |                                                                                            |
| PMA7     | 22                 | 28                  | L2              | 0           | _              |                                                                                            |
| PMA8     | 32                 | 50                  | L11             | 0           | _              |                                                                                            |
| PMA9     | 31                 | 49                  | L10             | 0           | _              |                                                                                            |
| PMA10    | 28                 | 42                  | L7              | 0           | _              |                                                                                            |
| PMA11    | 27                 | 41                  | J7              | 0           | _              |                                                                                            |
| PMA12    | 24                 | 35                  | J5              | 0           | _              |                                                                                            |
| PMA13    | 23                 | 34                  | L5              | 0           | _              |                                                                                            |
| PMA14    | 45                 | 71                  | C11             | 0           | _              |                                                                                            |
| PMA15    | 44                 | 70                  | D11             | 0           | _              |                                                                                            |
| PMCS1    | 45                 | 71                  | C11             | 0           | _              | Parallel Master Port Chip Select 1 Strobe.                                                 |
| PMCS2    | 44                 | 70                  | D11             | 0           | _              | Parallel Master Port Chip Select 2 Strobe.                                                 |

Legend: CMOS = CMOS compatible input or output Analog = A
ST = Schmitt Trigger input with CMOS levels
TTL = TTL input buffer

Analog = A
O = Output

Analog = Analog input P = Power O = Output I = Input

TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

|          | Pin                | Number <sup>(</sup> | 1)              |             | Buffer<br>Type | Description                                                                     |
|----------|--------------------|---------------------|-----------------|-------------|----------------|---------------------------------------------------------------------------------|
| Pin Name | 64-pin<br>QFN/TQFP | 100-pin<br>TQFP     | 121-pin<br>XBGA | Pin<br>Type |                |                                                                                 |
| PMD0     | 60                 | 93                  | A4              | I/O         | TTL/ST         | Parallel Master Port Data (De-multiplexed Master                                |
| PMD1     | 61                 | 94                  | B4              | I/O         | TTL/ST         | mode) or Address/Data (Multiplexed Master modes).                               |
| PMD2     | 62                 | 98                  | В3              | I/O         | TTL/ST         |                                                                                 |
| PMD3     | 63                 | 99                  | A2              | I/O         | TTL/ST         |                                                                                 |
| PMD4     | 64                 | 100                 | A1              | I/O         | TTL/ST         |                                                                                 |
| PMD5     | 1                  | 3                   | D3              | I/O         | TTL/ST         |                                                                                 |
| PMD6     | 2                  | 4                   | C1              | I/O         | TTL/ST         |                                                                                 |
| PMD7     | 3                  | 5                   | D2              | I/O         | TTL/ST         |                                                                                 |
| PMD8     | _                  | 90                  | A5              | I/O         | TTL/ST         |                                                                                 |
| PMD9     | _                  | 89                  | E6              | I/O         | TTL/ST         |                                                                                 |
| PMD10    | _                  | 88                  | A6              | I/O         | TTL/ST         |                                                                                 |
| PMD11    | _                  | 87                  | В6              | I/O         | TTL/ST         |                                                                                 |
| PMD12    | _                  | 79                  | A9              | I/O         | TTL/ST         |                                                                                 |
| PMD13    | _                  | 80                  | D8              | I/O         | TTL/ST         |                                                                                 |
| PMD14    | _                  | 83                  | D7              | I/O         | TTL/ST         |                                                                                 |
| PMD15    | _                  | 84                  | C7              | I/O         | TTL/ST         |                                                                                 |
| PMRD     | 53                 | 82                  | B8              | 0           | _              | Parallel Master Port Read Strobe.                                               |
| PMWR     | 52                 | 81                  | C8              | 0           | _              | Parallel Master Port Write Strobe.                                              |
| PMALL    | 30                 | 44                  | L8              | 0           | _              | Parallel Master Port Address Latch Enable low-byte (Multiplexed Master modes).  |
| PMALH    | 29                 | 43                  | K7              | 0           | _              | Parallel Master Port Address Latch Enable high-byte (Multiplexed Master modes). |
| VBUS     | 34                 | 54                  | H8              | I           | Analog         | USB Bus Power Monitor.                                                          |
| VUSB     | 35                 | 55                  | H9              | Р           | _              | USB Internal Transceiver Supply.                                                |
| VBUSON   | 11                 | 20                  | H1              | 0           | _              | USB Host and OTG Bus Power Control Output.                                      |
| D+       | 37                 | 57                  | H10             | I/O         | Analog         | USB D+.                                                                         |
| D-       | 36                 | 56                  | J11             | I/O         | Analog         | USB D                                                                           |
| USBID    | 33                 | 51                  | K10             | I           | ST             | USB OTG ID Detect.                                                              |
| ENVREG   | 57                 | 86                  | A7              | I           | ST             | Enable for On-Chip Voltage Regulator.                                           |
| TRCLK    | _                  | 91                  | C5              | 0           | _              | Trace Clock.                                                                    |
| TRD0     | _                  | 97                  | A3              | 0           | _              | Trace Data Bits 0-3.                                                            |
| TRD1     | _                  | 96                  | C3              | 0           | _              |                                                                                 |
| TRD2     | _                  | 95                  | C4              | 0           |                |                                                                                 |
| TRD3     | _                  | 92                  | B5              | 0           | _              |                                                                                 |
| PGED1    | 16                 | 25                  | K2              | I/O         | ST             | Data I/O pin for programming/debugging communication channel 1.                 |
| PGEC1    | 15                 | 24                  | K1              | I           | ST             | Clock input pin for programming/debugging communication channel 1.              |

**Legend:** CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels

Analog = Analog input P = Power O = Output I = Input

TTL = TTL input buffer

TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

|                  | Pin Number <sup>(1)</sup> |                          |                                                      | Pin  | Buffer |                                                                              |
|------------------|---------------------------|--------------------------|------------------------------------------------------|------|--------|------------------------------------------------------------------------------|
| Pin Name         | 64-pin<br>QFN/TQFP        | 100-pin<br>TQFP          | 121-pin<br>XBGA                                      | Type | Туре   | Description                                                                  |
| PGED2            | 18                        | 27                       | J3                                                   | I/O  | ST     | Data I/O pin for programming/debugging communication channel 2.              |
| PGEC2            | 17                        | 26                       | L1                                                   | I    | ST     | Clock input pin for programming/debugging communication channel 2.           |
| MCLR             | 7                         | 13                       | F1                                                   | I/P  | ST     | Master Clear (Reset) input. This pin is an active-low Reset to the device.   |
| AVDD             | 19                        | 30                       | J4                                                   | Р    | Р      | Positive supply for analog modules. This pin must be connected at all times. |
| AVss             | 20                        | 31                       | L3                                                   | Р    | Р      | Ground reference for analog modules.                                         |
| VDD              | 10, 26, 38                | 2, 16, 37,<br>46, 62     | C2, C9,<br>E5, F8,<br>G5, H4,<br>H6, K8              | Р    | _      | Positive supply for peripheral logic and I/O pins.                           |
| VCAP/<br>VDDCORE | 56                        | 85                       | В7                                                   | Р    | _      | CPU logic filter capacitor connection.                                       |
| Vss              | 9, 25, 41                 | 15, 36,<br>45, 65,<br>75 | A8, B10,<br>D4, D5,<br>E7, F10,<br>F5, G6,<br>G7, H3 | Р    | _      | Ground reference for logic and I/O pins.                                     |
| VREF+            | 16                        | 29                       | K3                                                   | I    | Analog | Analog voltage reference (high) input.                                       |
| VREF-            | 15                        | 28                       | L2                                                   | I    | Analog | Analog voltage reference (low) input.                                        |

Legend: CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer

Analog = Analog input P = Power O = Output I = Input

NOTES:

### 2.0 GUIDELINES FOR GETTING STARTED WITH 32-BIT MICROCONTROLLERS

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0** "**Memory Organization**" in this data sheet for device-specific register and bit information.

### 2.1 Basic Connection Requirements

Getting started with the PIC32MX3XX/4XX family of 32-bit Microcontrollers (MCUs) requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected:

- All VDD and Vss pins (see Section 2.2 "Decoupling Capacitors")
- All AVDD and AVSS pins (regardless if ADC module is not used)

(see Section 2.2 "Decoupling Capacitors")

- VCAP/VDDCORE
   (see Section 2.3 "Capacitor on Internal Voltage Regulator (VCAP/VDDCORE)")
- MCLR pin (see Section 2.4 "Master Clear (MCLR) Pin")
- PGECx/PGEDx pins used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes (see Section 2.5 "ICSP Pins")
- OSC1 and OSC2 pins when external oscillator source is used

(see Section 2.8 "External Oscillator Pins")

Additionally, the following pins may be required:

 VREF+/VREF- pins used when external voltage reference for ADC module is implemented

**Note:** The AVDD and AVSS pins must be connected independent of ADC use and ADC voltage reference source.

### 2.2 Decoupling Capacitors

The use of decoupling capacitors on every pair of power supply pins, such as VDD, VSS, AVDD and AVSs is required. See Figure 2-1.

Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: Recommendation of 0.1 μF (100 nF), 10-20V. This capacitor should be a low-ESR and have resonance frequency in the range of 20 MHz and higher. It is recommended that ceramic capacitors be used.
- Placement on the printed circuit board: The
  decoupling capacitors should be placed as close
  to the pins as possible. It is recommended to
  place the capacitors on the same side of the
  board as the device. If space is constricted, the
  capacitor can be placed on another layer on the
  PCB using a via; however, ensure that the trace
  length from the pin to the capacitor is within
  one-quarter inch (6 mm) in length.
- Handling high frequency noise: If the board is experiencing high frequency noise, upward of tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01 μF to 0.001 μF. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1 μF in parallel with 0.001 μF.
- Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum thereby reducing PCB track inductance.

FIGURE 2-1: RECOMMENDED MINIMUM CONNECTION



#### 2.2.1 BULK CAPACITORS

The use of a bulk capacitor is recommended to improve power supply stability. Typical values range from 4.7  $\mu$ F to 47  $\mu$ F. This capacitor should be located as close to the device as possible.

### 2.3 Capacitor on Internal Voltage Regulator (VCAP/VDDCORE)

### 2.3.1 INTERNAL REGULATOR MODE

A low-ESR (< 1 Ohm) capacitor is required on the VCAP/VDDCORE pin, which is used to stabilize the internal voltage regulator output. The VCAP/VDDCORE pin must not be connected to VDD, and must have a CEFC capacitor, with at least a 6V rating, connected to ground. The type can be ceramic or tantalum. Refer to Section 29.0 "Electrical Characteristics" for additional information on CEFC specifications. This mode is enabled by connecting the ENVREG pin to VDD.

#### 2.3.2 EXTERNAL REGULATOR MODE

In this mode the core voltage is supplied externally through the VDDCORE pin. A low-ESR capacitor of 10  $\mu\text{F}$  is recommended on the VDDCORE pin. This mode is enabled by grounding the ENVREG pin.

The placement of this capacitor should be close to the VCAP/VDDCORE. It is recommended that the trace length not exceed one-quarter inch (6 mm). Refer to Section 26.3 "On-Chip Voltage Regulator" for details.

### 2.4 Master Clear (MCLR) Pin

The  $\overline{\text{MCLR}}$  pin provides for two specific device functions:

- · Device Reset
- · Device Programming and Debugging

Pulling The MCLR pin low generates a device reset. Figure 2-2 illustrates a typical MCLR circuit. During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the MCLR pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements.

For example, as illustrated in Figure 2-2, it is recommended that the capacitor C, be isolated from the  $\overline{\text{MCLR}}$  pin during programming and debugging operations.

Place the components shown in Figure 2-2 within one-quarter inch (6 mm) from the MCLR pin.

### FIGURE 2-2: EXAMPLE OF MCLR PIN CONNECTIONS



- Note 1:  $R \le 10 \text{ k}\Omega$  is recommended. A suggested starting value is 10 k $\Omega$ . Ensure that the MCLR pin VIH and VIL specifications are met.
  - 2:  $R1 \leq 470\Omega$  will limit any current flowing into  $\overline{MCLR}$  from the external capacitor C, in the event of  $\overline{MCLR}$  pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). Ensure that the  $\overline{MCLR}$  pin VIH and VIL specifications are met.
  - The capacitor can be sized to prevent unintentional resets from brief glitches or to extend the device reset period during POR.

#### 2.5 ICSP Pins

The PGECx and PGEDx pins are used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms.

Pull-up resistors, series diodes and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternately, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements.

Ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins) programmed into the device matches the physical connections for the ICSP to MPLAB® ICD 2, MPLAB ICD 3 or MPLAB REAL ICE™.

For more information on ICD 2, ICD 3 and REAL ICE connection requirements, refer to the following documents that are available on the Microchip website.

- "MPLAB<sup>®</sup> ICD 2 In-Circuit Debugger User's Guide" DS51331
- "Using MPLAB® ICD 2" (poster) DS51265
- "MPLAB® ICD 2 Design Advisory" DS51566
- "Using MPLAB® ICD 3" (poster) DS51765
- "MPLAB® ICD 3 Design Advisory" DS51764
- "MPLAB<sup>®</sup> REAL ICE™ In-Circuit Debugger User's Guide" DS51616
- "Using MPLAB® REAL ICE™" (poster) DS51749

### 2.6 JTAG

The TMS, TDO, TDI and TCK pins are used for testing and debugging according to the Joint Test Action Group (JTAG) standard. It is recommended to keep the trace length between the JTAG connector and the JTAG pins on the device as short as possible. If the JTAG connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms.

Pull-up resistors, series diodes and capacitors on the TMS, TDO, TDI and TCK pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternately, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input low (VIL) requirements.

#### 2.7 Trace

The trace pins can be connected to a hardware-traceenabled programmer to provide a compress real time instruction trace. When used for trace the TRD3, TRD2, TRD1, TRD0 and TRCLK pins should be dedicated for this use. The trace hardware requires a 22 Ohm series resistor between the trace pins and the trace connector.

#### 2.8 External Oscillator Pins

Many MCUs have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 8.0 "Oscillator Configuration"** for details).

The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. A suggested layout is illustrated in Figure 2-3.

FIGURE 2-3: SUGGESTED PLACEMENT
OF THE OSCILLATOR
CIRCUIT



## 2.9 Configuration of Analog and Digital Pins During ICSP Operations

If MPLAB ICD 2, ICD 3 or REAL ICE is selected as a debugger, it automatically initializes all of the A/D input pins (ANx) as "digital" pins by setting all bits in the ADPCFG register.

The bits in this register that correspond to the A/D pins that are initialized by MPLAB ICD 2, ICD 3 or REAL ICE, must not be cleared by the user application firmware; otherwise, communication errors will result between the debugger and the device.

If your application needs to use certain A/D pins as analog input pins during the debug session, the user application must clear the corresponding bits in the ADPCFG register during initialization of the ADC module.

When MPLAB ICD 2, ICD 3 or REAL ICE is used as a programmer, the user application firmware must correctly configure the ADPCFG register. Automatic initialization of this register is only done during debugger operation. Failure to correctly configure the register(s) will result in all A/D pins being recognized as analog input pins, resulting in the port value being read as a logic '0', which may affect user application functionality.

#### 2.10 Unused I/Os

Unused I/O pins should not be allowed to float as inputs. They can be configured as outputs and driven to a logic-low state.

Alternately, inputs can be reserved by connecting the pin to Vss through a 1k to 10k resistor and configuring the pin as an input.

### 3.0 PIC32MX MCU

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 2. "MCU" (DS61113) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

Resources for the MIPS32<sup>®</sup> M4K<sup>®</sup> Processor Core are available at: www.mips.com/products/cores/32-bit-cores/mips32-m4k/#.

2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The MCU module is the heart of the PIC32MX3XX/4XX Family processor. The MCU fetches instructions, decodes each instruction, fetches source operands, executes each instruction and writes the results of instruction execution to the proper destinations.

#### 3.1 Features

- · 5-stage pipeline
- · 32-bit Address and Data Paths
- MIPS32 Enhanced Architecture (Release 2)
  - Multiply-Accumulate and Multiply-Subtract Instructions
  - Targeted Multiply Instruction
  - Zero/One Detect Instructions
  - WAIT Instruction
  - Conditional Move Instructions (MOVN, MOVZ)
  - Vectored interrupts
  - Programmable exception vector base

- Atomic interrupt enable/disable
- GPR shadow registers to minimize latency for interrupt handlers
- Bit field manipulation instructions
- MIPS16e® Code Compression
  - 16-bit encoding of 32-bit instructions to improve code density
  - Special PC-relative instructions for efficient loading of addresses and constants
  - SAVE & RESTORE macro instructions for setting up and tearing down stack frames within subroutines
  - Improved support for handling 8 and 16-bit data types
- Simple Fixed Mapping Translation (FMT) mechanism
- · Simple Dual Bus Interface
  - Independent 32-bit address and data busses
  - Transactions can be aborted to improve interrupt latency
- · Autonomous Multiply/Divide Unit
  - Maximum issue rate of one 32x16 multiply per clock
  - Maximum issue rate of one 32x32 multiply every other clock
  - Early-in iterative divide. Minimum 11 and maximum 34 clock latency (dividend (rs) sign extension-dependent)
- Power Control
  - Minimum frequency: 0 MHz
  - Low-Power mode (triggered by WAIT instruction)
  - Extensive use of local gated clocks
- · EJTAG Debug and Instruction Trace
  - Support for single stepping
  - Virtual instruction and data address/value
  - breakpoints
  - PC tracing with trace compression

### FIGURE 3-1: MCU BLOCK DIAGRAM



#### 3.2 Architecture Overview

The PIC32MX3XX/4XX Family core contains several logic blocks working together in parallel, providing an efficient high performance computing engine. The following blocks are included with the core:

- · Execution Unit
- Multiply/Divide Unit (MDU)
- · System Control Coprocessor (CP0)
- Fixed Mapping Translation (FMT)
- Dual Internal Bus interfaces
- · Power Management
- MIPS16e Support
- · Enhanced JTAG (EJTAG) Controller

#### 3.2.1 EXECUTION UNIT

The PIC32MX3XX/4XX Family core execution unit implements a load/store architecture with single-cycle ALU operations (logical, shift, add, subtract) and an autonomous multiply/divide unit. The core contains thirty-two 32-bit general purpose registers used for integer operations and address calculation. One additional register file shadow set (containing thirty-two registers) is added to minimize context switching overhead during interrupt/exception processing. The register file consists of two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline.

The execution unit includes:

- · 32-bit adder used for calculating the data address
- Address unit for calculating the next instruction address
- Logic for branch determination and branch target address calculation
- · Load aligner
- Bypass multiplexers used to avoid stalls when executing instructions streams where data producing instructions are followed closely by consumers of their results
- Leading Zero/One detect unit for implementing the CLZ and CLO instructions
- Arithmetic Logic Unit (ALU) for performing bitwise logical operations
- · Shifter and Store Aligner

### 3.2.2 MULTIPLY/DIVIDE UNIT (MDU)

The PIC32MX3XX/4XX Family core includes a multiply/divide unit (MDU) that contains a separate pipeline for multiply and divide operations. This pipeline operates in parallel with the integer unit (IU) pipeline and does not stall when the IU pipeline stalls. This allows MDU operations to be partially masked by system stalls and/or other integer unit instructions.

The high-performance MDU consists of a 32x16 booth recoded multiplier, result/accumulation registers (HI and LO), a divide state machine, and the necessary multiplexers and control logic. The first number shown ('32' of 32x16) represents the *rs* operand. The second number ('16' of 32x16) represents the *rt* operand. The PIC32MX core only checks the value of the latter (*rt*) operand to determine how many times the operation must pass through the multiplier. The 16x16 and 32x16 operations pass through the multiplier once. A 32x32 operation passes through the multiplier twice.

The MDU supports execution of one 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issuance of back-to-back 32x32 multiply operations. The multiply operand size is automatically determined by logic built into the MDU.

Divide operations are implemented with a simple 1 bit per clock iterative algorithm. An early-in detection checks the sign extension of the dividend (*rs*) operand. If rs is 8 bits wide, 23 iterations are skipped. For a 16-bit-wide rs, 15 iterations are skipped, and for a 24-bit-wide rs, 7 iterations are skipped. Any attempt to issue a subsequent MDU instruction while a divide is still active causes an IU pipeline stall until the divide operation is completed.

Table 3-1 lists the repeat rate (peak issue rate of cycles until the operation can be reissued) and latency (number of cycles until a result is available) for the PIC32MX core multiply and divide instructions. The approximate latency and repeat rates are listed in terms of pipeline clocks.

TABLE 3-1: PIC32MX3XX/4XX FAMILY CORE HIGH-PERFORMANCE INTEGER MULTIPLY/DIVIDE UNIT LATENCIES AND REPEAT RATES

| Opcode                  | Operand Size (mul rt) (div rs) | Latency | Repeat Rate |
|-------------------------|--------------------------------|---------|-------------|
| MULT/MULTU, MADD/MADDU, | 16 bits                        | 1       | 1           |
| MSUB/MSUBU              | 32 bits                        | 2       | 2           |
| MUL                     | 16 bits                        | 2       | 1           |
|                         | 32 bits                        | 3       | 2           |
| DIV/DIVU                | 8 bits                         | 12      | 11          |
|                         | 16 bits                        | 19      | 18          |
|                         | 24 bits                        | 26      | 25          |
|                         | 32 bits                        | 33      | 32          |

The MIPS architecture defines that the result of a multiply or divide operation be placed in the HI and LO registers. Using the Move-From-HI (MFHI) and Move-From-LO (MFLO) instructions, these values can be transferred to the general purpose register file.

In addition to the HI/LO targeted operations, the MIPS32 architecture also defines a multiply instruction, MUL, which places the least significant results in the primary register file instead of the HI/LO register pair. By avoiding the explicit MFLO instruction, required when using the LO register, and by supporting multiple destination registers, the throughput of multiply-intensive operations is increased.

Two other instructions, multiply-add (MADD) and multiply-subtract (MSUB), are used to perform the multiply-accumulate and multiply-subtract operations. The MADD instruction multiplies two numbers and then adds

the product to the current contents of the HI and LO registers. Similarly, the MSUB instruction multiplies two operands and then subtracts the product from the HI and LO registers. The MADD and MSUB operations are commonly used in DSP algorithms.

## 3.2.3 SYSTEM CONTROL COPROCESSOR (CP0)

In the MIPS architecture, CP0 is responsible for the virtual-to-physical address translation, the exception control system, the processor's diagnostics capability, the operating modes (kernel, user and debug), and whether interrupts are enabled or disabled. Configuration information, such as presence of options like MIPS16e, is also available by accessing the CP0 registers, listed in Table 3-2.

TABLE 3-2: COPROCESSOR 0 REGISTERS

| Register<br>Number | Register<br>Name        | Function                                                                |
|--------------------|-------------------------|-------------------------------------------------------------------------|
| 0-6                | Reserved                | Reserved in the PIC32MX3XX/4XX Family core                              |
| 7                  | HWREna                  | Enables access via the RDHWR instruction to selected hardware registers |
| 8                  | BadVAddr <sup>(1)</sup> | Reports the address for the most recent address-related exception       |
| 9                  | Count <sup>(1)</sup>    | Processor cycle count                                                   |
| 10                 | Reserved                | Reserved in the PIC32MX3XX/4XX Family core                              |
| 11                 | Compare <sup>(1)</sup>  | Timer interrupt control                                                 |
| 12                 | Status <sup>(1)</sup>   | Processor status and control                                            |
| 12                 | IntCtl <sup>(1)</sup>   | Interrupt system status and control                                     |
| 12                 | SRSCtl <sup>(1)</sup>   | Shadow register set status and control                                  |
| 12                 | SRSMap <sup>(1)</sup>   | Provides mapping from vectored interrupt to a shadow set                |
| 13                 | Cause <sup>(1)</sup>    | Cause of last general exception                                         |
| 14                 | EPC <sup>(1)</sup>      | Program counter at last exception                                       |
| 15                 | PRId                    | Processor identification and revision                                   |
| 15                 | EBASE                   | Exception vector base register                                          |
| 16                 | Config                  | Configuration register                                                  |
| 16                 | Config1                 | Configuration register 1                                                |
| 16                 | Config2                 | Configuration register 2                                                |
| 16                 | Config3                 | Configuration register 3                                                |

TABLE 3-2: COPROCESSOR 0 REGISTERS (CONTINUED)

| Register<br>Number |                         | Function                                   |
|--------------------|-------------------------|--------------------------------------------|
| 17-22              | Reserved                | Reserved in the PIC32MX3XX/4XX Family core |
| 23                 | Debug <sup>(2)</sup>    | Debug control and exception status         |
| 24                 | DEPC <sup>(2)</sup>     | Program counter at last debug exception    |
| 25-29              | Reserved                | Reserved in the PIC32MX3XX/4XX Family core |
| 30                 | ErrorEPC <sup>(1)</sup> | Program counter at last error              |
| 31                 | DESAVE <sup>(2)</sup>   | Debug handler scratchpad register          |

**Note 1:** Registers used in exception processing.

2: Registers used during debug.

Coprocessor 0 also contains the logic for identifying and managing exceptions. Exceptions can be caused by a variety of sources, including alignment errors in data, external events or program errors. Table 3-3 shows the exception types in order of priority.

TABLE 3-3: PIC32MX3XX/4XX FAMILY CORE EXCEPTION TYPES

| Exception | Description                                                                                                                             |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Reset     | Assertion MCLR or a Power-on Reset (POR)                                                                                                |
| DSS       | EJTAG Debug Single Step                                                                                                                 |
| DINT      | EJTAG Debug Interrupt. Caused by the assertion of the external <i>EJ_DINT</i> input, or by setting the EjtagBrk bit in the ECR register |
| NMI       | Assertion of NMI signal                                                                                                                 |
| Interrupt | Assertion of unmasked hardware or software interrupt signal                                                                             |
| DIB       | EJTAG debug hardware instruction break matched                                                                                          |
| AdEL      | Fetch address alignment error Fetch reference to protected address                                                                      |
| IBE       | Instruction fetch bus error                                                                                                             |
| DBp       | EJTAG Breakpoint (execution of SDBBP instruction)                                                                                       |
| Sys       | Execution of SYSCALL instruction                                                                                                        |
| Вр        | Execution of BREAK instruction                                                                                                          |
| RI        | Execution of a Reserved Instruction                                                                                                     |
| CpU       | Execution of a coprocessor instruction for a coprocessor that is not enabled                                                            |
| CEU       | Execution of a CorExtend instruction when CorExtend is not enabled                                                                      |
| Ov        | Execution of an arithmetic instruction that overflowed                                                                                  |
| Tr        | Execution of a trap (when trap condition is true)                                                                                       |
| DDBL/DDBS | EJTAG Data Address Break (address only) or EJTAG Data Value Break on Store (address + value)                                            |
| AdEL      | Load address alignment error Load reference to protected address                                                                        |
| AdES      | Store address alignment error<br>Store to protected address                                                                             |
| DBE       | Load or store bus error                                                                                                                 |
| DDBL      | EJTAG data hardware breakpoint matched in load data compare                                                                             |
|           |                                                                                                                                         |

#### 3.3 Power Management

The PIC32MX3XX/4XX Family core offers a number of power management features, including low-power design, active power management and power-down modes of operation. The core is a static design that supports slowing or halting the clocks, which reduces system power consumption during idle periods.

## 3.3.1 INSTRUCTION-CONTROLLED POWER MANAGEMENT

The mechanism for invoking power-down mode is through execution of the WAIT instruction. For more information on power management, see **Section 25.0** "Power-Saving Features".

#### 3.3.2 LOCAL CLOCK GATING

The majority of the power consumed by the PIC32MX3XX/4XX Family core is in the clock tree and clocking registers. The PIC32MX family uses extensive use of local gated-clocks to reduce this dynamic power consumption.

#### 3.4 EJTAG Debug Support

The PIC32MX3XX/4XX Family core provides for an Enhanced JTAG (EJTAG) interface for use in the software debug of application and kernel code. In addition to standard user mode and kernel modes of operation, the PIC32MX3XX/4XX Family core provides a Debug mode that is entered after a debug exception (derived from a hardware breakpoint, single-step exception, etc.) is taken and continues until a debug exception return (DERET) instruction is executed. During this time, the processor executes the debug exception handler routine.

The EJTAG interface operates through the Test Access Port (TAP), a serial communication port used for transferring test data in and out of the PIC32MX3XX/4XX Family core. In addition to the standard JTAG instructions, special instructions defined in the EJTAG specification define what registers are selected and how they are used.

NOTES:

#### 4.0 MEMORY ORGANIZATION

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 3. "Memory Organization" (DS61115) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

PIC32MX3XX/4XX microcontrollers provide 4 GB of unified virtual memory address space. All memory regions including program, data memory, SFRs and Configuration registers reside in this address space at their respective unique addresses. The program and data memories can be optionally partitioned into user and kernel memories. In addition, the data memory can be made executable, allowing PIC32MX3XX/4XX to execute from data memory.

#### 4.1 Key Features

- · 32-bit native data width
- · Separate User and Kernel mode address space
- Flexible program Flash memory partitioning
- Flexible data RAM partitioning for data and program space
- · Separate boot Flash memory for protected code
- Robust bus exception handling to intercept runaway code
- Simple memory mapping with Fixed Mapping Translation (FMT) unit
- · Cacheable and non-cacheable address regions

#### 4.2 PIC32MX3XX/4XX Memory Layout

PIC32MX3XX/4XX microcontrollers implement two address spaces: Virtual and Physical. All hardware resources such as program memory, data memory and peripherals are located at their respective physical addresses. Virtual addresses are exclusively used by the CPU to fetch and execute instructions as well as access peripherals. Physical addresses are used by peripherals such as DMA and Flash controller that access memory independently of CPU.

FIGURE 4-1: MEMORY MAP ON RESET FOR PIC32MX320F032H AND PIC32MX420F032H DEVICES<sup>(1)</sup>





© 2010 Microchip Technology Inc.

FIGURE 4-3: MEMORY MAP ON RESET FOR PIC32MX320F128H AND PIC32MX320F128L DEVICES<sup>(1)</sup>



FIGURE 4-4: MEMORY MAP ON RESET FOR PIC32MX340F128H, PIC32MX340F128L, PIC32MX440F128H AND PIC32MX440F128L DEVICES<sup>(1)</sup>



FIGURE 4-5: MEMORY MAP ON RESET FOR PIC32MX340F256H, PIC32MX360F256L, PIC32MX440F256H AND PIC32MX460F256L DEVICES<sup>(1)</sup>



FIGURE 4-6: MEMORY MAP ON RESET FOR PIC32MX340F512H, PIC32MX360F512L, PIC32MX440F512H AND PIC32MX460F512L DEVICES<sup>(1)</sup>



| TABLE 4-1: BUS | MATRIX RE | GISTERS MAF | , |
|----------------|-----------|-------------|---|
|----------------|-----------|-------------|---|

| sse                         |                             |           |                      |                     |       |       |       |                 |      |      | Bits                                    |          |      |           |           |           |             |          |               |
|-----------------------------|-----------------------------|-----------|----------------------|---------------------|-------|-------|-------|-----------------|------|------|-----------------------------------------|----------|------|-----------|-----------|-----------|-------------|----------|---------------|
| Virtual Address<br>(BF88_#) | Register<br>Name            | Bit Range | 31/15                | 30/14               | 29/13 | 28/12 | 27/11 | 26/10           | 25/9 | 24/8 | 23/7                                    | 22/6     | 21/5 | 20/4      | 19/3      | 18/2      | 17/1        | 16/0     | All<br>Resets |
| 2000                        |                             | 31:16     | _                    | _                   | 1     | _     | _     | BMXCHEDMA       | _    | _    | _                                       | _        | _    | BMXERRIXI | BMXERRICD | BMXERRDMA | BMXERRDS    | BMXERRIS | 001F          |
| 2000                        | CON <sup>(1)</sup>          | 15:0      | _                    | _                   | _     | _     | _     | _               | _    | _    | _                                       | BMXWSDRM |      | _         | _         | ВМ        | //XARB<2:0> |          | 0042          |
| 2010                        | BMX                         | 31:16     | -                    | _                   | 1     |       |       | _               | _    | _    | -                                       | _        | _    | _         | _         | _         | 1           |          | 0000          |
| 2010                        | DKPBA <sup>(1)</sup>        | 15:0      |                      | BMXDKPBA<15:0> 0000 |       |       |       |                 |      |      |                                         |          |      | 0000      |           |           |             |          |               |
| 2020                        | BMX                         | 31:16     | _                    | _                   | _     | _     | _     | _               | _    | _    | _                                       | _        | _    | _         | _         | _         | _           | _        | 0000          |
| 2020                        | DUDBA <sup>(1)</sup>        | 15:0      |                      |                     |       |       |       |                 |      | BM   | XDUDBA•                                 | <15:0>   |      |           |           |           |             |          | 0000          |
| 2030                        | BMX<br>DUPBA <sup>(1)</sup> | 31:16     | _                    | _                   | _     | _     | _     | _               | _    | _    | _                                       | _        | _    | _         | _         | _         | _           | _        | 0000          |
|                             | DUPBA                       | 15:0      |                      |                     |       |       |       |                 |      | BM   | XDUPBA<                                 | <15:0>   |      |           |           |           |             |          | 0000          |
| 2040                        |                             | 31:16     |                      |                     |       |       |       |                 |      | BM   | XDRMSZ-                                 | <31·0>   |      |           |           |           |             |          | xxxx          |
|                             | DRMSZ                       | 15:0      |                      |                     |       |       |       |                 |      |      | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |          |      |           |           |           |             |          | xxxx          |
| 2050                        |                             | 31:16     | BMXPUPBA<19:16> 0000 |                     |       |       |       |                 |      |      |                                         |          | 0000 |           |           |           |             |          |               |
|                             | PUPBA <sup>(1)</sup>        | 15:0      | BMXPUPBA<15:0> 0000  |                     |       |       |       |                 |      |      |                                         |          | 0000 |           |           |           |             |          |               |
| 2060                        | DIVIX                       | 31:16     | 31:16 BMXPFMSZ<31:0> |                     |       |       |       |                 |      |      |                                         |          | xxxx |           |           |           |             |          |               |
|                             | PFMSZ                       | 15:0      |                      |                     |       |       |       |                 |      | Divi |                                         |          |      |           |           |           |             |          | xxxx          |
| 2070                        | DIVIX                       | 31:16     |                      |                     |       |       |       |                 |      | BMS  | KBOOTSZ                                 | <31:0>   |      |           |           |           |             |          | 0000          |
| Logon                       | BOOTSZ                      | .0.0      |                      |                     |       |       |       | ocot valuos aro |      |      |                                         | -01.0-   |      |           |           |           |             |          | 3000          |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET, and INV Registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

| _      | 1 |
|--------|---|
| Š      |   |
|        |   |
| 43     | ٔ |
| 4      | , |
| j-page |   |
|        |   |
| 9      | ) |

| <b>TABLE 4-2</b> : | INTERRUPT REGISTERS MAP FOR PIC32MX440F128L | DICCOMVAGOECE     | AND DICCOMVAGRESSO    | DEVICES ONI V(1) |
|--------------------|---------------------------------------------|-------------------|-----------------------|------------------|
| IABLE 4-2:         | INTERRUPT REGISTERS MAP FOR PIC32MX440F128L | PIC32IVIX46UF256L | . AND PIC32WX460F512L | DEVICES ONLY.    |

| SS                          |                  |               |         |         |         |         |                           |                                |                            | Bi          | its         |          |         |                         |            |        |                         |        |            |
|-----------------------------|------------------|---------------|---------|---------|---------|---------|---------------------------|--------------------------------|----------------------------|-------------|-------------|----------|---------|-------------------------|------------|--------|-------------------------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range     | 31/15   | 30/14   | 29/13   | 28/12   | 27/11                     | 26/10                          | 25/9                       | 24/8        | 23/7        | 22/6     | 21/5    | 20/4                    | 19/3       | 18/2   | 17/1                    | 16/0   | All Resets |
| 1000                        | INTCON           | 31:16         |         | _       | _       | _       | ı                         | _                              | _                          | _           | _           | _        | _       | _                       | _          | _      | _                       | SS0    | 0000       |
| 1000                        | INTCON           | 15:0          | _       | FRZ     | _       | MVEC    | _                         |                                | TPC<2:0>                   |             | _           | _        | _       | INT4EP                  | INT3EP     | INT2EP | INT1EP                  | INT0EP | 0000       |
| 1010                        | INTSTAT          | 31:16         |         | _       | _       | _       |                           |                                |                            | _           | _           | _        | _       | _                       | _          |        |                         | 0000   |            |
|                             |                  | 15:0          | _       | _       | _       | _       | _                         |                                | RIPL<2:0>                  |             | _           | _        |         |                         | VEC        | <5:0>  |                         |        | 0000       |
| 1020                        | IPTMR            | 31:16<br>15:0 |         |         |         |         |                           |                                |                            | IPTMR       | <31:0>      |          |         |                         |            |        |                         |        | 0000       |
|                             | .=               | 31:16         | I2C1MIF | I2C1SIF | I2C1BIF | U1TXIF  | U1RXIF                    | U1EIF                          | SPI1RXIF                   | SPI1TXIF    | SPI1EIF     | OC5IF    | IC5IF   | T5IF                    | INT4IF     | OC4IF  | IC4IF                   | T4IF   | 0000       |
| 1030                        | IFS0             | 15:0          | INT3IF  | OC3IF   | IC3IF   | T3IF    | INT2IF                    | OC2IF                          | IC2IF                      | T2IF        | INT1IF      | OC1IF    | IC1IF   | T1IF                    | INT0IF     | CS1IF  | CS0IF                   | CTIF   | 0000       |
| 1040                        | IFS1             | 31:16         |         | _       | _       | _       | -                         | _                              | USBIF                      | FCEIF       | _           | _        | _       | _                       | DMA3IF     | DMA2IF | DMA1IF                  | DMA0IF | 0000       |
| 1040                        | IFST             | 15:0          | RTCCIF  | FSCMIF  | I2C2MIF | I2C2SIF | I2C2BIF                   | U2TXIF                         | U2RXIF                     | U2EIF       | SPI2RXIF    | SPI2TXIF | SPI2EIF | CMP2IF                  | CMP1IF     | PMPIF  | AD1IF                   | CNIF   | 0000       |
| 1060                        | IEC0             | 31:16         | I2C1MIE | I2C1SIE | I2C1BIE | U1TXIE  | U1RXIE                    | U1EIE                          | SPI1RXIE                   | SPI1TXIE    | SPI1EIE     | OC5IE    | IC5IE   | T5IE                    | INT4IE     | OC4IE  | IC4IE                   | T4IE   | 0000       |
| 1000                        | iLoo             | 15:0          | INT3IE  | OC3IE   | IC3IE   | T3IE    | INT2IE                    | OC2IE                          | IC2IE                      | T2IE        | INT1IE      | OC1IE    | IC1IE   | T1IE                    | INT0IE     | CS1IE  | CS0IE                   | CTIE   | 0000       |
| 1070                        | IEC1             | 31:16         | _       | _       | _       | _       | _                         | _                              | USBIE                      | FCEIE       | _           | _        | _       | _                       | DMA3IE     | DMA2IE | DMA1IE                  | DMA0IE | 0000       |
|                             | 0.               | 15:0          | RTCCIE  | FSCMIE  | I2C2MIE | I2C2SIE | I2C2BIE                   | U2TXIE                         | U2RXIE                     | U2EIE       | SPI2RXIE    | SPI2TXIE | SPI2EIE | CMP2IE                  | CMP1IE     | PMPIE  | AD1IE                   | CNIE   | 0000       |
| 1090                        | IPC0             | 31:16         |         |         | _       |         | NT0IP<2:0>                |                                |                            | INT0IS<1:0> |             | _        | _       |                         | CS1IP<2:0> |        |                         | S<1:0> | 0000       |
|                             |                  | 15:0          | _       | _       | _       |         | CS0IP<2:0>                |                                | CS0IS<1:0><br>INT1IS<1:0>  |             | _           | _        | _       |                         | CTIP<2:0>  |        |                         | <1:0>  | 0000       |
| 10A0                        | IPC1             | 31:16         |         |         |         |         | INT1IP<2:0>               |                                | INT 115<1:0><br>IC1IS<1:0> |             |             |          | _       |                         | OC1IP<2:0> | •      | OC1IS<1:0><br>T1IS<1:0> |        | 0000       |
|                             |                  | 15:0<br>31:16 |         |         | _       |         | IC1IP<2:0>                |                                |                            |             |             |          |         | T1IP<2:0><br>OC2IP<2:0> |            |        | 0C2IS<1:0>              |        | 0000       |
| 10B0                        | IPC2             | 15:0          | _       | _       | _       |         | INT2IP<2:0><br>IC2IP<2:0> |                                | INT2IS<1:0>                |             |             |          | _       |                         |            |        |                         |        | 0000       |
|                             |                  | 31:16         |         |         | _       |         | IC2IP<2:0><br>INT3IP<2:0> |                                | IC2IS<1:0><br>INT3IS<1:0>  |             |             |          | _       | T2IP<2:0><br>OC3IP<2:0> |            |        |                         | S<1:0> | 0000       |
| 10C0                        | IPC3             | 15:0          |         |         |         | '       | IC3IP<2:0>                |                                |                            |             |             |          |         |                         | T3IP<2:0>  |        | T3IS                    |        | 0000       |
|                             |                  | 31:16         | _       |         |         |         | INT4IP<2:0>               |                                | IC3IS<1:0><br>INT4IS<1:0>  |             |             |          | _       | T3IP<2:0><br>OC4IP<2:0> |            |        |                         | S<1:0> | 0000       |
| 10D0                        | IPC4             | 15:0          |         | _       | _       |         | IC4IP<2:0>                |                                | IC4IS                      |             | _           | _        | _       |                         | T4IP<2:0>  |        | T4IS                    |        | 0000       |
|                             |                  | 31:16         | _       | _       | _       | ,       | SPI1IP<2:0>               |                                | SPI1IS                     |             | _           | _        | _       |                         | OC5IP<2:0> |        | OC518                   |        | 0000       |
| 10E0                        | IPC5             | 15:0          |         | _       | _       |         | IC5IP<2:0>                |                                | IC5IS                      | <1:0>       | _           | _        | _       |                         | T5IP<2:0>  |        | T5IS                    | <1:0>  | 0000       |
| 4050                        | IDOS             | 31:16         | _       | _       | _       |         | AD1IP<2:0>                |                                | AD1IS                      | S<1:0>      | _           | _        | _       |                         | CNIP<2:0>  |        | CNIS                    | <1:0>  | 0000       |
| 10F0                        | IPC6             | 15:0          | _       | _       | _       |         | I2C1IP<2:0>               |                                | I2C1IS                     | S<1:0>      | _           | _        | _       |                         | U1IP<2:0>  |        | U1IS                    | <1:0>  | 0000       |
| 1100                        | IPC7             | 31:16         | _       | _       | _       |         | SPI2IP<2:0>               | •                              | SPI2IS                     | S<1:0>      | _           | _        | _       | (                       | CMP2IP<2:0 | >      | CMP2I                   | S<1:0> | 0000       |
| 1100                        | IPC/             | 15:0          | _       | _       | _       | C       | MP1IP<2:0                 | >                              | CMP1I                      | S<1:0>      | _           | _        | _       |                         | PMPIP<2:0> | •      | PMPIS                   | S<1:0> | 0000       |
| 1110                        | IPC8             | 31:16         | 1       | -       | _       |         | RTCCIP<2:0                |                                | RTCCI                      | S<1:0>      | -           | -        | _       | ı                       | SCMIP<2:0  | >      | FSCMI                   | S<1:0> | 0000       |
| 1110                        | 11 00            | 15:0          | _       | _       | _       |         | 2C2IP<2:0>                | •                              | 12C2IS                     | S<1:0>      | _           | _        | _       |                         | U2IP<2:0>  |        | U2IS                    | <1:0>  | 0000       |
| 1120                        | IPC9             | 31:16         | _       | _       | _       |         | MA3IP<2:0                 | )> DMA3IS<1:0> — — DMA2IP<2:0> |                            | >           | DMA2IS<1:0> |          | 0000    |                         |            |        |                         |        |            |
| 25                          | 00               | 15:0          | _       | _       | _       |         | MA1IP<2:0                 | >                              | DMA1I                      | DMA1IS<1:0> |             | _        | _       |                         | OMA0IP<2:0 | >      | DMA0I                   | S<1:0> | 0000       |
| 1140                        | IPC11            | 31:16         | _       |         | _       | _       | _                         | _                              | _                          | _           | _           |          | _       | _                       | _          | _      | _                       | _      | 0000       |
| Legend                      |                  | 15:0          | —       | _       |         |         | USBIP<2:0>                |                                | USBIS<br>own in hexad      |             | _           | _        | _       |                         | FCEIP<2:0> |        | FCEIS                   | S<1:0> | 0000       |

x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more

TABLE 4-3: INTERRUPT REGISTERS MAP FOR PIC32MX340F128H, PIC32MX340F256H, PIC32MX340F512H, PIC32MX340F128L, PIC32MX340F256L AND PIC32MX340F512L DEVICES ONLY<sup>(1)</sup>

| SS                          |                  |               |              |             |             |              |                            |              |             | В           | its       |          |           |            |                        |            |            |                |            |
|-----------------------------|------------------|---------------|--------------|-------------|-------------|--------------|----------------------------|--------------|-------------|-------------|-----------|----------|-----------|------------|------------------------|------------|------------|----------------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range     | 31/15        | 30/14       | 29/13       | 28/12        | 27/11                      | 26/10        | 25/9        | 24/8        | 23/7      | 22/6     | 21/5      | 20/4       | 19/3                   | 18/2       | 17/1       | 16/0           | All Resets |
| 1000                        | INTCON           | 31:16         |              | _           | _           | _            | _                          |              | _           | _           | _         | _        | _         | _          | _                      | _          | _          | SS0            | 0000       |
|                             |                  | 15:0          | _            | FRZ         | _           | MVEC         | _                          |              | TPC<2:0>    |             | _         | _        | _         | INT4EP     | INT3EP                 | INT2EP     | INT1EP     | INT0EP         | 0000       |
| 1010                        | INTSTAT          | 31:16         |              |             | _           |              |                            |              |             | _           | _         | _        | _         | _          |                        |            | _          | _              | 0000       |
|                             |                  | 15:0          | _            | _           | _           | _            | — RIPL<2:0>                |              |             |             | _         | _        |           |            | VEC-                   | <5:0>      |            |                | 0000       |
| 1020                        | IPTMR            | 31:16<br>15:0 |              |             |             |              | IPTMR<31:0>                |              |             |             |           |          |           |            | 0000                   |            |            |                |            |
|                             |                  | 31:16         | I2C1MIF      | I2C1SIF     | I2C1BIF     | U1TXIF       | U1RXIF                     | U1EIF        | SPI1RXIF    | SPI1TXIF    | SPI1EIF   | OC5IF    | IC5IF     | T5IF       | INT4IF                 | OC4IF      | IC4IF      | T4IF           | 0000       |
| 1030                        | IFS0             | 15:0          | INT3IF       | OC3IF       | IC3IF       | T3IF         | INT2IF                     | OC2IF        | IC2IF       | T2IF        | INT1IF    | OC1IF    | IC1IF     | T1IF       | INT0IF                 | CS1IF      | CS0IF      | CTIF           | 0000       |
|                             |                  | 31:16         |              | _           | _           | _            | _                          | _            | _           | FCEIF       | _         | _        | _         | _          | DMA3IF                 | DMA2IF     | DMA1IF     | DMA0IF         | 0000       |
| 1040                        | IFS1             | 15:0          | RTCCIF       | FSCMIF      | I2C2MIF     | I2C2SIF      | I2C2BIF                    | U2TXIF       | U2RXIF      | U2EIF       | SPI2RXIF  | SPI2TXIF | SPI2EIF   | CMP2IF     | CMP1IF                 | PMPIF      | AD1IF      | CNIF           | 0000       |
|                             | .=               | 31:16         | I2C1MIE      | I2C1SIE     | I2C1BIE     | U1TXIE       | U1RXIE                     | U1EIE        | SPI1RXIE    | SPI1TXIE    | SPI1EIE   | OC5IE    | IC5IE     | T5IE       | INT4IE                 | OC4IE      | IC4IE      | T4IE           | 0000       |
| 1060                        | IEC0             | 15:0          | INT3IE       | OC3IE       | IC3IE       | T3IE         | INT2IE                     | OC2IE        | IC2IE       | T2IE        | INT1IE    | OC1IE    | IC1IE     | T1IE       | INT0IE                 | CS1IE      | CS0IE      | CTIE           | 0000       |
| 4070                        | 1504             | 31:16         | _            | _           | _           | _            | _                          | _            | _           | FCEIE       | _         | _        | _         | _          | DMA3IE                 | DMA2IE     | DMA1IE     | DMA0IE         | 0000       |
| 1070                        | IEC1             | 15:0          | RTCCIE       | FSCMIE      | I2C2MIE     | _            | _                          | _            | _           | _           | SPI2RXIE  | SPI2TXIE | SPI2EIE   | CMP2IE     | CMP1IE                 | PMPIE      | AD1IE      | CNIE           | 0000       |
| 1090                        | IPC0             | 31:16         | _            | _           | _           |              | INT0IP<2:0>                |              | INTOIS<1:0> |             | _         | _        | _         |            | CS1IP<2:0>             |            | CS1IS<1:0> |                | 0000       |
| 1090                        | IFCU             | 15:0          | -            | -           | _           |              | CS0IP<2:0>                 |              | CS0IS       | S<1:0>      | _         | _        | -         | CTIP<2:0>  |                        |            | CTIS       | <1:0>          | 0000       |
| 10A0                        | IPC1             | 31:16         | _            | _           | _           |              | INT1IP<2:0>                |              | INT1IS<1:0> |             | _         | _        | _         | OC1IP<2:0> |                        | i          | OC1IS<1:0> |                | 0000       |
| 10/10                       | 11 01            | 15:0          | _            | _           | _           |              | IC1IP<2:0>                 |              | IC1IS<1:0>  |             | _         | _        | _         | T1IP<2:0>  |                        |            | T1IS<1:0>  |                | 0000       |
| 10B0                        | IPC2             | 31:16         | _            | _           | _           |              | INT2IP<2:0>                |              | INT2IS<1:0> |             | _         | _        | _         | OC2IP<2:0> |                        | OC2IS<1:0> |            | 0000           |            |
| 1000                        | 11 02            | 15:0          | _            | _           | _           |              | IC2IP<2:0>                 |              | IC2IS<1:0>  |             | T2IP<2:0> |          | T2IP<2:0> |            |                        | <1:0>      | 0000       |                |            |
| 10C0                        | IPC3             | 31:16         | _            | _           | _           |              | INT3IP<2:0>                |              |             | INT3IS<1:0> |           | _        | _         | OC3IP<2:0> |                        | •          | OC3IS<1:0> |                | 0000       |
|                             |                  | 15:0          | _            | _           | _           |              | IC3IP<2:0>                 |              | IC3IS<1     |             | _         | _        | _         | T3IP<2:0>  |                        |            |            | <1:0>          | 0000       |
| 10D0                        | IPC4             | 31:16         | _            |             | _           |              | INT4IP<2:0>                | -            |             | S<1:0>      | _         | _        | _         | OC4IP<2:0> |                        | •          | OC4IS      |                | 0000       |
|                             |                  | 15:0          | _            | _           | _           |              | IC4IP<2:0>                 |              | IC4IS       |             | _         | _        | _         | 7.111 2.10 |                        | T4IS       |            | 0000           |            |
| 10E0                        | IPC5             | 31:16         | _            | _           | _           |              | SPI1IP<2:0>                |              | SPI1IS      |             | _         | _        | _         |            | OC5IP<2:0>             | •          | OC5IS      |                | 0000       |
|                             |                  | 15:0          | _            |             | _           |              | IC5IP<2:0>                 |              | IC5IS       |             | _         | _        |           |            | T5IP<2:0>              |            |            | <1:0>          | 0000       |
| 10F0                        | IPC6             | 31:16<br>15:0 |              | _           | _           |              | AD1IP<2:0>                 |              | AD1IS       |             | _         |          | _         |            | CNIP<2:0><br>U1IP<2:0> |            |            | <1:0><br><1:0> | 0000       |
|                             |                  | 31:16         |              |             |             |              | I2C1IP<2:0><br>SPI2IP<2:0> |              | SPI2IS      |             |           |          |           |            | CMP2IP<2:0             |            | CMP2I      |                | 0000       |
| 1100                        | IPC7             | 15:0          |              |             |             |              | MP1IP<2:0                  | >            | CMP1I       |             |           |          |           |            | PMPIP<2:0>             |            | PMPIS      |                | 0000       |
|                             |                  | 31:16         |              |             | _           |              | RTCCIP<2:0                 |              | RTCCI       |             | _         | _        |           |            | FSCMIP<2:0             |            | FSCMI      |                | 0000       |
| 1110                        | IPC8             | 15:0          | _            |             | _           |              | 12C2IP<2:0>                |              | 12C2IS      |             | _         | _        |           |            | U2IP<2:0>              |            |            | <1:0>          | 0000       |
|                             |                  | 31:16         |              | _           | _           |              | MA3IP<2:0                  |              | DMA3I       |             | _         | _        | _         | -          | DMA2IP<2:0             | >          | DMA2I      |                | 0000       |
| 1120                        | IPC9             | 15:0          | _            | _           | _           |              | MA1IP<2:0                  |              | DMA1I       |             | _         | _        | _         |            | DMA0IP<2:0             |            |            | S<1:0>         | 0000       |
|                             | .=               | 31:16         | _            | _           | _           | _            | _                          | _            | _           | _           | _         | _        | _         | _          | _                      | _          | _          | _              | 0000       |
| 1140                        | IPC11            | 15:0          | _            | _           | _           | _            | _                          | _            | _           | _           | _         | _        | _         |            | FCEIP<2:0>             |            | FCEIS      | S<1:0>         | 0000       |
| Legen                       | d. x =           | unknow        | n value on l | Reset — = I | ınimnlement | ed read as ' | ∩' Reset va                | lues are sho | wn in hexad | ecimal      |           |          |           |            |                        |            |            |                |            |

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

TABLE 4-4: INTERRUPT REGISTERS MAP FOR PIC32MX320F032H, PIC32MXF064H, PIC32MX320F128H AND PIC32MX320F128L DEVICES ONLY<sup>(1)</sup>

| SS                          |                  |               |         |         |         |         |             |        |                   | В        | its                        |          |            |           |            |            |            |        |            |
|-----------------------------|------------------|---------------|---------|---------|---------|---------|-------------|--------|-------------------|----------|----------------------------|----------|------------|-----------|------------|------------|------------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range     | 31/15   | 30/14   | 29/13   | 28/12   | 27/11       | 26/10  | 25/9              | 24/8     | 23/7                       | 22/6     | 21/5       | 20/4      | 19/3       | 18/2       | 17/1       | 16/0   | All Resets |
| 1000                        | INTCON           | 31:16         |         | _       | _       | _       | _           | _      | _                 | _        | _                          | _        | _          | _         | _          | _          | _          | SS0    | 0000       |
| 1000                        | INTOON           | 15:0          | _       | FRZ     | _       | MVEC    | _           |        | TPC<2:0>          |          | -                          | _        | _          | INT4EP    | INT3EP     | INT2EP     | INT1EP     | INT0EP | 0000       |
| 1010                        | INTSTAT          | 31:16         | _       | _       | _       | _       | _           | _      | _                 | _        | _                          | _        | _          | _         | _          | _          | _          | _      | 0000       |
|                             |                  | 15:0          | _       | _       | _       | _       | — RIPL<2:0> |        |                   |          | _                          | _        |            |           | VEC-       | <5:0>      |            |        | 0000       |
| 1020                        | IPTMR            | 31:16<br>15:0 |         |         |         |         | IPTMR<31:0> |        |                   |          |                            |          |            |           | 0000       |            |            |        |            |
| 1020                        | IFS0             | 31:16         | I2C1MIF | I2C1SIF | I2C1BIF | U1TXIF  | U1RXIF      | U1EIF  | SPI1RXIF          | SPI1TXIF | SPI1EIF                    | OC5IF    | IC5IF      | T5IF      | INT4IF     | OC4IF      | IC4IF      | T4IF   | 0000       |
| 1030                        | IFSU             | 15:0          | INT3IF  | OC3IF   | IC3IF   | T3IF    | INT2IF      | OC2IF  | IC2IF             | T2IF     | INT1IF                     | OC1IF    | IC1IF      | T1IF      | INT0IF     | CS1IF      | CS0IF      | CTIF   | 0000       |
| 1040                        | IFS1             | 31:16         | _       | _       | _       | _       | _           | _      | _                 | FCEIF    | _                          | _        | _          | _         | _          | _          | _          | _      | 0000       |
| 1040                        | IFST             | 15:0          | RTCCIF  | FSCMIF  | I2C2MIF | I2C2SIF | I2C2BIF     | U2TXIF | U2RXIF            | U2EIF    | SPI2RXIF                   | SPI2TXIF | SPI2EIF    | CMP2IF    | CMP1IF     | PMPIF      | AD1IF      | CNIF   | 0000       |
| 1060                        | IEC0             | 31:16         | I2C1MIE | I2C1SIE | I2C1BIE | U1TXIE  | U1RXIE      | U1EIE  | SPI1RXIE          | SPI1TXIE | SPI1EIE                    | OC5IE    | IC5IE      | T5IE      | INT4IE     | OC4IE      | IC4IE      | T4IE   | 0000       |
| 1000                        | IECU             | 15:0          | INT3IE  | OC3IE   | IC3IE   | T3IE    | INT2IE      | OC2IE  | IC2IE             | T2IE     | INT1IE                     | OC1IE    | IC1IE      | T1IE      | INT0IE     | CS1IE      | CS0IE      | CTIE   | 0000       |
| 1070                        | IEC1             | 31:16         | _       | _       | _       | _       | _           | _      | _                 | FCEIE    | _                          | _        | _          | _         | _          | _          | _          | _      | 0000       |
| 1070                        |                  | 15:0          | RTCCIE  | FSCMIE  | I2C2MIE | _       | _           | _      | _                 | _        | SPI2RXIE                   | SPI2TXIE | SPI2EIE    | CMP2IE    | CMP1IE     | PMPIE      | AD1IE      | CNIE   | 0000       |
| 1090                        | IPC0             | 31:16         | _       | -       | _       |         | INT0IP<2:0> | •      | INTOIS            | S<1:0>   | _                          | _        | _          |           | CS1IP<2:0> |            | CS1IS      | S<1:0> | 0000       |
| 1090                        | IFCU             | 15:0          | _       | _       | _       |         | CS0IP<2:0>  |        | CS0IS<1:0>        |          | _                          | _        | _          |           | CTIP<2:0>  |            | CTIS       | <1:0>  | 0000       |
| 10A0                        | IPC1             | 31:16         | _       | _       | _       |         | INT1IP<2:0> |        | INT1IS<1:0>       |          | _                          | _        | _          |           | OC1IP<2:0> | •          | OC1IS<1:0> |        | 0000       |
| 10/10                       | 5                | 15:0          | _       | -       | _       |         | IC1IP<2:0>  |        | IC1IS<1:0>        |          | _                          | _        | _          | T1IP<2:0> |            | T1IS<1:0>  |            | 0000   |            |
| 10B0                        | IPC2             | 31:16         | _       | 1       | _       |         | INT2IP<2:0> |        | INT2IS<1:0>       |          | INT2IS<1:0> — — OC2IP<2:0> |          | OC2IP<2:0> |           |            | OC2IS<1:0> |            | 0000   |            |
| 1000                        | 1 02             | 15:0          | _       | 1       | _       |         | IC2IP<2:0>  |        | IC2IS<1:0>        |          | -                          | _        | _          | T2IP<2:0> |            |            | T2IS       | <1:0>  | 0000       |
| 10C0                        | IPC3             | 31:16         | _       | _       | _       |         | INT3IP<2:0> | •      | INT3IS            | S<1:0>   | _                          | _        | _          |           | OC3IP<2:0> | i          | OC318      | S<1:0> | 0000       |
| 1000                        | 11 00            | 15:0          | _       | _       | _       |         | IC3IP<2:0>  |        | IC3IS             | <1:0>    | _                          | _        | _          |           | T3IP<2:0>  |            | T3IS       | <1:0>  | 0000       |
| 10D0                        | IPC4             | 31:16         | _       | _       | _       |         | INT4IP<2:0> | •      | INT4IS            | S<1:0>   | _                          | _        | _          |           | OC4IP<2:0> | •          | OC415      | S<1:0> | 0000       |
| 1000                        | 11 01            | 15:0          | _       | _       | _       |         | IC4IP<2:0>  |        | IC4IS             | <1:0>    | _                          | _        | _          |           | T4IP<2:0>  |            | T4IS       | <1:0>  | 0000       |
| 10E0                        | IPC5             | 31:16         | _       | _       | _       |         | SPI1IP<2:0> |        | SPI1IS            | S<1:0>   | _                          | _        | _          |           | OC5IP<2:0> |            | OC518      | S<1:0> | 0000       |
| 1020                        | 11 00            | 15:0          | _       | _       | _       |         | IC5IP<2:0>  |        |                   | <1:0>    | _                          | _        | _          |           | T5IP<2:0>  |            | T5IS       | <1:0>  | 0000       |
| 10F0                        | IPC6             | 31:16         | _       | _       | _       |         | AD1IP<2:0>  |        | AD1IS             |          | _                          | _        | _          |           | CNIP<2:0>  |            |            | <1:0>  | 0000       |
| 101 0                       | 11 00            | 15:0          | _       | _       | _       |         | I2C1IP<2:0> |        | I2C1IS            | S<1:0>   | _                          | _        | _          |           | U1IP<2:0>  |            | U1IS       | <1:0>  | 0000       |
| 1100                        | IPC7             | 31:16         | _       | _       | _       | ;       | SPI2IP<2:0> | •      | SPI2IS            | S<1:0>   | _                          | _        | _          | (         | CMP2IP<2:0 | >          |            | S<1:0> | 0000       |
|                             | 07               | 15:0          | _       | _       | _       |         | CMP1IP<2:0  |        | CMP1I             |          | _                          | _        | _          |           | PMPIP<2:0> |            |            | S<1:0> | 0000       |
| 1110                        | IPC8             | 31:16         | _       | _       | _       | F       | RTCCIP<2:0: | >      | RTCCI             | S<1:0>   | _                          | _        | _          | F         | SCMIP<2:0  | >          | FSCMI      | S<1:0> | 0000       |
| 1110                        | 11 00            | 15:0          | _       | _       | _       |         | I2C2IP<2:0> |        | 12C2IS            | S<1:0>   | _                          | _        | _          |           | U2IP<2:0>  |            | U2IS       | <1:0>  | 0000       |
| 1140                        | IPC11            | 31:16         | _       | _       | _       | _       | _           | _      | _                 | _        | _                          | _        | _          | _         | _          | _          | _          | _      | 0000       |
| 1170                        |                  | 15:0          | _       | 1       | _       | _       | _           | _      | —<br>own in hexad | _        | 1                          | _        | _          |           | FCEIP<2:0> |            | FCEIS      | S<1:0> | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

| (                  | 9 |
|--------------------|---|
| Ν                  | ٠ |
|                    | 2 |
| -                  | 5 |
| =                  | - |
| É                  | = |
| >                  | ξ |
| 7                  | S |
| Ξ                  | 2 |
| 7                  |   |
| •                  | ) |
| ZO TO MICOCIIID TO | 7 |
| 1001               | 5 |

| sss                         |                  |               |         |         |         |         |                           |        |                 | В      | its      |          |         |             |                         |          |               |        |            |
|-----------------------------|------------------|---------------|---------|---------|---------|---------|---------------------------|--------|-----------------|--------|----------|----------|---------|-------------|-------------------------|----------|---------------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range     | 31/15   | 30/14   | 29/13   | 28/12   | 27/11                     | 26/10  | 25/9            | 24/8   | 23/7     | 22/6     | 21/5    | 20/4        | 19/3                    | 18/2     | 17/1          | 16/0   | All Resets |
| 1000                        | INTCON           | 31:16         | _       |         | _       | _       | _                         | _      | _               | _      | _        | _        | _       | _           | _                       | _        | _             | SS0    | 0000       |
|                             |                  | 15:0          | _       | FRZ     | _       | MVEC    | _                         |        | TPC<2:0>        | 1      |          | _        | _       | INT4EP      | INT3EP                  | INT2EP   | INT1EP        | INT0EP | 0000       |
| 1010                        | INTSTAT          | 31:16<br>15:0 |         |         | _       | _       |                           | _      | RIPL<2:0>       | _      | _        | _        | _       | _           | - VEC                   | <u> </u> | _             | _      | 0000       |
|                             |                  | 31:16         | _       |         | _       | _       |                           |        | KIFL\2.0>       |        | _        | _        |         |             | VEC                     | <0.02    |               |        | 0000       |
| 1020                        | IPTMR            | 15:0          |         |         |         |         |                           |        |                 | IPTMF  | R<31:0>  |          |         |             |                         |          |               |        | 0000       |
| 1000                        | IFS0             | 31:16         | I2C1MIF | I2C1SIF | I2C1BIF | U1TXIF  | U1RXIF                    | U1EIF  | _               |        | _        | OC5IF    | IC5IF   | T5IF        | INT4IF                  | OC4IF    | IC4IF         | T4IF   | 0000       |
| 1030                        | IF50             | 15:0          | INT3IF  | OC3IF   | IC3IF   | T3IF    | INT2IF                    | OC2IF  | IC2IF           | T2IF   | INT1IF   | OC1IF    | IC1IF   | T1IF        | INT0IF                  | CS1IF    | CS0IF         | CTIF   | 0000       |
| 1040                        | IFS1             | 31:16         | _       | -       | _       | _       | _                         | _      | USBIF           | FCEIF  | _        | _        | _       | _           | DMA3IF                  | DMA2IF   | DMA1IF        | DMA0IF | 0000       |
| 1040                        | 11 01            | 15:0          | RTCCIF  | FSCMIF  | I2C2MIF | I2C2SIF | I2C2BIF                   | U2TXIF | U2RXIF          | U2EIF  | SPI2RXIF | SPI2TXIF | SPI2EIF | CMP2IF      | CMP1IF                  | PMPIF    | AD1IF         | CNIF   | 0000       |
| 1060                        | IEC0             | 31:16         | I2C1MIE | I2C1SIE | I2C1BIE | U1TXIE  | U1RXIE                    | U1EIE  | _               | _      | _        | OC5IE    | IC5IE   | T5IE        | INT4IE                  | OC4IE    | IC4IE         | T4IE   | 0000       |
|                             | 00               | 15:0          | INT3IE  | OC3IE   | IC3IE   | T3IE    | INT2IE                    | OC2IE  | IC2IE           | T2IE   | INT1IE   | OC1IE    | IC1IE   | T1IE        | INT0IE                  | CS1IE    | CS0IE         | CTIE   | 0000       |
| 1070                        | IEC1             | 31:16         | _       | 1       | _       | _       | _                         | _      | USBIE           | FCEIE  | _        | _        | _       | _           | DMA3IE                  | DMA2IE   | DMA1IE        | DMA0IE | 0000       |
|                             |                  | 15:0          | RTCCIE  | FSCMIE  | I2C2MIE | I2C2SIE | I2C2BIE                   | U2TXIE | U2RXIE          | U2EIE  | SPI2RXIE | SPI2TXIE | SPI2EIE | CMP2IE      | CMP1IE                  | PMPIE    | AD1IE         | CNIE   | 0000       |
| 1090                        | IPC0             | 31:16         | _       |         | _       |         | INT0IP<2:0>               |        | INTOIS          |        | _        | _        | _       |             | CS1IP<2:0>              |          |               | S<1:0> | 0000       |
|                             |                  | 15:0          |         | _       | _       |         | CS0IP<2:0>                |        | CS0IS           |        | _        | _        | _       |             | CTIP<2:0>               |          |               | <1:0>  | 0000       |
| 10A0                        | IPC1             | 31:16         |         | _       | _       |         | INT1IP<2:0>               | •      | INT1IS          |        |          |          |         |             | OC1IP<2:0>              | •        | OC118         |        | 0000       |
|                             |                  | 15:0          |         |         | _       |         | IC1IP<2:0>                |        | IC1IS           |        |          | _        | _       |             | T1IP<2:0><br>OC2IP<2:0> |          | T1IS<br>OC2IS |        | 0000       |
| 10B0                        | IPC2             | 31:16<br>15:0 |         |         | _       |         | INT2IP<2:0><br>IC2IP<2:0> |        | INT2IS          |        |          |          |         |             | T2IP<2:0>               |          | T2IS          |        | 0000       |
|                             |                  | 31:16         |         | _       |         |         | INT3IP<2:0>               |        | IC2IS<br>INT3IS |        | _        |          | _       |             | OC3IP<2:0>              |          | OC315         | -      | 0000       |
| 10C0                        | IPC3             | 15:0          |         |         | _       |         | IC3IP<2:0>                |        | IC3IS           |        | _        |          |         |             | T3IP<2:0>               |          | T3IS          |        | 0000       |
|                             |                  | 31:16         |         |         |         |         | INT4IP<2:0>               |        | INT4IS          |        |          |          |         |             | OC4IP<2:0>              |          | OC415         |        | 0000       |
| 10D0                        | IPC4             | 15:0          |         |         |         | '       | IC4IP<2:0>                |        | IC4IS           |        |          |          |         |             | T4IP<2:0>               |          | T4IS          |        | 0000       |
|                             |                  | 31:16         |         |         |         | _       | —                         | _      | _               | _      |          |          |         |             | OC5IP<2:0>              |          | OC515         |        | 0000       |
| 10E0                        | IPC5             | 15:0          |         |         | _       |         | IC5IP<2:0>                |        | IC5IS           | <1:0>  | _        | _        | _       |             | T5IP<2:0>               |          | T5IS          |        | 0000       |
|                             | .=               | 31:16         | _       |         | _       |         | AD1IP<2:0>                |        | AD1IS           |        | _        | _        | _       |             | CNIP<2:0>               |          |               | <1:0>  | 0000       |
| 10F0                        | IPC6             | 15:0          | _       | _       | _       |         | I2C1IP<2:0>               | •      | I2C1IS          | S<1:0> | _        | _        | _       |             | U1IP<2:0>               |          | U1IS          | <1:0>  | 0000       |
| 4400                        | 1007             | 31:16         | _       | _       | _       | ,       | SPI2IP<2:0>               |        | SPI2IS          | S<1:0> | _        | _        | _       | (           | CMP2IP<2:0              | >        | CMP2I         | S<1:0> | 0000       |
| 1100                        | IPC7             | 15:0          | _       |         | _       | (       | MP1IP<2:0                 | >      | CMP1I           | S<1:0> | _        | _        | _       |             | PMPIP<2:0>              | •        | PMPIS         | S<1:0> | 0000       |
| 1110                        | IPC8             | 31:16         | _       |         | _       | F       | RTCCIP<2:0                | >      | RTCCI           | S<1:0> | _        | _        | _       | F           | SCMIP<2:0               | >        | FSCMI         | S<1:0> | 0000       |
| 1110                        | IPU8             | 15:0          | _       | ı       | _       |         | I2C2IP<2:0>               |        | 12C2IS          | S<1:0> | _        | -        | -       |             | U2IP<2:0>               |          | U2IS          | <1:0>  | 0000       |
| 1120                        | IPC9             | 31:16         | _       | -       | _       |         | DMA3IP<2:0>               |        |                 | S<1:0> | _        | _        | _       | DMA2IP<2:0> |                         |          | DMA2I         | S<1:0> | 0000       |
| 1120                        | 11 (3            | 15:0          | _       | -       | _       |         | DMA1IP<2:0>               |        |                 | S<1:0> | _        | _        | _       | DMA0IP<2:0> |                         |          | DMA0I         | S<1:0> | 0000       |
| 1140                        | IPC11            | 31:16         |         | _       | _       | _       | _                         | _      | _               | _      | _        | _        | _       |             |                         | _        | _             |        | 0000       |
| 1170                        | "                | 15:0          |         | _       | _       |         | USBIP<2:0>                |        | USBIS           | S<1:0> | _        | _        | _       |             | FCEIP<2:0>              |          | FCEIS         | S<1:0> | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

All registers in this table have corresponding CLR, SET, and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8, and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more

| DS               |
|------------------|
| 6114             |
| <del>1</del> 36- |
| oage             |
| 53               |

|            | (4)                                                                        |
|------------|----------------------------------------------------------------------------|
| TABLE 1.6. | INTERRUPT REGISTERS MAP FOR THE PIC32MX420F032H DEVICE ONLY <sup>(1)</sup> |
| IABLE 4-b: | INTERRUPT REGISTERS WAP FUR THE PIC32WX42UFU32H DEVICE UNLT                |

| SS                          |                  |               |              | Bits 9  |         |                                                                                                                                                                                                                                                      |                                                           |        |           |        |          |          |         |                       |            |        |           |        |            |
|-----------------------------|------------------|---------------|--------------|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------|-----------|--------|----------|----------|---------|-----------------------|------------|--------|-----------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range     | 31/15        | 30/14   | 29/13   | 28/12                                                                                                                                                                                                                                                | 27/11                                                     | 26/10  | 25/9      | 24/8   | 23/7     | 22/6     | 21/5    | 20/4                  | 19/3       | 18/2   | 17/1      | 16/0   | All Resets |
| 1000                        | INTCON           | 31:16         | _            | 1       | _       | _                                                                                                                                                                                                                                                    | _                                                         | _      | _         | _      | _        | _        | _       | _                     | _          | _      | _         | SS0    | 0000       |
| 1000                        | INTOON           | 15:0          | _            | FRZ     | _       | MVEC                                                                                                                                                                                                                                                 | _                                                         |        | TPC<2:0>  |        | _        | _        | _       | INT4EP                | INT3EP     | INT2EP | INT1EP    | INT0EP | 0000       |
| 1010                        | INTSTAT          | 31:16         | _            | _       | _       | _                                                                                                                                                                                                                                                    | _                                                         | _      | _         | _      | _        | _        | _       | _                     | _          | _      | _         | _      | 0000       |
| 1010                        |                  | 15:0          | _            | _       | _       | _                                                                                                                                                                                                                                                    | _                                                         |        | RIPL<2:0> |        | _        | _        |         |                       | VEC        | <5:0>  |           |        | 0000       |
| 1020                        | IPTMR            | 31:16<br>15:0 |              |         |         |                                                                                                                                                                                                                                                      |                                                           |        |           | IPTMF  | R<31:0>  |          |         |                       |            |        |           |        | 0000       |
| 4000                        | IFOO             | 31:16         | I2C1MIF      | I2C1SIF | I2C1BIF | U1TXIF                                                                                                                                                                                                                                               | U1RXIF U1EIF OC5IF IC5IF T5IF INT4IF OC4IF IC4IF T4IF 000 |        |           |        |          |          |         | 0000                  |            |        |           |        |            |
| 1030                        | IFS0             | 15:0          | INT3IF       | OC3IF   | IC3IF   | T3IF                                                                                                                                                                                                                                                 | INT2IF                                                    | OC2IF  | IC2IF     | T2IF   | INT1IF   | OC1IF    | IC1IF   | T1IF                  | INT0IF     | CS1IF  | CS0IF     | CTIF   | 0000       |
| 1010                        | IFS1             | 31:16         | _            | 1       | _       | _                                                                                                                                                                                                                                                    | _                                                         | -      | USBIF     | FCEIF  | _        | _        | _       | _                     | _          | _      | _         | _      | 0000       |
| 1040                        | IFST             | 15:0          | RTCCIF       | FSCMIF  | I2C2MIF | I2C2SIF                                                                                                                                                                                                                                              | I2C2BIF                                                   | U2TXIF | U2RXIF    | U2EIF  | SPI2RXIF | SPI2TXIF | SPI2EIF | CMP2IF                | CMP1IF     | PMPIF  | AD1IF     | CNIF   | 0000       |
| 1000                        | IEC0             | 31:16         | I2C1MIE      | I2C1SIE | I2C1BIE | U1TXIE                                                                                                                                                                                                                                               | U1RXIE                                                    | U1EIE  | _         | _      | _        | OC5IE    | IC5IE   | T5IE                  | INT4IE     | OC4IE  | IC4IE     | T4IE   | 0000       |
| 1060                        | IECU             | 15:0          | INT3IE       | OC3IE   | IC3IE   | T3IE                                                                                                                                                                                                                                                 | INT2IE                                                    | OC2IE  | IC2IE     | T2IE   | INT1IE   | OC1IE    | IC1IE   | T1IE                  | INT0IE     | CS1IE  | CS0IE     | CTIE   | 0000       |
| 4070                        | IEC4             | 31:16         | _            | -       | _       | _                                                                                                                                                                                                                                                    | _                                                         | _      | USBIE     | FCEIE  | _        | _        | _       |                       | _          | _      | _         | _      | 0000       |
| 1070                        | IEC1             | 15:0          | RTCCIE       | FSCMIE  | I2C2MIE | I2C2SIE                                                                                                                                                                                                                                              | I2C2BIE                                                   | U2TXIE | U2RXIE    | U2EIE  | SPI2RXIE | SPI2TXIE | SPI2EIE | CMP2IE                | CMP1IE     | PMPIE  | AD1IE     | CNIE   | 0000       |
| 1090                        | IPC0             | 31:16         | _            | _       | _       |                                                                                                                                                                                                                                                      | INT0IP<2:0>                                               |        | INTOIS    | S<1:0> | _        | _        | _       |                       | CS1IP<2:0> |        | CS1IS     | S<1:0> | 0000       |
| 1090                        | IPCU             | 15:0          | _            | _       | _       |                                                                                                                                                                                                                                                      | CS0IP<2:0>                                                |        | CS0IS     | S<1:0> | _        | _        | _       |                       | CTIP<2:0>  |        | CTIS      | <1:0>  | 0000       |
| 10A0                        | IPC1             | 31:16         | _            | _       | _       |                                                                                                                                                                                                                                                      | INT1IP<2:0>                                               | •      | INT1IS    | S<1:0> | _        | _        | _       |                       | OC1IP<2:0> | •      | OC118     | S<1:0> | 0000       |
| TUAU                        | IFCI             | 15:0          | _            | _       | _       |                                                                                                                                                                                                                                                      | IC1IP<2:0>                                                |        | IC1IS     | <1:0>  | _        | _        | _       |                       | T1IP<2:0>  |        | T1IS<1:0> |        | 0000       |
| 10B0                        | IPC2             | 31:16         | _            | _       | _       |                                                                                                                                                                                                                                                      | INT2IP<2:0>                                               | •      | INT2IS    | S<1:0> | _        | _        | _       |                       | OC2IP<2:0> | •      | OC2IS     | S<1:0> | 0000       |
| 1060                        | IPC2             | 15:0          | _            | _       | _       |                                                                                                                                                                                                                                                      | IC2IP<2:0>                                                |        | IC2IS     | <1:0>  | _        | _        | _       |                       | T2IP<2:0>  |        | T2IS      | <1:0>  | 0000       |
| 10C0                        | IPC3             | 31:16         | _            | _       | _       |                                                                                                                                                                                                                                                      | INT3IP<2:0>                                               | •      | INT3IS    | S<1:0> | _        | _        | _       |                       | OC3IP<2:0> | •      | OC318     | S<1:0> | 0000       |
| 1000                        | IFGS             | 15:0          | _            | _       | _       |                                                                                                                                                                                                                                                      | IC3IP<2:0>                                                |        | IC3IS     | <1:0>  | _        | _        | _       |                       | T3IP<2:0>  |        | T3IS      | <1:0>  | 0000       |
| 10D0                        | IPC4             | 31:16         | _            | -       | _       |                                                                                                                                                                                                                                                      | INT4IP<2:0>                                               | •      | INT4IS    | S<1:0> | _        | _        | _       |                       | OC4IP<2:0> | •      | OC4IS     | S<1:0> | 0000       |
| 1000                        | 11 04            | 15:0          |              | 1       | _       |                                                                                                                                                                                                                                                      | IC4IP<2:0>                                                |        | IC4IS     | <1:0>  | _        | _        | _       |                       | T4IP<2:0>  |        | T4IS      | <1:0>  | 0000       |
| 10E0                        | IPC5             | 31:16         | 1            | 1       | _       | _                                                                                                                                                                                                                                                    | -                                                         | I      | _         | _      | _        | _        | _       |                       | OC5IP<2:0> |        | OC518     | S<1:0> | 0000       |
| IOEO                        | IFCS             | 15:0          | _            | -       | _       |                                                                                                                                                                                                                                                      | IC5IP<2:0>                                                |        | IC5IS     | <1:0>  | _        | _        | _       |                       | T5IP<2:0>  |        | T5IS      | <1:0>  | 0000       |
| 10F0                        | IPC6             | 31:16         |              | 1       | _       |                                                                                                                                                                                                                                                      | AD1IP<2:0>                                                |        |           | S<1:0> | _        | _        | _       |                       | CNIP<2:0>  |        | CNIS      | <1:0>  | 0000       |
| 101 0                       | 11 00            | 15:0          | 1            | 1       | _       |                                                                                                                                                                                                                                                      | I2C1IP<2:0>                                               |        | I2C1IS    | S<1:0> | _        | _        | _       |                       | U1IP<2:0>  |        | U1IS      | <1:0>  | 0000       |
| 1100                        | IPC7             | 31:16         | -            | I       | _       | Ţ                                                                                                                                                                                                                                                    | SPI2IP<2:0>                                               |        | SPI2IS    | S<1:0> | _        | _        | _       | (                     | CMP2IP<2:0 | >      | CMP2I     | S<1:0> | 0000       |
| 1100                        | 11 07            | 15:0          |              | 1       | _       | C                                                                                                                                                                                                                                                    | MP1IP<2:0                                                 | >      | CMP1I     | S<1:0> | _        | _        | _       | PMPIP<2:0> PMPIS<1:0> |            |        | 0000      |        |            |
| 1110                        | IPC8             | 31:16         | _            | 1       | _       | F                                                                                                                                                                                                                                                    | RTCCIP<2:0:                                               | >      | RTCCI     | S<1:0> | _        | _        | _       | F                     | SCMIP<2:0  | >      | FSCMI     | S<1:0> | 0000       |
| 1110                        | IFCO             | 15:0          | _            | _       | _       |                                                                                                                                                                                                                                                      | I2C2IP<2:0>                                               |        | 12C2IS    | S<1:0> | _        | _        | _       |                       | U2IP<2:0>  |        | U2IS      | <1:0>  | 0000       |
| 1140                        | IPC11            | 31:16         | _            | -       | _       | _                                                                                                                                                                                                                                                    |                                                           | _      | _         | _      | _        | _        | _       |                       | _          | _      |           | _      | 0000       |
| 1140                        | 1. v =           | 15:0          | m value on l | _       | _       | USBIP<2:0>         USBIS<1:0>         —         —         FCEIP<2:0>         FCEIS<1:0>         000           d. read as '0'. Reset values are shown in hexadesimal.         —         —         —         FCEIP<2:0>         FCEIS<1:0>         000 |                                                           |        |           |        |          | 0000     |         |                       |            |        |           |        |            |

x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information. Note 1:

TIMER1-5 REGISTERS MAP(1) **TABLE 4-7:** 

| Big   Big  | sse                       |                  |           |       |       |       |       |       |       |      | В    | its    |      |            |        |      |       |      |      |            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|--------|------|------------|--------|------|-------|------|------|------------|
| 000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Virtual Addre<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7   | 22/6 | 21/5       | 20/4   | 19/3 | 18/2  | 17/1 | 16/0 | All Resets |
| 150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           | T1CON            | 31:16     | _     | _     | _     | _     | -     |       |      | ı    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| 0610   TMR1   15.0   TMR1    | 0000                      | TICON            | 15:0      | ON    | FRZ   | SIDL  | TWDIS | TWIP  | I     | I    | 1    | TGATE  | _    | TCKPS      | S<1:0> | _    | TSYNC | TCS  | _    | 0000       |
| 150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0610                      | TMR1             | 31:16     | _     | _     | _     | _     | 1     | 1     | 1    | 1    | _      | _    | _          | 1      | _    | _     | _    | _    | 0000       |
| PRI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0010                      | TIVIIXT          | 15:0      |       |       |       |       |       |       |      | TMR1 | <15:0> |      |            |        |      |       |      |      | 0000       |
| 150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0620                      | DD1              | 31:16     | _     | _     | _     | _     | 1     | I     | I    | 1    | _      | _    | _          | 1      | _    | _     | _    | _    | 0000       |
| 12CON   15:0   ON   FRZ   SIDL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0020                      | FKI              | 15:0      |       |       |       |       |       |       |      | PR1< | 15:0>  |      |            |        |      |       |      |      | FFFF       |
| 150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0800                      | Tacon            | 31:16     | _     | _     | _     | _     | -     | -     | -    | 1    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| TMR2   15:0   TMR2   15:0   TMR2   15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0000                      | 12001            | 15:0      | ON    | FRZ   | SIDL  | _     | _     | -     | -    | -    | TGATE  |      | TCKPS<2:0> | •      | T32  | _     | TCS  | _    | 0000       |
| 150                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0910                      | TMD2             | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| PR2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0610                      | TIVIRZ           | 15:0      |       |       |       |       |       |       |      | TMR2 | <15:0> |      |            |        |      |       |      |      | 0000       |
| 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0020                      | DD2              | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| Table   Tabl | 0820                      | PRZ              | 15:0      |       | •     |       |       |       |       |      | PR2< | 15:0>  | •    |            |        | •    |       | •    | •    | FFFF       |
| 15.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0400                      | Tacon            | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| 0A10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | UAUU                      | TSCON            | 15:0      | ON    | FRZ   | SIDL  | _     | _     | _     | _    | _    | TGATE  |      | TCKPS<2:0> | ,      | _    | _     | TCS  | _    | 0000       |
| 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0410                      | TMD2             | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| 0A20 PR3   15:0   PR3<15:0>   FFFF   0C00 T4CON   15:0   ON   FRZ   SIDL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | UATU                      | TIVIR3           | 15:0      |       |       |       |       |       |       |      | TMR3 | <15:0> | •    |            |        | •    | •     | •    |      | 0000       |
| 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0.4.00                    | DDO              | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| 0C00   T4CON   15:0   ON   FRZ   SIDL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0A20                      | PR3              | 15:0      |       |       |       |       |       |       |      | PR3< | 15:0>  |      |            |        |      |       |      |      | FFFF       |
| 15:0 ON FRZ SIDL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0000                      | TACON            | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| 0C10         TMR4         15:0         TMR4         15:0         0000           0C20         PR4         31:16         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0000                      | 14CON            | 15:0      | ON    | FRZ   | SIDL  | _     | _     | 1     | 1    | -    | TGATE  |      | TCKPS<2:0> | •      | T32  | _     | TCS  | _    | 0000       |
| 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0010                      | TMD4             | 31:16     | _     | _     | _     | _     | _     | -     | -    | -    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| OC20         PR4         15:0         PR4<15:0>         FFFF           0E00         T5CON         31:16         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0010                      | TIVIK4           | 15:0      |       | •     |       |       |       |       |      | TMR4 | <15:0> | •    |            |        | •    |       | •    | •    | 0000       |
| 15:0   PR4<15:0>   FFFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0000                      | DD4              | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| 0E00 T5CON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0020                      | PR4              | 15:0      |       |       |       |       |       |       |      | PR4< | 15:0>  |      |            |        |      |       |      |      | FFFF       |
| 15:0 ON FRZ SIDL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0500                      | TEOON            | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| 0E10 TMR5   15:0   TMR5<15:0>   0000     0F20   PR5   31:16   -   -   -   -   -   -   -   -   0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0E00                      | 15CON            | 15:0      | ON    | FRZ   | SIDL  | _     | _     | _     | _    |      | TGATE  |      | TCKPS<2:0> | ,      | _    | _     | TCS  | _    | 0000       |
| 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0540                      | TMD5             | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
| 0F20   PR5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | UE10                      | IMR5             | 15:0      |       |       |       |       |       |       |      | TMR5 | <15:0> |      |            |        |      |       |      |      | 0000       |
| 0E20 PR5 15:0 PR5<15:0> FFFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0505                      | 225              | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _      | _    | _          | _      | _    | _     | _    | _    | 0000       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0E20                      | PR5              | 15:0      |       |       |       |       |       |       |      | PR5< | 15:0>  |      |            |        |      |       |      | 1    |            |

x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more

| TABLE 4-8: INP | UT CAPTURE1-5 | REGISTERS MAP |
|----------------|---------------|---------------|
|----------------|---------------|---------------|

| SSe                         |                       |               |       |          |       |       |       |       |       | В      | its                 |      |      |      |       |      |          |      |            |
|-----------------------------|-----------------------|---------------|-------|----------|-------|-------|-------|-------|-------|--------|---------------------|------|------|------|-------|------|----------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name      | Bit Range     | 31/15 | 30/14    | 29/13 | 28/12 | 27/11 | 26/10 | 25/9  | 24/8   | 23/7                | 22/6 | 21/5 | 20/4 | 19/3  | 18/2 | 17/1     | 16/0 | All Resets |
| 2000                        | IC1CON <sup>(1)</sup> | 31:16         | _     | _        | _     | _     | _     | _     | _     | _      | _                   | _    | _    |      | _     | _    | _        | _    | 0000       |
| 2000                        | 1010011               | 15:0          | ON    | FRZ      | SIDL  | _     | _     | _     | FEDGE | C32    | ICTMR               | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0> |      | 0000       |
| 2010                        | IC1BUF                | 31:16<br>15:0 |       |          |       |       |       |       |       | IC1BUF | =<31:0>             |      |      |      |       |      |          |      | xxxx       |
| 2200                        | IC2CON <sup>(1)</sup> | 31:16         | _     | _        | _     | _     | _     | _     | _     | _      | _                   | _    | _    | _    | _     | _    | _        | _    | 0000       |
| 2200                        | IC2CON**              | 15:0          | ON    | FRZ      | SIDL  | _     | _     | _     | FEDGE | C32    | ICTMR               | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0> |      | 0000       |
| 2210                        | IC2BUF                | 31:16<br>15:0 |       |          |       |       |       |       |       | IC2BUF | <del>-</del> <31:0> |      |      |      |       |      |          |      | xxxx       |
| 2400                        | IC3CON <sup>(1)</sup> | 31:16         | _     | _        | _     | _     | _     | _     | _     | _      | _                   | _    | _    | _    | _     | _    | _        | _    | 0000       |
| 2400                        | IC3CON,               | 15:0          | ON    | FRZ      | SIDL  | _     | _     | _     | FEDGE | C32    | ICTMR               | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0> |      | 0000       |
| 2410                        | IC3BUF                | 31:16<br>15:0 |       |          |       |       |       |       |       | IC3BUF | <del>-</del> <31:0> |      |      |      |       |      |          |      | xxxx       |
| 2600                        | IC4CON <sup>(1)</sup> | 31:16         | _     | _        | _     | _     | _     | _     | _     | _      | _                   | _    | _    | _    | _     | _    | _        | _    | 0000       |
| 2000                        | IC4CON 7              | 15:0          | ON    | FRZ      | SIDL  | _     | _     | _     | FEDGE | C32    | ICTMR               | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0> |      | 0000       |
| 2610                        | IC4BUF                | 31:16<br>15:0 |       |          |       |       |       |       |       | IC4BUF | <31:0>              |      |      |      |       |      |          |      | xxxx       |
| 0000                        | 105001(1)             | 31:16         | _     | _        | _     | _     | _     | _     | _     | _      | _                   | _    | _    | _    | _     | _    | _        | _    | 0000       |
| 2800                        | IC5CON <sup>(1)</sup> | 15:0          | ON    | FRZ      | SIDL  | _     | _     | _     | FEDGE | C32    | ICTMR               | ICI< | 1:0> | ICOV | ICBNE |      | ICM<2:0> |      | 0000       |
| 2810                        | IC5BUF                | 31:16<br>15:0 |       |          |       |       |       |       |       | IC5BUF | <31:0>              |      |      |      |       |      |          |      | xxxx       |
| Logono                      |                       |               |       | ocot - u |       |       |       |       |       |        |                     |      |      |      |       |      |          |      |            |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV Registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

| <b>TABLE 4-9</b> : | OUTPUT COMPARE1-5 REGISTERS MAP(1) |
|--------------------|------------------------------------|
|--------------------|------------------------------------|

| SSS                         |                  |               |       |       |       |                   |              |       |      | Bi     | ts      |      |      |       |        |      |          |      |            |
|-----------------------------|------------------|---------------|-------|-------|-------|-------------------|--------------|-------|------|--------|---------|------|------|-------|--------|------|----------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range     | 31/15 | 30/14 | 29/13 | 28/12             | 27/11        | 26/10 | 25/9 | 24/8   | 23/7    | 22/6 | 21/5 | 20/4  | 19/3   | 18/2 | 17/1     | 16/0 | All Resets |
|                             | OC1CON           | 31:16         | _     | _     | _     | _                 | _            | -     | -    | _      |         | -    | _    | _     | _      |      | _        | _    | 0000       |
| 0000                        | 0010011          | 15:0          | ON    | FRZ   | SIDL  | _                 | _            | -     | -    | _      | _       | -    | OC32 | OCFLT | OCTSEL |      | OCM<2:0> |      | 0000       |
| 3010                        | OC1R             | 31:16         |       |       |       |                   |              |       |      | OC1R   | <31.0>  |      |      |       |        |      |          |      | xxxx       |
| 0010                        |                  | 15:0          |       |       |       |                   |              |       |      | 00111  | -01.0-  |      |      |       |        |      |          |      | xxxx       |
| 3020                        | OC1RS            | 31:16         |       |       |       |                   |              |       |      | OC1RS  | :<31·0> |      |      |       |        |      |          |      | xxxx       |
| 3020                        | OOIIIO           | 15:0          |       |       |       |                   |              |       |      | 001110 | 7-01.05 |      |      |       |        |      |          |      | xxxx       |
| 3200                        | OC2CON           | 31:16         | _     | _     | _     | _                 | _            | _     | _    | _      | _       | _    | _    | _     | _      | _    | _        | _    | 0000       |
| 0200                        |                  | 15:0          | ON    | FRZ   | SIDL  | _                 | _            | _     | _    | _      | _       | _    | OC32 | OCFLT | OCTSEL |      | OCM<2:0> |      | 0000       |
| 3210                        | OC2R             | 31:16         |       |       |       |                   |              |       |      | OC2R   | <31:0>  |      |      |       |        |      |          |      | xxxx       |
| 02.0                        | 002.1            | 15:0          |       |       |       |                   |              |       |      | 002.1  | 01.0    |      |      |       |        |      |          |      | xxxx       |
| 3220                        | OC2RS            | 31:16         |       |       |       |                   |              |       |      | OC2RS  | S<31·0> |      |      |       |        |      |          |      | xxxx       |
| 0220                        |                  | 15:0          |       |       |       |                   |              |       |      |        |         |      | 1    |       |        |      |          |      | xxxx       |
| 3400                        | OC3CON           | 31:16         | _     | _     | _     | _                 | _            | -     | 1    | _      | -       | 1    | _    | _     | _      | -    | _        | _    | 0000       |
|                             |                  | 15:0          | ON    | FRZ   | SIDL  | _                 | _            |       |      | _      | _       |      | OC32 | OCFLT | OCTSEL |      | OCM<2:0> |      | 0000       |
| 3410                        | OC3R             | 31:16         |       |       |       |                   |              |       |      | OC3R   | <31:0>  |      |      |       |        |      |          |      | XXXX       |
|                             |                  | 15:0          |       |       |       |                   |              |       |      |        |         |      |      |       |        |      |          |      | xxxx       |
| 3420                        | OC3RS            | 31:16<br>15:0 |       |       |       |                   |              |       |      | OC3RS  | <31:0>  |      |      |       |        |      |          |      | xxxx       |
|                             |                  | 31:16         | _     | _     | _     | _                 | _            | _     | _    | _      | _       | _    | _    | _     | _      | _    | _        |      | 0000       |
| 3600                        | OC4CON           | 15:0          | ON    | FRZ   | SIDL  | _                 | _            | _     | _    | _      | _       | _    | OC32 | OCFLT | OCTSEL |      | OCM<2:0> |      | 0000       |
|                             |                  | 31:16         | 011   | 1112  | OIDE  |                   |              |       |      |        |         |      | 0002 | OOLE  | OUTOLL |      | 00W-2.0- |      | xxxx       |
| 3610                        | OC4R             | 15:0          |       |       |       |                   |              |       |      | OC4R   | <31:0>  |      |      |       |        |      |          |      | xxxx       |
|                             |                  | 31:16         |       |       |       |                   |              |       |      |        |         |      |      |       |        |      |          |      | xxxx       |
| 3620                        | OC4RS            | 15:0          |       |       |       |                   |              |       |      | OC4RS  | <31:0>  |      |      |       |        |      |          |      | xxxx       |
|                             |                  | 31:16         | _     | _     | _     | _                 | _            | _     | _    | _      | _       | _    | _    | _     | _      | _    | _        | _    | 0000       |
| 3800                        | OC5CON           | 15:0          | ON    | FRZ   | SIDL  | _                 | _            | _     | _    | _      | _       | _    | OC32 | OCFLT | OCTSEL |      | OCM<2:0> |      | 0000       |
|                             |                  | 31:16         |       | ļ.    | I     |                   |              |       |      |        |         |      |      | I     |        |      |          |      | xxxx       |
| 3810                        | OC5R             | 15:0          |       |       |       |                   |              |       |      | OC5R   | <31:0>  |      |      |       |        |      |          |      | xxxx       |
| 2005                        | 00506            | 31:16         |       |       |       |                   |              |       |      | 005-0  |         |      |      |       |        |      |          |      | xxxx       |
| 3820                        | OC5RS            | 15:0          |       |       |       |                   |              |       |      | OC5RS  | s<31:0> |      |      |       |        |      |          |      | xxxx       |
| Legen                       | d                |               |       | D4 -  |       | 4 a d a a a d a a | '0' Reset va |       |      | امماما |         |      |      |       |        |      |          |      | 1          |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

| TAB | LE 4-10: | : 12 | 2C1-2 REGISTERS MAP <sup>(1)</sup> |
|-----|----------|------|------------------------------------|
|     |          |      |                                    |

| sse                         |                  |               |         |        |       |        |        |       |        | В     | its   |        |         |         |          |      |      |      |            |
|-----------------------------|------------------|---------------|---------|--------|-------|--------|--------|-------|--------|-------|-------|--------|---------|---------|----------|------|------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range     | 31/15   | 30/14  | 29/13 | 28/12  | 27/11  | 26/10 | 25/9   | 24/8  | 23/7  | 22/6   | 21/5    | 20/4    | 19/3     | 18/2 | 17/1 | 16/0 | All Resets |
| 5000                        | I2C1CON          | 31:16         | _       | _      | _     | _      | _      | _     | _      | _     | _     | _      | _       | _       | _        | _    | _    | _    | 0000       |
| 3000                        | 12010014         | 15:0          | ON      | FRZ    | SIDL  | SCLREL | STRICT | A10M  | DISSLW | SMEN  | GCEN  | STREN  | ACKDT   | ACKEN   | RCEN     | PEN  | RSEN | SEN  | 0000       |
| 5010                        | I2C1STAT         | 31:16         | _       | _      |       | _      | 1      | _     | _      | 1     | _     | _      | _       | _       | _        | _    | _    | -    | 0000       |
| 3010                        | 12010171         | 15:0          | ACKSTAT | TRSTAT | _     | _      | _      | BCL   | GCSTAT | ADD10 | IWCOL | I2COV  | D/A     | Р       | S        | R/W  | RBF  | TBF  | 0000       |
| 5020                        | I2C1ADD          | 31:16<br>15:0 | _       | _      | 1     | _      | 1      | _     | _      | 1     | _     |        | _       | _       | _        | _    | _    | -    | 0000       |
|                             |                  |               | _       | _      | -     | _      | 1      | _     |        |       |       |        | ADD     | <9:0>   |          |      |      |      | 0000       |
| 5030                        | I2C1MSK          | 31:16         | _       | _      | 1     | _      | 1      | _     | _      | 1     | _     | _      | _       | _       | _        | _    | _    | 1    | 0000       |
| 3030                        | 12C TIVISK       | 15:0          | _       | _      |       | _      | 1      | _     |        |       |       |        | MSK     | <9:0>   |          |      |      |      | 0000       |
| 5040                        | I2C1BRG          | 31:16         | _       | _      | 1     | _      | 1      | _     | _      | 1     | _     | _      | _       | _       | _        | _    | _    | _    | 0000       |
|                             | 120 1010         | 15:0          | _       | _      | _     | _      |        |       |        |       |       | I2C1BR | G<11:0> |         |          |      |      |      | 0000       |
| 5050                        | I2C1TRN          | 31:16         | _       | _      | _     | _      | _      | _     | _      | _     | _     | _      | _       | _       | _        | _    | _    | _    | 0000       |
| 3030                        | IZCTIKN          | 15:0          | _       | _      | -     | _      | _      | _     | _      | _     |       |        |         | I2CT1DA | ATA<7:0> |      |      |      | 0000       |
| 5260                        | I2C1RCV          | 31:16         | _       | _      | _     | _      | _      | _     | _      | _     | _     | _      | _       | _       | _        | _    | _    | _    | 0000       |
| 3200                        | IZCTROV          | 15:0          | _       | _      |       | _      | 1      | _     | _      | -     |       |        |         | I2CR1DA | ATA<7:0> |      |      |      | 0000       |
| 5200                        | I2C2CON          | 31:16         | _       | _      | -     | _      | 1      | _     | _      | -     | _     | _      | _       | _       | _        | _    | _    | -    | 0000       |
| 5200                        | 12020014         | 15:0          | ON      | FRZ    | SIDL  | SCLREL | STRICT | A10M  | DISSLW | SMEN  | GCEN  | STREN  | ACKDT   | ACKEN   | RCEN     | PEN  | RSEN | SEN  | 0000       |
| 5210                        | I2C2STAT         | 31:16         | _       | _      |       | _      | 1      | _     | _      | 1     | _     | _      | _       | _       | _        | _    | _    | -    | 0000       |
| 3210                        | 12025 TAT        | 15:0          | ACKSTAT | TRSTAT | -     | _      | 1      | BCL   | GCSTAT | ADD10 | IWCOL | I2COV  | D/A     | Р       | S        | R/W  | RBF  | TBF  | 0000       |
| 5220                        | I2C2ADD          | 31:16         | _       | _      | 1     | _      | 1      | _     | _      | 1     | _     | _      | _       | _       | _        | _    | _    | 1    | 0000       |
| 3220                        | 1202700          | 15:0          | _       | _      | 1     | _      | 1      | _     |        |       |       |        | ADD     | <9:0>   |          |      |      |      | 0000       |
| 5230                        | I2C2MSK          | 31:16         | _       | _      | 1     | _      | 1      | _     | _      | 1     | _     | _      | _       | _       | _        | _    | _    | _    | 0000       |
| 5250                        | IZOZINOR         | 15:0          | _       | _      | -     | _      | 1      | _     |        |       |       |        | MSK     | <9:0>   |          |      |      |      | 0000       |
| 5240                        | I2C2BRG          | 31:16         | _       | _      | 1     | _      | 1      | _     |        | 1     | _     | _      | _       | _       | _        | _    | _    | 1    | 0000       |
|                             | 1202010          | 15:0          | _       | _      | 1     | _      |        |       |        |       |       | I2C2BR | G<11:0> |         |          |      |      |      | 0000       |
| 5250                        | I2C2TRN          | 31:16         | _       | _      | _     | _      | _      | _     | _      | _     | _     | _      | _       | _       | _        | _    |      |      | 0000       |
| 3230                        | 1202 I NIN       | 15:0          | _       | _      | _     | _      | _      | _     | _      | _     |       |        |         | I2CT2DA | \TA<7:0> |      |      |      | 0000       |
| 5260                        | I2C2RCV          | 31:16         | _       | _      | _     | _      | _      | _     | _      | _     | _     | _      | _       | _       | _        | _    | _    | _    | 0000       |
| 3200                        | IZUZRUV          | 15:0          | _       | _      | _     | _      | _      | _     | _      | _     | _     |        |         | I2CR2DA | ATA<7:0> |      |      |      | 0000       |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table except I2CxRCV have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

|  | TΔRI F 4-11· | <b>UART1-2 REGISTERS MAP</b> |
|--|--------------|------------------------------|
|--|--------------|------------------------------|

| ess                         |                       |           |        |         |        |       |        |       |       | Bi     | ts     |         |       |          |          |      |        |       |            |
|-----------------------------|-----------------------|-----------|--------|---------|--------|-------|--------|-------|-------|--------|--------|---------|-------|----------|----------|------|--------|-------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name      | Bit Range | 31/15  | 30/14   | 29/13  | 28/12 | 27/11  | 26/10 | 25/9  | 24/8   | 23/7   | 22/6    | 21/5  | 20/4     | 19/3     | 18/2 | 17/1   | 16/0  | All Resets |
| 6000                        | U1MODE <sup>(1)</sup> | 31:16     | _      | n       | _      | _     | _      | _     | _     | _      | _      | _       | _     | _        | _        | _    | _      | _     | 0000       |
| 0000                        | OIMOBL                | 15:0      | ON     | FRZ     | SIDL   | IREN  | RTSMD  | -     | UEN∙  | <1:0>  | WAKE   | LPBACK  | ABAUD | RXINV    | BRGH     | PDSE | L<1:0> | STSEL | 0000       |
| 6010                        | U1STA <sup>(1)</sup>  | 31:16     | _      | _       | _      | -     | -      | -     | -     | ADM_EN |        |         |       | ADDR     | !<7:0>   |      |        |       | 0000       |
| 0010                        | OTOTA                 | 15:0      | UTXISE | EL<1:0> | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT   | URXISE | EL<1:0> | ADDEN | RIDLE    | PERR     | FERR | OERR   | URXDA | 0110       |
| 6020                        | U1TXREG               | 31:16     | _      | _       | _      | -     | -      | -     | -     | _      | _      | _       | -     | -        | _        | _    | _      | _     | 0000       |
| 0020                        | OTTAINEO              | 15:0      |        | _       | _      | _     | _      | _     | _     | TX8    |        |         |       | Transmit | Register |      |        |       | 0000       |
| 6030                        | U1RXREG               | 31:16     | _      | _       | _      | _     | _      | _     | _     | _      | _      | _       | _     | _        | _        | _    | _      | _     | 0000       |
| 0000                        | 0.110.11.20           | 15:0      | _      | _       | _      | _     | _      | _     | _     | RX8    |        |         |       | Receive  | Register |      |        |       | 0000       |
| 6040                        | U1BRG <sup>(1)</sup>  | 31:16     | _      | _       | _      | _     | _      | _     | _     | _      | _      | _       | _     | _        | _        | _    | _      | _     | 0000       |
| 0010                        | OTBIXO                | 15:0      |        |         |        |       |        |       |       | BRG<   | 15:0>  |         |       |          |          |      |        |       | 0000       |
| 6200                        | U2MODE <sup>(1)</sup> | 31:16     | _      | _       | _      | _     | _      | _     | _     | _      | _      | _       | _     | _        | _        | _    | _      | _     | 0000       |
| 0200                        | OZMOBE                | 15:0      | ON     | FRZ     | SIDL   | IREN  | RTSMD  | _     | UEN   | <1:0>  | WAKE   | LPBACK  | ABAUD | RXINV    | BRGH     | PDSE | L<1:0> | STSEL | 0000       |
| 6210                        | U2STA <sup>(1)</sup>  | 31:16     | _      | _       | _      | _     | _      | _     | _     | ADM_EN |        |         |       | ADDR     | <7:0>    |      |        |       | 0000       |
| 02.0                        | 020                   | 15:0      | UTXISE | EL<1:0> | UTXINV | URXEN | UTXBRK | UTXEN | UTXBF | TRMT   | URXISE | EL<1:0> | ADDEN | RIDLE    | PERR     | FERR | OERR   | URXDA | 0110       |
| 6220                        | U2TXREG               | 31:16     | _      | _       | _      | _     | _      | _     | _     | _      | _      | _       | _     | _        | _        | _    | _      | _     | 0000       |
| 0220                        | OZIMILO               | 15:0      | _      | _       | _      | _     | _      | _     | _     | TX8    |        |         |       | Transmit | Register |      |        |       | 0000       |
| 6230                        | U2RXREG               | 31:16     | _      | _       | _      | _     | _      | _     | _     | _      | _      | _       | _     | _        | _        | _    | _      | _     | 0000       |
| 3200                        | 02.04420              | 15:0      | _      | _       | _      | _     | _      | _     | _     | RX8    |        |         |       | Receive  | Register |      |        |       | 0000       |
| 6240                        | U2BRG <sup>(1)</sup>  | 31:16     | _      | _       | _      | _     | _      | _     | _     | _      | _      | _       | _     | _        | _        | _    | _      | _     | 0000       |
| 52.5                        | -15.0                 | 15:0      |        |         |        |       |        |       |       | BRG<   | 15:0>  |         |       |          |          |      |        |       | 0000       |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV Registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

| sse                         |                  |           |       |         |        |        |         |        |      | В        | its    |        |       |          |        |      |       |        |            |
|-----------------------------|------------------|-----------|-------|---------|--------|--------|---------|--------|------|----------|--------|--------|-------|----------|--------|------|-------|--------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14   | 29/13  | 28/12  | 27/11   | 26/10  | 25/9 | 24/8     | 23/7   | 22/6   | 21/5  | 20/4     | 19/3   | 18/2 | 17/1  | 16/0   | All Resets |
|                             | SPI1CON          | 31:16     | FRMEN | FRMSYNC | FRMPOL | _      | _       | _      | -    | _        | _      | _      | _     | _        | _      | _    | SPIFE | _      | 0000       |
| 3600                        | SFIICON          | 15:0      | ON    | FRZ     | SIDL   | DISSDO | MODE32  | MODE16 | SMP  | CKE      | SSEN   | CKP    | MSTEN | _        | _      | _    | _     | _      | 0000       |
| 5810                        | SPI1STAT         | 31:16     | _     | _       | I      | -      | _       | _      | 1    | -        | _      | _      | _     | _        | _      | -    | _     | _      | 0000       |
| 3010                        | 31 HOIAI         | 15:0      | _     | _       | I      | 1      | SPIBUSY | 1      | 1    | -        | _      | SPIROV | _     | _        | SPITBE | -    | _     | SPIRBF | 0000       |
| 5820                        | SPI1BUF          | 31:16     |       |         |        |        |         |        |      | DATA     | <31:0> |        |       |          |        |      |       |        | 0000       |
| 3020                        | OFFIDOR          | 15:0      |       |         |        |        |         |        |      | DAIA     | 101.05 |        |       |          |        |      |       |        | 0000       |
| 5830                        | SPI1BRG          | 31:16     | _     | _       | _      | _      | _       | _      | _    | _        | _      | _      | _     | _        | _      | _    | _     | _      | 0000       |
|                             | 01.1151.10       | 15:0      | _     | _       | _      | _      | _       | _      | _    |          |        |        |       | BRG<8:0> |        |      |       |        | 0000       |
| 5A00                        | SPI2CON          | 31:16     | FRMEN | FRMSYNC | FRMPOL | _      | _       | _      | _    | _        | _      | _      | _     | _        | _      | _    | SPIFE | _      | 0000       |
| 0/100                       | 01 120011        | 15:0      | ON    | FRZ     | SIDL   | DISSDO | MODE32  | MODE16 | SMP  | CKE      | SSEN   | CKP    | MSTEN |          | _      | _    | _     | _      | 0000       |
| 5A10                        | SPI2STAT         | 31:16     |       | _       | _      | _      | _       | _      | _    | _        | _      | _      | _     |          | _      | _    | _     | _      | 0000       |
| 5/110                       | OI IZOTAT        | 15:0      |       | _       | _      | _      | SPIBUSY | _      | _    | _        | _      | SPIROV | _     |          | SPITBE | _    | _     | SPIRBF | 0000       |
| 5A20                        | SPI2BUF          | 31:16     |       |         |        |        |         |        |      | DATA     | <31:0> |        |       |          |        |      |       |        | 0000       |
| O/ 120                      | OI IZBOI         | 15:0      |       |         |        |        |         |        |      | D/ (I/ ( | -01.0- |        |       |          |        |      |       |        | 0000       |
| 5A30                        | SPI2BRG          | 31:16     | _     | _       | -      | _      | _       | _      | -    | _        | _      | _      | _     |          | _      | _    | _     | _      | 0000       |
| 37.00                       |                  | 15:0      |       | _       | _      | _      |         | _      | _    |          |        |        |       | BRG<8:0> |        |      |       |        | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

All registers in this table except SPIxBUF have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

SPI2 Module is not present on PIC32MX420FXXXX/440FXXXX devices. Note 1:

| TABLE 4-13: ADC | REGISTERS MAP |
|-----------------|---------------|
|-----------------|---------------|

| ss                          |                        |               |        |                                                                                                                                         |       |        |       |           |           | В            | ts                |           |      |         |        |      |        |      |            |
|-----------------------------|------------------------|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|-----------|-----------|--------------|-------------------|-----------|------|---------|--------|------|--------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name       | Bit Range     | 31/15  | 30/14                                                                                                                                   | 29/13 | 28/12  | 27/11 | 26/10     | 25/9      | 24/8         | 23/7              | 22/6      | 21/5 | 20/4    | 19/3   | 18/2 | 17/1   | 16/0 | All Resets |
|                             | AD1CON1 <sup>(1)</sup> | 31:16         | _      | _                                                                                                                                       |       | _      | _     | _         | _         | _            | _                 |           | _    | _       | _      | _    | _      | _    | 0000       |
| 3000                        | ADICONI                | 15:0          | ON     | FRZ                                                                                                                                     | SIDL  | _      | _     |           | FORM<2:0> |              |                   | SSRC<2:0> |      | CLRASAM | _      | ASAM | SAMP   | DONE | 0000       |
| 9010                        | AD1CON2 <sup>(1)</sup> | 31:16         | _      | _                                                                                                                                       | _     | _      | _     | _         | _         | _            | _                 | _         | _    | _       | _      | _    | _      | _    | 0000       |
|                             |                        | 15:0          | VCFG2  | VCFG1                                                                                                                                   | VCFG0 | OFFCAL | _     | CSCNA     | _         | _            | BUFS              | _         |      | SMPI    | <3:0>  | ı    | BUFM   | ALTS | 0000       |
| 9020                        | AD1CON3 <sup>(1)</sup> | 31:16         | _      | _                                                                                                                                       | _     | _      | _     |           | _         | _            | _                 | _         | _    |         |        | _    | _      | _    | 0000       |
|                             |                        | 15:0          | ADRC   | _                                                                                                                                       | _     |        |       | SAMC<4:0> |           |              |                   |           |      | ADCS    | S<7:0> |      |        |      | 0000       |
| 9040                        | AD1CHS <sup>(1)</sup>  | 31:16<br>15:0 | CH0NB  | _                                                                                                                                       | _     | _      |       |           | B<3:0>    |              | CH0NA             | _         | _    | _       |        |      | ۹<3:0> |      | 0000       |
|                             |                        | 31:16         |        | _                                                                                                                                       | _     | _      |       | _         | _         | _            |                   |           |      | _       | _      | _    | _      | _    | 0000       |
| 9060                        | AD1PCFG <sup>(1)</sup> | 15:0          | PCFG15 | 15 PCFG14 PCFG13 PCFG12 PCFG11 PCFG10 PCFG9 PCFG8 PCFG7 PCFG6 PCFG5 PCFG4 PCFG3 PCFG2 PCFG1 PCFG0 00 00 00 00 00 00 00 00 00 00 00 00 0 |       |        |       |           |           |              |                   |           |      |         |        |      |        |      | 0000       |
|                             |                        | 31:16         | -      | -                                                                                                                                       | -     | -      |       |           |           |              |                   |           |      |         | -      | -    |        |      | 0000       |
| 9050                        | AD1CSSL <sup>(1)</sup> | 15:0          | CSSL15 | 5 CSSL14 CSSL13 CSSL12 CSSL11 CSSL10 CSSL9 CSSL8 CSSL7 CSSL6 CSSL5 CSSL4 CSSL3 CSSL2 CSSL1 CSSL0 000                                    |       |        |       |           |           |              |                   |           |      |         |        |      |        |      | 0000       |
| 0070                        | ADOADUEA               | 31:16         |        | ADC Result Word 0 (ADC1BUF0<31:0>)                                                                                                      |       |        |       |           |           |              |                   |           |      |         |        |      |        |      | 0000       |
| 9070                        | ADC1BUF0               | 15:0          |        |                                                                                                                                         |       |        |       |           |           |              |                   |           |      |         |        |      |        |      | 0000       |
| 9080                        | ADC1BUF1               | 31:16         |        |                                                                                                                                         |       |        |       |           | ADC Bo    | sult Word 1  | /ADC1011E1        | <21·0>\   |      |         |        |      |        |      | 0000       |
| 3000                        | ADCIDOLI               | 15:0          |        |                                                                                                                                         |       |        |       |           | ADC No    | Suit Word 1  | (ADC IDOI I       | (31.02)   |      |         |        |      |        |      | 0000       |
| 9090                        | ADC1BUF2               | 31:16         |        |                                                                                                                                         |       |        |       |           | ADC Re    | sult Word 2  | (ADC1BUF2         | 2<31:0>)  |      |         |        |      |        |      | 0000       |
|                             |                        | 15:0          |        |                                                                                                                                         |       |        |       |           |           |              | (                 |           |      |         |        |      |        |      | 0000       |
| 90A0                        | ADC1BUF3               | 31:16         |        |                                                                                                                                         |       |        |       |           | ADC Re    | sult Word 3  | (ADC1BUF3         | 3<31:0>)  |      |         |        |      |        |      | 0000       |
|                             |                        | 15:0          |        |                                                                                                                                         |       |        |       |           |           |              |                   |           |      |         |        |      |        |      | 0000       |
| 90B0                        | ADC1BUF4               | 31:16<br>15:0 |        |                                                                                                                                         |       |        |       |           | ADC Re    | sult Word 4  | (ADC1BUF4         | <31:0>)   |      |         |        |      |        |      | 0000       |
|                             |                        | 31:16         |        |                                                                                                                                         |       |        |       |           |           |              |                   |           |      |         |        |      |        |      | 0000       |
| 90C0                        | ADC1BUF5               | 15:0          |        |                                                                                                                                         |       |        |       |           | ADC Re    | sult Word 5  | (ADC1BUF5         | 5<31:0>)  |      |         |        |      |        |      | 0000       |
|                             |                        | 31:16         |        |                                                                                                                                         |       |        |       |           |           |              |                   |           |      |         |        |      |        |      | 0000       |
| 90D0                        | ADC1BUF6               | 15:0          |        |                                                                                                                                         |       |        |       |           | ADC Re    | esult Word 6 | (ADC1BUF6         | 5<31:0>)  |      |         |        |      |        |      | 0000       |
| 0050                        | 100101157              | 31:16         |        |                                                                                                                                         |       |        |       |           | 4808      |              | /A D.O. / D. / E- |           |      |         |        |      |        |      | 0000       |
| 90E0                        | ADC1BUF7               | 15:0          |        |                                                                                                                                         |       |        |       |           | ADC Re    | esult Word 7 | (ADC1BUF/         | ′<31:0>)  |      |         |        |      |        |      | 0000       |
| OUEU                        | ADC1BUF8               | 31:16         |        |                                                                                                                                         |       |        |       |           | ADC Pa    | sult Word 8  | (ADC1BLIES        | 2<31:0>)  |      |         |        |      |        |      | 0000       |
| 301 0                       | ADCIDOFO               | 15:0          |        |                                                                                                                                         |       |        |       |           | ADC NO    | Suit VVOIU O | (ADC IDOFC        | 7-01.0-)  |      |         |        |      |        |      | 0000       |
| 9100                        | ADC1BUF9               | 31:16<br>15:0 |        |                                                                                                                                         |       |        |       |           | ADC Re    | esult Word 9 | (ADC1BUF9         | 9<31:0>)  |      |         |        |      |        |      | 0000       |

x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

This register has corresponding CLR, SET and INV Registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

| Н |          |
|---|----------|
| Н |          |
| Н |          |
| Н |          |
| Н |          |
| Н |          |
| Н |          |
| Н |          |
| Н |          |
| Н | <b>7</b> |
| Н | 4 6      |
| Н |          |
| Н | ~        |
| Н |          |
| 1 |          |
| 1 |          |
| 1 |          |
| 1 |          |
| 1 |          |
| 1 | -        |
| Н |          |
| Н |          |
| Н | <b>X</b> |
| Н |          |
| Н | 1 2 2    |
| Н | C)       |
| Н |          |
| Н |          |
| Н |          |
| 1 |          |
| 1 |          |
| 1 |          |
| 1 |          |
| 1 |          |
| 1 |          |
| 1 |          |
| 1 |          |
| 1 |          |
| 1 | _        |
| 1 | ▶ ⊿      |
| 1 |          |
| 1 |          |
| 1 |          |
| п |          |

TABLE 4-13: ADC REGISTERS MAP (CONTINUED)

| ess                         |                  |                       |       |       |                                               |               |            |       |          | В            | ts                                      |          |      |      |      |      |      |      |            |
|-----------------------------|------------------|-----------------------|-------|-------|-----------------------------------------------|---------------|------------|-------|----------|--------------|-----------------------------------------|----------|------|------|------|------|------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range             | 31/15 | 30/14 | 29/13                                         | 28/12         | 27/11      | 26/10 | 25/9     | 24/8         | 23/7                                    | 22/6     | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets |
| 9110                        | ADC1BUFA         | 31:16                 |       |       |                                               |               |            |       | ADC Re   | sult Word A  | (ADC1BUFA                               | <31:0>)  |      |      |      |      |      |      | 0000       |
|                             |                  | 15:0                  |       |       |                                               |               |            |       |          |              |                                         |          |      |      |      |      |      |      | 0000       |
| 9120                        | ADC1BUFB         | 31:16                 |       |       | ADC Result Word B (ADC1BUFB<31:0>)  0000 0000 |               |            |       |          |              |                                         |          |      |      |      |      |      |      |            |
|                             |                  | 15:0                  |       |       | 0000                                          |               |            |       |          |              |                                         |          |      |      |      |      |      |      |            |
| 9130                        | ADC1BUFC         | 31:16                 |       |       |                                               |               |            |       | ADC Re   | sult Word C  | (ADC1BUFC                               | C<31:0>) |      |      |      |      |      |      | 0000       |
|                             |                  | 15:0                  |       |       |                                               |               |            |       |          |              |                                         |          |      |      |      |      |      |      | 0000       |
| 9140                        | ADC1BUFD         | 31:16                 |       |       |                                               |               |            |       | ADC Re   | sult Word D  | (ADC1BUFE                               | )<31·0>) |      |      |      |      |      |      | 0000       |
| 0.10                        | 7.50.50.5        | 15:0                  |       |       |                                               |               |            |       | 7.50 1.0 | ount troid B | (,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | , 01.0   |      |      |      |      |      |      | 0000       |
| 0150                        | ADC1BUEE         | 31:16                 |       |       |                                               |               |            |       | ADC Do   | oult Mord F  | (ADC1DLIEF                              | -21.0~)  |      |      |      |      |      |      | 0000       |
| 9150                        | ADC IBUFE        | 15:0                  |       |       |                                               |               |            |       | ADC Re   | Suit Word E  | (ADC IBUFE                              | :<31.0>) |      |      |      |      |      |      | 0000       |
| 0400                        | ADOADUEE         | 31:16                 |       |       |                                               |               |            |       | 400 D    |              | (A DO4 DU JEE                           | -04:0-)  |      |      |      |      |      |      | 0000       |
| 9160                        | ADCIBUFF         | 15:0                  |       |       |                                               |               |            |       | ADC Re   | Suit Word F  | (ADC1BUFF                               | ·<31:U>) |      |      |      |      |      |      | 0000       |
|                             | ADC1BUFE         | 15:0<br>31:16<br>15:0 |       |       |                                               | nd road oo is | l Davidson |       | ADC Re   | sult Word F  | (ADC1BUFE                               |          |      |      |      |      |      |      |            |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV Registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

| TABLE 4-14: | DMA GLOBAL | REGISTERS MAP FOR PIC32MX340FXXXX/360FXXXX/440FXXXX/460XXXX DEVIC | ES ONLY |
|-------------|------------|-------------------------------------------------------------------|---------|
|             |            |                                                                   |         |

| ess                         |                       |           |       |       |       |         |       |       |      | В        | its      |      |      |      |      |      |      |        |            |
|-----------------------------|-----------------------|-----------|-------|-------|-------|---------|-------|-------|------|----------|----------|------|------|------|------|------|------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name      | Bit Range | 31/15 | 30/14 | 29/13 | 28/12   | 27/11 | 26/10 | 25/9 | 24/8     | 23/7     | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0   | All Resets |
| 2000                        | DMACON <sup>(1)</sup> | 31:16     | _     | -     | _     | _       | _     | _     | _    | _        | _        | _    | _    | _    | -    | _    | -    |        | 0000       |
| 3000                        | DIVIACOIN             | 15:0      | ON    | FRZ   | SIDL  | SUSPEND | _     | _     | _    | _        | _        | _    | _    | _    | _    | _    | _    | _      | 0000       |
| 3010                        | DMASTAT               | 31:16     | _     | _     | _     | _       | _     | _     | _    | _        | _        | _    | _    | _    | _    | _    | _    | _      | 0000       |
| 3010                        | DIVIASTAT             | 15:0      | _     | _     | _     | _       | _     | _     | _    | _        | _        | _    | _    | _    | RDWR | _    | DMAC | H<1:0> | 0000       |
| 2020                        | DMAADDR               | 31:16     |       |       |       |         |       |       |      | DMAADE   | OR<31:0> |      |      |      |      |      |      |        | 0000       |
| 3020                        | DIVIAADDR             | 15:0      |       |       |       |         |       |       |      | DIVIAADL | JK<31.0> |      |      |      |      |      |      |        | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV Registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

### TABLE 4-15: DMA CRC REGISTERS MAP FOR PIC32MX340FXXXX/360FXXXX/440FXXXX/460XXXX DEVICES ONLY(1)

| ess                         |                  |           |       |       |       |       |       |       |       | В      | ts       |        |      |      |      |      |       |        |            |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|-------|--------|----------|--------|------|------|------|------|-------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9  | 24/8   | 23/7     | 22/6   | 21/5 | 20/4 | 19/3 | 18/2 | 17/1  | 16/0   | All Resets |
| 2020                        | DCRCCON          | 31:16     | _     | _     | _     | _     | _     | _     | _     | _      | _        | _      | _    | _    | _    | _    | _     | _      | 0000       |
| 3030                        | DCRCCON          | 15:0      | _     | _     | _     | _     |       | PLEN  | <3:0> |        | CRCEN    | CRCAPP | _    | _    | _    | _    | CRCCI | H<1:0> | 0000       |
| 2040                        | DCRCDATA         | 31:16     | _     | _     | _     | _     | _     | _     | _     | _      | _        | _      | _    | _    | _    | _    | _     | _      | 0000       |
| 3040                        | DCRCDAIA         | 15:0      |       |       |       |       |       |       |       | DCRCDA | TA<15:0> |        |      |      |      |      |       |        | 0000       |
| 2050                        | DCRCXOR          | 31:16     | 1     | _     | _     | _     | _     | _     | _     | _      | _        | _      | _    | _    | _    | _    | _     | _      | 0000       |
| 3030                        | DUNUXUR          | 15:0      |       |       |       |       |       |       |       | DCRCXC | R<15:0>  |        |      |      |      |      |       |        | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more

TABLE 4-16: DMA CHANNELS 0-3 REGISTERS MAP FOR PIC32MX340FXXXX/360FXXXX/440FXXXX/460XXXX DEVICES ONLY<sup>(1)</sup>

| ess                         |                                                |               |            |       |             |              |        |              |      | В      | its     |        |        |        |         |        |        |        |            |
|-----------------------------|------------------------------------------------|---------------|------------|-------|-------------|--------------|--------|--------------|------|--------|---------|--------|--------|--------|---------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name                               | Bit Range     | 31/15      | 30/14 | 29/13       | 28/12        | 27/11  | 26/10        | 25/9 | 24/8   | 23/7    | 22/6   | 21/5   | 20/4   | 19/3    | 18/2   | 17/1   | 16/0   | All Resets |
| 3060                        | DCH0CON                                        | 31:16         | _          | _     | _           | _            |        |              | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 3000                        | DOI 100014                                     | 15:0          |            | _     | _           | _            | _      | _            | _    | CHCHNS | CHEN    | CHAED  | CHCHN  | CHAEN  | _       | CHEDET | CHPR   | l<1:0> | 0000       |
| 3070                        | DCH0ECON                                       | 31:16         | _          | _     | _           | _            | _      | _            | _    | _      |         |        |        | CHAIR  |         |        |        |        | OOFF       |
|                             | 2011020011                                     | 15:0          |            | 1     | 1           | CHSIR        | Q<7:0> |              | •    |        | CFORCE  | CABORT | PATEN  | SIRQEN | AIRQEN  | _      | _      | _      | FF00       |
| 3080                        | DCH0INT                                        | 31:16         | _          | _     | _           | _            | 1      | 1            | _    | _      | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE | 0000       |
|                             |                                                | 15:0          | _          | _     | _           | _            | _      | _            | _    | _      | CHSDIF  | CHSHIF | CHDDIF | CHDHIF | CHBCIF  | CHCCIF | CHTAIF | CHERIF | 0000       |
| 3090                        | DCH0SSA                                        | 31:16<br>15:0 |            |       |             |              |        |              |      | CHSSA  | \<31:0> |        |        |        |         |        |        |        | 0000       |
| 30A0                        | DCH0DSA                                        | 31:16<br>15:0 |            |       |             |              |        |              |      | CHDSA  | \<31:0> |        |        |        |         |        |        |        | 0000       |
| 2000                        | DOLINGOIZ                                      | 31:16         | _          | _     | _           | _            | _      | _            | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 30B0                        | DCH0SSIZ                                       | 15:0          | _          | _     | _           | _            |        |              | _    | _      |         | •      |        | CHSSI  | Z<7:0>  |        |        | •      | 0000       |
| 30C0                        | DCH0DSIZ                                       | 31:16         | _          | _     | _           | _            | _      | _            | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 3000                        | DCI10D312                                      | 15:0          | _          | _     | _           | _            | 1      | 1            | _    | _      |         |        |        | CHDSI  | Z<7:0>  |        |        |        | 0000       |
| 30D0                        | DCH0SPTR                                       | 31:16         | _          | _     | _           | _            | 1      | 1            | _    | _      | _       | _      | -      | _      | _       | -      | _      | _      | 0000       |
| 3020                        | DOI 1001 110                                   | 15:0          | _          | _     | _           | _            | _      | _            | _    | _      |         |        |        | CHST   | R<7:0>  |        |        |        | 0000       |
| 30E0                        | DCH0DPTR                                       | 31:16         |            | _     | _           | _            | _      | _            | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 0020                        | BOHODI III                                     | 15:0          | _          | _     | _           | _            | _      | _            | _    | _      |         |        |        | CHDPT  | R<7:0>  |        |        |        | 0000       |
| 30F0                        | DCH0CSIZ                                       | 31:16         | _          | _     | _           | _            | -      |              | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
|                             |                                                | 15:0          | _          | _     | _           | _            | 1      | 1            | _    | _      |         |        | 1      | CHCSI  | Z<7:0>  |        | 1      |        | 0000       |
| 3100                        | DCH0CPTR                                       | 31:16         |            | _     | _           | _            | _      | _            | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
|                             |                                                | 15:0          |            | _     | _           | _            | _      | _            | _    | _      |         | 1      |        | CHCPT  | R<7:0>  |        |        | ı      | 0000       |
| 3110                        | DCH0DAT                                        | 31:16         |            | _     | _           | _            | _      | _            | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
|                             |                                                | 15:0          | _          | _     | _           | _            |        | _            | _    | _      |         |        |        | CHPDA  | \T<7:0> |        |        | 1      | 0000       |
| 3120                        | DCH1CON                                        | 31:16         | _          | _     | _           | _            |        | _            | _    |        |         |        |        |        | _       |        |        | _      | 0000       |
|                             |                                                | 15:0          | _          | _     | _           | _            |        | _            | _    | CHCHNS | CHEN    | CHAED  | CHCHN  | CHAEN  | _       | CHEDET | CHPR   | l<1:0> | 0000       |
| 3130                        | DCH1ECON                                       | 31:16         |            | _     | _           | _            |        |              | _    | _      |         | I      |        | CHAIR  |         |        |        |        | 00FF       |
|                             |                                                | 15:0          |            | l     | l           | CHSIR        | Q<7:0> |              |      | I      | CFORCE  | CABORT | PATEN  | SIRQEN | AIRQEN  | -      |        |        | FF00       |
| 3140                        | DCH1INT                                        | 31:16         |            | _     | _           | _            | _      | _            | _    | _      | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE | 0000       |
|                             |                                                | 15:0          |            | _     | _           | _            | _      |              | _    | _      | CHSDIF  | CHSHIF | CHDDIF | CHDHIF | CHBCIF  | CHCCIF | CHTAIF | CHERIF | 0000       |
| 3150                        | DCH1SSA                                        | 31:16<br>15:0 |            |       |             |              |        |              |      | CHSSA  | \<31:0> |        |        |        |         |        |        |        | 0000       |
| Logon                       | l <u>.                                    </u> |               | value en D |       | nimplomonto | d road ac to |        | ios ara shav |      |        |         |        |        |        |         |        |        |        | 0000       |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers except DCHxSPTR, DCHxDPTR and DCHxCPTR have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

DS61143G-page 64

TABLE 4-16: DMA CHANNELS 0-3 REGISTERS MAP FOR PIC32MX340FXXXX/360FXXXX/440FXXXX/460XXXX DEVICES ONLY<sup>(1)</sup> (CONTINUED)

| SSS                         |                  |               |       |       | •     |       | •      |       |      | Bi     | ts      |        |        |        |         |        |        |        |            |
|-----------------------------|------------------|---------------|-------|-------|-------|-------|--------|-------|------|--------|---------|--------|--------|--------|---------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range     | 31/15 | 30/14 | 29/13 | 28/12 | 27/11  | 26/10 | 25/9 | 24/8   | 23/7    | 22/6   | 21/5   | 20/4   | 19/3    | 18/2   | 17/1   | 16/0   | All Resets |
| 3160                        | DCH1DSA          | 31:16<br>15:0 |       |       |       |       |        |       |      | CHDSA  | ·<31:0> |        |        |        |         |        |        |        | 0000       |
| 3170                        | DCH1SSIZ         | 31:16         | _     | _     | _     | _     | _      | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
|                             |                  | 15:0          |       | _     | _     | _     | _      | _     | _    | _      |         | I      |        | CHSS   | IZ<7:0> | 1      |        | •      | 0000       |
| 3180                        | DCH1DSIZ         | 31:16         | _     | _     | _     | _     | _      | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
|                             |                  | 15:0          | _     | _     | _     | _     | _      | _     | _    | _      |         |        |        | CHDS   | IZ<7:0> |        |        |        | 0000       |
| 3190                        | DCH1SPTR         | 31:16         |       | _     | _     | _     | _      | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
|                             |                  | 15:0          |       | _     | _     | _     | _      | _     | _    | _      |         | I      |        | CHSP1  | ΓR<7:0> | 1      | 1      | 1      | 0000       |
| 31A0                        | DCH1DPTR         | 31:16         |       | _     | _     | _     | _      | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
|                             |                  | 15:0          | _     | _     | _     | _     | _      | _     | _    | _      |         |        |        | CHDPT  | ΓR<7:0> |        |        |        | 0000       |
| 31B0                        | DCH1CSIZ         | 31:16         | _     | _     | _     | _     | _      | _     | _    | _      | -       | _      | _      | _      | _       | _      | _      | _      | 0000       |
|                             |                  | 15:0          | _     | _     | _     | _     | _      | _     | _    | _      |         |        |        | CHCS   | IZ<7:0> |        |        |        | 0000       |
| 31C0                        | DCH1CPTR         | 31:16         | _     | _     | _     | _     | _      | _     | _    | _      | 1       | _      |        | _      | _       | _      | _      | _      | 0000       |
| 0.00                        | 500              | 15:0          | _     | _     | _     | _     | _      | _     | _    | _      |         |        |        | CHCPT  | ΓR<7:0> |        |        |        | 0000       |
| 31D0                        | DCH1DAT          | 31:16         | _     | _     | _     | _     | _      | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 0100                        | Боттык           | 15:0          | _     | _     | _     | _     | _      | _     | _    | _      |         |        |        | CHPDA  | AT<7:0> |        |        |        | 0000       |
| 31E0                        | DCH2CON          | 31:16         |       | _     | _     | _     | _      | _     | _    | _      |         | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 0120                        | DOMEGON          | 15:0          |       | _     | _     | _     | _      | _     | _    | CHCHNS | CHEN    | CHAED  | CHCHN  | CHAEN  | _       | CHEDET | CHPR   | l<1:0> | 0000       |
| 31F0                        | DCH2ECON         | 31:16         | _     | _     | _     | _     | _      | _     | _    | _      |         |        |        | CHAIR  | Q<7:0>  |        |        |        | OOFF       |
| 0110                        | DOTIZZOON        | 15:0          |       |       |       | CHSIR | Q<7:0> |       |      |        | CFORCE  | CABORT | PATEN  | SIRQEN | AIRQEN  | _      | _      | _      | FF00       |
| 3200                        | DCH2INT          | 31:16         |       | _     | _     | _     | _      | _     | _    | _      | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE | 0000       |
| 3200                        | DOMESTIC         | 15:0          |       | _     | _     | _     | _      | _     | _    | _      | CHSDIF  | CHSHIF | CHDDIF | CHDHIF | CHBCIF  | CHCCIF | CHTAIF | CHERIF | 0000       |
| 3210                        | DCH2SSA          | 31:16         |       |       |       |       |        |       |      | CHSSA  | <31.0>  |        |        |        |         |        |        |        | 0000       |
| 02.0                        | 201120071        | 15:0          |       |       |       |       |        |       |      | 000    |         |        |        |        |         |        |        |        | 0000       |
| 3220                        | DCH2DSA          | 31:16         |       |       |       |       |        |       |      | CHDSA  | <31.0>  |        |        |        |         |        |        |        | 0000       |
| 0220                        | DONEBOX          | 15:0          |       |       |       |       |        |       |      | 011507 |         |        |        |        |         |        |        |        | 0000       |
| 3230                        | DCH2SSIZ         | 31:16         | _     | _     | _     | _     | _      | _     | _    | _      | -       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 0200                        | 201120012        | 15:0          | _     | _     | _     | _     | _      | _     | _    | _      |         |        |        | CHSS   | IZ<7:0> |        |        |        | 0000       |
| 3240                        | DCH2DSIZ         | 31:16         |       | _     | _     | _     | _      | _     | _    | _      | -       | _      | -      | _      | _       | _      | _      | _      | 0000       |
| 52.10                       | 231122312        | 15:0          |       | _     | _     | _     | _      | _     | _    | _      |         |        |        | CHDS   | IZ<7:0> |        |        |        | 0000       |
| 3250                        | DCH2SPTR         | 31:16         | _     | _     | _     | _     | _      | _     | _    | _      | -       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 3230                        | DOI 1201 TIX     | 15:0          |       | _     | -     | _     | _      | _     | _    | _      |         |        |        | CHSP1  | ΓR<7:0> |        |        |        | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers except DCHxSPTR, DCHxDPTR and DCHxCPTR have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

TABLE 4-16: DMA CHANNELS 0-3 REGISTERS MAP FOR PIC32MX340FXXXX/360FXXXX/440FXXXX/460XXXX DEVICES ONLY<sup>(1)</sup> (CONTINUED)

| sse                         |                  | _             |       |       |             |       |        |       |      | Bi     | its     |        |        |        |         |        |        |        |            |
|-----------------------------|------------------|---------------|-------|-------|-------------|-------|--------|-------|------|--------|---------|--------|--------|--------|---------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range     | 31/15 | 30/14 | 29/13       | 28/12 | 27/11  | 26/10 | 25/9 | 24/8   | 23/7    | 22/6   | 21/5   | 20/4   | 19/3    | 18/2   | 17/1   | 16/0   | All Resets |
| 3260                        | DCH2DPTR         | 31:16         | _     | _     | _           | -     |        | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 3200                        | DONZDI IIX       | 15:0          | _     | _     | _           | _     | _      | _     | _    | _      |         |        |        | CHDPT  | R<7:0>  |        |        |        | 0000       |
| 3270                        | DCH2CSIZ         | 31:16         | _     | _     | _           | _     |        | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 02.0                        | 20.120012        | 15:0          | _     | _     | _           |       | 1      | _     | _    | _      |         |        | 1      | CHCSI  | Z<7:0>  |        |        |        | 0000       |
| 3280                        | DCH2CPTR         | 31:16         |       | _     | _           | _     |        | _     | _    | _      | _       | _      | _      | _      | _       | _      |        | _      | 0000       |
|                             |                  | 15:0          | _     | _     |             |       |        |       |      |        |         |        |        |        |         |        |        |        | 0000       |
| 3290                        | DCH2DAT          | 31:16         |       | _     | CHPDAT<7:0> |       |        |       |      |        |         |        |        |        |         |        |        |        | 0000       |
|                             |                  | 15:0          |       | _     |             |       |        |       |      |        |         |        |        |        |         |        |        |        | 0000       |
| 32A0                        | DCH3CON          | 31:16         |       | _     |             | _     | _      | _     |      |        |         |        |        |        |         |        |        |        | 0000       |
|                             |                  | 15:0          |       | _     | _           | _     |        | _     |      | CHCHNS | CHEN    | CHAED  | CHCHN  | CHAEN  | _       | CHEDET | CHPR   | l<1:0> | 0000       |
| 32B0                        | DCH3ECON         | 31:16         | _     | _     | _           | _     | _      | _     | _    | _      |         | ı      | 1      | CHAIR  |         |        |        |        | 00FF       |
|                             |                  | 15:0          |       |       |             | CHSIR | Q<7:0> | 1     |      |        | CFORCE  | CABORT | PATEN  | SIRQEN | AIRQEN  | _      | _      | _      | FF00       |
| 32C0                        | DCH3INT          | 31:16         |       | _     | _           | _     |        | _     |      | _      | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE  | CHCCIE | CHTAIE | CHERIE | 0000       |
|                             |                  | 15:0          | _     | _     | _           | _     | _      | _     | _    | _      | CHSDIF  | CHSHIF | CHDDIF | CHDHIF | CHBCIF  | CHCCIF | CHTAIF | CHERIF | 0000       |
| 32D0                        | DCH3SSA          | 31:16<br>15:0 |       |       |             |       |        |       |      | CHSSA  | A<31:0> |        |        |        |         |        |        |        | 0000       |
| 32E0                        | DCH3DSA          | 31:16<br>15:0 |       |       |             |       |        |       |      | CHDSA  | \<31:0> |        |        |        |         |        |        |        | 0000       |
| 32F0                        | DCH3SSIZ         | 31:16         | _     | _     | _           | _     | _      | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 3210                        | DCH333IZ         | 15:0          | _     | _     | _           | _     | 1      | _     | -    | _      |         |        |        | CHSSI  | Z<7:0>  |        |        |        | 0000       |
| 3300                        | DCH3DSIZ         | 31:16         | _     | _     | _           | -     | -      | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 3300                        | DCH3D3IZ         | 15:0          | _     | _     | -           | 1     | 1      | _     | -    | _      |         |        |        | CHDSI  | Z<7:0>  |        |        |        | 0000       |
| 3310                        | DCH3SPTR         | 31:16         | _     | _     | 1           | 1     | 1      | _     | -    | _      | 1       | _      | -      | _      | _       | _      | _      | _      | 0000       |
| 3310                        | DOI 1001 TK      | 15:0          | _     | _     | 1           | I     | 1      | _     | 1    | _      |         |        |        | CHST   | R<7:0>  |        |        |        | 0000       |
| 3320                        | DCH3DPTR         | 31:16         | _     | _     | -           | 1     | 1      | _     | -    | _      | -       | _      | -      | _      | _       | _      | _      | _      | 0000       |
| 3320                        | DCH3DFTK         | 15:0          | _     | _     | _           | _     | 1      | _     | -    | _      |         |        |        | CHDPT  | R<7:0>  |        |        |        | 0000       |
| 3330                        | DCH3CSIZ         | 31:16         | _     | _     | _           | -     | -      | _     | _    | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 3330                        | DOFISOSIZ        | 15:0          | _     | _     | _           | _     |        | _     | _    | _      |         |        |        | CHCSI  | Z<7:0>  |        |        |        | 0000       |
| 3340                        | DCH3CPTR         | 31:16         | _     | _     | _           | _     | _      | _     | _    | _      |         | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 3340                        | DONOCE IK        | 15:0          | _     | _     | _           | _     |        | _     | _    | _      |         |        |        | CHCPT  | R<7:0>  |        |        |        | 0000       |
| 3350                        | DCH3DAT          | 31:16         | _     | _     | _           |       |        | _     |      | _      | _       | _      | _      | _      | _       | _      | _      | _      | 0000       |
| 3330                        | DOMONAI          | 15:0          | _     | _     |             | _     | _      | _     | _    | _      |         |        |        | CHPDA  | \T<7:0> |        |        |        | 0000       |

egend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers except DCHxSPTR, DCHxDPTR and DCHxCPTR have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

### TABLE 4-17: COMPARATOR REGISTERS MAP<sup>(1)</sup>

| ssa                         |                  |           |       |       |       |       |       |       |      | В    | its  |        |      |      |      |      |       |       |            |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|--------|------|------|------|------|-------|-------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6   | 21/5 | 20/4 | 19/3 | 18/2 | 17/1  | 16/0  | All Resets |
| A000                        | CM1CON           | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _      | _    | _    | _    | _    | _     | _     | 0000       |
| A000                        | CIVITCOIN        | 15:0      | ON    | COE   | CPOL  | _     | _     | _     | _    | COUT | EVPO | L<1:0> | _    | CREF | _    | _    | CCH   | <1:0> | 0000       |
| A010                        | CM2CON           | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _      | _    | _    | _    | _    | _     | _     | 0000       |
| A010                        | CIVIZCOIN        | 15:0      | ON    | COE   | CPOL  | _     | _     | _     | _    | COUT | EVPO | L<1:0> | _    | CREF | _    | _    | CCH   | <1:0> | 0000       |
| A060                        | CMSTAT           | 31:16     | -     | _     | _     | _     | _     | _     | _    | _    | _    | _      | _    | _    | _    | _    | _     | _     | 0000       |
| A000                        | CIVISTAT         | 15:0      | _     | FRZ   | SIDL  | _     | 1     | -     | -    | _    | _    | _      | -    | _    | _    | -    | C2OUT | C10UT | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

### TABLE 4-18: COMPARATOR VOLTAGE REFERENCE REGISTERS MAP<sup>(1)</sup>

| ess                       |                  |           |       |       |       |       |       |       |      | В    | its  |       |      |       |      |      |       |      |            |
|---------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|-------|------|-------|------|------|-------|------|------------|
| Virtual Addre<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6  | 21/5 | 20/4  | 19/3 | 18/2 | 17/1  | 16/0 | All Resets |
| 9800                      | CVRCON           | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _     | _    | _     | _    | _    | _     | _    | 0000       |
| 9000                      | CVRCON           | 15:0      | ON    | _     | _     | _     | _     | _     | _    | _    | _    | CVROE | CVRR | CVRSS |      | CVR- | <3:0> |      | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more

# 

PIC32MX3XX/4XX

| TABLE 4-19: | FLASE | I CONTROL | FR RFG | ISTERS MAP |
|-------------|-------|-----------|--------|------------|
|             |       |           |        |            |

| ssa                         |                        |           |       |       |       |        |         |       |      | Bi        | ts          |      |      |      |      |      |        |      |            |
|-----------------------------|------------------------|-----------|-------|-------|-------|--------|---------|-------|------|-----------|-------------|------|------|------|------|------|--------|------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name       | Bit Range | 31/15 | 30/14 | 29/13 | 28/12  | 27/11   | 26/10 | 25/9 | 24/8      | 23/7        | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1   | 16/0 | All Resets |
| E400                        | NVMCON <sup>(1)</sup>  | 31:16     | _     | ı     | _     | _      | _       | _     | _    | _         | _           | _    | -    | _    | _    | _    | _      |      | 0000       |
| F400                        | INVIVICOIN. 7          | 15:0      | WR    | WREN  | WRERR | LVDERR | LVDSTAT | _     | _    | _         | _           | _    | 1    | _    |      | NVMO | P<3:0> |      | 0000       |
| F410                        | NVMKEY                 | 31:16     |       |       |       |        |         |       |      | NVMKE     | /<31·N>     |      |      |      |      |      |        |      | 0000       |
|                             |                        | 15:0      |       |       |       |        |         |       |      | INVIVIN   | 1 31.02     |      |      |      |      |      |        |      | 0000       |
| E420                        | NVMADDR <sup>(1)</sup> | 31:16     |       |       |       |        |         |       |      | NVMADD    | D<31·0>     |      |      |      |      |      |        |      | 0000       |
| 1 420                       | INVIVIADDIX            | 15:0      |       |       |       |        |         |       |      | INVINIADE | 11.02       |      |      |      |      |      |        |      | 0000       |
| E430                        | NVMDATA                | 31:16     |       |       |       |        |         |       |      | NVMDAT    | Λ<31·0>     |      |      |      |      |      |        |      | 0000       |
| 1 430                       | INVINIDAIA             | 15:0      |       |       |       |        |         |       |      | INVIVIDAT | A-01.02     |      |      |      |      |      |        |      | 0000       |
| F440                        | NVMSRC                 | 31:16     | •     |       |       | •      | •       | •     |      | NVMSRCAI  | DD < 31:0 > | •    |      |      | •    |      |        |      | 0000       |
| 1440                        | ADDR                   | 15:0      |       |       |       |        |         |       |      |           | אטוע > 1.0  |      |      |      |      |      |        |      | 0000       |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV Registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

## TABLE 4-20: SYSTEM CONTROL REGISTERS MAP<sup>(1,2)</sup>

| _                           |                  |           |       |       |           |            |       |       |            |       |         |         |      |           |        |        |            |        |            |
|-----------------------------|------------------|-----------|-------|-------|-----------|------------|-------|-------|------------|-------|---------|---------|------|-----------|--------|--------|------------|--------|------------|
| sse                         |                  | _         |       |       |           |            |       |       |            | В     | its     |         |      |           |        |        |            |        |            |
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13     | 28/12      | 27/11 | 26/10 | 25/9       | 24/8  | 23/7    | 22/6    | 21/5 | 20/4      | 19/3   | 18/2   | 17/1       | 16/0   | All Resets |
| E000                        | OSCCON           | 31:16     | _     | _     | Р         | LLODIV<2:0 | )>    |       | RCDIV<2:0> |       | _       | SOSCRDY | _    | PBDIV     | /<1:0> | Р      | LLMULT<2:0 | )>     | 0000       |
| F000                        | OSCCON           | 15:0      | -     |       | COSC<2:0> | •          | _     |       | NOSC<2:0>  |       | CLKLOCK | ULOCK   | LOCK | SLPEN     | CF     | UFRCEN | SOSCEN     | OSWEN  | 0000       |
| E010                        | OSCTUN           | 31:16     | -     | _     | _         | _          | _     | _     | _          | _     | _       | _       | _    | _         | _      | _      | _          | _      | 0000       |
| F010                        | OSCIUN           | 15:0      | -     | _     | _         | _          | _     | _     | _          | _     | _       | _       |      |           | TUN    | <5:0>  |            |        | 0000       |
| 0000                        | WDTCON           | 31:16     | 1     | _     | _         | _          | _     | _     | _          | -     | _       | _       | _    | _         | 1      | _      | _          | 1      | 0000       |
| 0000                        | WDTCON           | 15:0      | ON    | _     | _         | _          | _     | _     | _          | 1     | _       |         | S    | WDTPS<4:0 | >      |        | _          | WDTCLR | 0000       |
| F600                        | RCON             | 31:16     | I     | _     | _         | _          | _     | _     | _          | 1     | _       | _       | _    | 1         | 1      | _      | _          | 1      | 0000       |
| 1 300                       | KCON             | 15:0      |       | _     | _         | _          | _     | _     | CMR        | VREGS | EXTR    | SWR     | _    | WDTO      | SLEEP  | IDLE   | BOR        | POR    | 0000       |
| F610                        | RSWRST           | 31:16     | 1     | _     | _         | _          | _     | _     | _          | -     | _       | _       | _    | 1         | 1      | _      | _          | 1      | 0000       |
| 1010                        |                  | 15:0      | 1     | _     |           |            | _     | _     | _          | 1     | _       | _       | _    | 1         | 1      | _      | _          | SWRST  | 0000       |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

<sup>2:</sup> Reset values are dependent on the DEVCFGx Configuration bits and the type of reset.

| ess                         |                  |           |         |         |       |       |       |         |        | В    | its    |        |        |        |        |        |        |        |            |
|-----------------------------|------------------|-----------|---------|---------|-------|-------|-------|---------|--------|------|--------|--------|--------|--------|--------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15   | 30/14   | 29/13 | 28/12 | 27/11 | 26/10   | 25/9   | 24/8 | 23/7   | 22/6   | 21/5   | 20/4   | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 6000                        | TRISA            | 31:16     | _       | _       | _     | _     | _     | _       | _      | _    | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0000                        | TRISA            | 15:0      | TRISA15 | TRISA14 | _     | _     | _     | TRISA10 | TRISA9 | _    | TRISA7 | TRISA6 | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | C6FF       |
| 6010                        | PORTA            | 31:16     | _       | _       | _     | _     | _     | _       | _      | _    | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 6010                        | PURIA            | 15:0      | RA15    | RA14    | _     | _     | _     | RA10    | RA9    | _    | RA7    | RA6    | RA5    | RA4    | RA3    | RA2    | RA1    | RA0    | xxxx       |
| 6020                        | LATA             | 31:16     | _       | -       | _     | _     | _     | _       | _      | _    | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0020                        | LAIA             | 15:0      | LATA15  | LATA14  | _     | _     | _     | LATA10  | LATA9  | _    | LATA7  | LATA6  | LATA5  | LATA4  | LATA3  | LATA2  | LATA1  | LATA0  | xxxx       |
| 6030                        | ODCA             | 31:16     | _       | -       | _     | _     | _     | _       | _      | _    | _      | _      | _      | _      | -      | _      | _      | _      | 0000       |
| Lagana                      |                  | 15:0      | ODCA15  | ODCA14  | _     | — —   | _     | ODCA10  | ODCA9  | _    | ODCA7  | ODCA6  | ODCA5  | ODCA4  | ODCA3  | ODCA2  | ODCA1  | ODCA0  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

### TABLE 4-22: PORT B REGISTERS MAP<sup>(1)</sup>

| ess                         |                  |           |         |         |         |         |         |         |        | Bi     | ts     |        |        |        |        |        |        |        |            |
|-----------------------------|------------------|-----------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15   | 30/14   | 29/13   | 28/12   | 27/11   | 26/10   | 25/9   | 24/8   | 23/7   | 22/6   | 21/5   | 20/4   | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 6040                        | TRISB            | 31:16     | _       | _       | _       | _       | _       | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 6040                        | IKISB            | 15:0      | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF       |
| 6050                        | PORTB            | 31:16     | -       | _       | _       | _       | _       | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 6050                        | PURIB            | 15:0      | RB15    | RB14    | RB13    | RB12    | RB11    | RB10    | RB9    | RB8    | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | xxxx       |
| 6060                        | LATB             | 31:16     | -       | _       | _       | _       | _       | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0000                        | LAID             | 15:0      | LATB15  | LATB14  | LATB13  | LATB12  | LATB11  | LATB10  | LATB9  | LATB8  | LATB7  | LATB6  | LATB5  | LATB4  | LATB3  | LATB2  | LATB1  | LATB0  | xxxx       |
| 6070                        | ODCB             | 31:16     | _       | _       | _       | _       | _       | _       | _      |        | _      | _      |        | _      |        | _      |        |        | 0000       |
| 0070                        | ODCB             | 15:0      | ODCB15  | ODCB14  | ODCB13  | ODCB12  | ODCB11  | ODCB10  | ODCB9  | ODCB8  | ODCB7  | ODCB6  | ODCB5  | ODCB4  | ODCB3  | ODCB2  | ODCB1  | ODCB0  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

TABLE 4-23: PORT C REGISTERS MAP FOR PIC32MX320F128L, PIC32MX340F128L, PIC32MX360F256L, PIC32MX360F512L, PIC32MX440F128L, PIC32MX460F256L AND PIC32MX460F512L DEVICES ONLY<sup>(1)</sup>

| ess                         |                  |           |         |         |         |         |       |       |      | Bi   | ts   |      |      |        |        |        |        |      |            |
|-----------------------------|------------------|-----------|---------|---------|---------|---------|-------|-------|------|------|------|------|------|--------|--------|--------|--------|------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15   | 30/14   | 29/13   | 28/12   | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4   | 19/3   | 18/2   | 17/1   | 16/0 | All Resets |
| 6080                        | TRISC            | 31:16     | _       | _       | _       | _       | _     | _     | _    | _    |      | _    | _    | _      | _      | _      | _      | _    | 0000       |
| 0000                        | TRISC            | 15:0      | TRISC15 | TRISC14 | TRISC13 | TRISC12 | _     | _     | _    | _    | _    | _    | _    | TRISC4 | TRISC3 | TRISC2 | TRISC1 | _    | F01E       |
| 6090                        | PORTC            | 31:16     | _       | _       | _       | _       | _     | _     | _    | _    | _    | _    | _    | _      | _      | _      | _      | _    | 0000       |
| 0090                        | FORTC            | 15:0      | RC15    | RC14    | RC13    | RC12    | _     | _     | _    | _    | -    | _    | _    | RC4    | RC3    | RC2    | RC1    | _    | xxxx       |
| 60A0                        | LATC             | 31:16     | 1       | _       | _       | _       | _     | _     | _    | -    | -    | _    | _    | _      | _      | _      | _      | _    | 0000       |
| OUAU                        | LAIC             | 15:0      | LATC15  | LATC14  | LATC13  | LATC12  | _     | _     | _    | -    | -    | _    | _    | LATC4  | LATC3  | LATC2  | LATC1  | _    | xxxx       |
| 60B0                        | ODCC             | 31:16     |         | _       | _       | _       | _     | -     | -    | 1    | -    | -    | _    | _      | -      | _      | _      | _    | 0000       |
| 0000                        |                  | 15:0      | ODCC15  | ODCC14  | ODCC13  | ODCC12  | 1     | 1     | 1    | -    | _    | 1    | 1    | ODCC4  | ODCC3  | ODCC2  | ODCC1  | _    | 0000       |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

TABLE 4-24: PORT C REGISTERS MAP FOR PIC32MX320F032H, PIC32MX320F064H, PIC32MX320F128H, PIC32MX340F128H, PIC32MX340F256H, PIC32MX340F512H, PIC32MX420F032H, PIC32MX440F128H, PIC32MX440F256H AND PIC32MX440F512H DEVICES ONLY<sup>(1)</sup>

| ess                         |                  |           |         |         |         |         |       |       |      | Bi   | ts   |      |      |      |      |      |      |      |            |
|-----------------------------|------------------|-----------|---------|---------|---------|---------|-------|-------|------|------|------|------|------|------|------|------|------|------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15   | 30/14   | 29/13   | 28/12   | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets |
| 6080                        | TRISC            | 31:16     | _       | _       | _       | _       | _     | _     | _    | _    | _    | _    | _    | _    | _    | _    | _    | _    | 0000       |
| 6060                        | TRISC            | 15:0      | TRISC15 | TRISC14 | TRISC13 | TRISC12 | _     | _     | _    | _    | _    | _    | _    | _    | _    | _    | _    | _    | F000       |
| 6090                        | PORTC            | 31:16     | _       | _       | _       | _       | _     | _     | _    | _    | _    | _    | _    | _    | _    | _    | _    | _    | 0000       |
| 6090                        | PURIC            | 15:0      | RC15    | RC14    | RC13    | RC12    | _     | _     | _    | _    | _    | _    | _    | _    | _    | _    | _    | _    | xxxx       |
| 60A0                        | LATC             | 31:16     | _       | _       | _       | _       | _     | _     | _    | _    | _    | _    | _    | _    | _    | _    | _    | _    | 0000       |
| OUAU                        | LAIC             | 15:0      | LATC15  | LATC14  | LATC13  | LATC12  | _     | _     | _    | _    | _    | _    | _    | _    | _    | _    | _    | _    | xxxx       |
| 60B0                        | ODCC             | 31:16     | _       | _       | _       | _       | _     | _     | _    | _    | _    | _    | _    | _    | _    | _    | _    | _    | 0000       |
| 0000                        |                  | 15:0      | ODCC15  | ODCC14  | ODCC13  | ODCC12  | _     | _     | _    | _    | _    | _    | _    | _    | _    | _    | _    | _    | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

PORT D REGISTERS MAP FOR PIC32MX320F128L, PIC32MX340F128L, PIC32MX360F256L, PIC32MX360F512L, **TABLE 4-25**: PIC32MX440F128L, PIC32MX460F256L AND PIC32MX460F512L DEVICES ONLY<sup>(1)</sup>

| ess                        |                  |           |         |         |         |         |         |         |        | Bi     | ts     |        |        |        |        |        |        |        |            |
|----------------------------|------------------|-----------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------|
| Virtual Addres<br>(BF88_#) | Register<br>Name | Bit Range | 31/15   | 30/14   | 29/13   | 28/12   | 27/11   | 26/10   | 25/9   | 24/8   | 23/7   | 22/6   | 21/5   | 20/4   | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 60C0                       | TRISD            | 31:16     | _       | _       | _       | _       | _       | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0000                       | TRISD            | 15:0      | TRISD15 | TRISD14 | TRISD13 | TRISD12 | TRISD11 | TRISD10 | TRISD9 | TRISD8 | TRISD7 | TRISD6 | TRISD5 | TRISD4 | TRISD3 | TRISD2 | TRISD1 | TRISD0 | FFFF       |
| 60D0                       | PORTD            | 31:16     | _       | _       | _       | _       | _       | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0000                       | FORID            | 15:0      | RD15    | RD14    | RD13    | RD12    | RD11    | RD10    | RD9    | RD8    | RD7    | RD6    | RD5    | RD4    | RD3    | RD2    | RD1    | RD0    | xxxx       |
| 60E0                       | LATD             | 31:16     | 1       | _       | _       | _       | _       | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| OULU                       | LAID             | 15:0      | LATD15  | LATD14  | LATD13  | LATD12  | LATD11  | LATD10  | LATD9  | LATD8  | LATD7  | LATD6  | LATD5  | LATD4  | LATD3  | LATD2  | LATD1  | LATD0  | xxxx       |
| 60F0                       | ODCD             | 31:16     |         | _       | _       | _       | _       | _       | -      | -      | _      | -      | _      | _      | _      | _      | _      | _      | 0000       |
| Lagana                     |                  | 15:0      | ODCD15  | ODCD14  | ODCD13  | ODCD12  | ODCD11  | ODCD10  | ODCD9  | ODCD8  | ODCD7  | ODCD6  | ODCD5  | ODCD4  | ODCD3  | ODCD2  | ODCD1  | ODCD0  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more Note 1:

PORT D REGISTERS MAP FOR PIC32MX320F032H, PIC32MX320F064H, PIC32MX320F128H, PIC32MX340F128H, **TABLE 4-26:** PIC32MX340F256H, PIC32MX340F512H, PIC32MX420F032H, PIC32MX440F128H, PIC32MX440F256H AND PIC32MX440F512H DEVICES ONLY(1)

|                             |                  |           | CAIOE | <u> </u> |       |       |         |         |        |        |        |        |        |        |        |        |        |        |            |
|-----------------------------|------------------|-----------|-------|----------|-------|-------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------|
| ess                         |                  |           |       |          |       |       |         |         |        | Ві     | its    |        |        |        |        |        |        |        |            |
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14    | 29/13 | 28/12 | 27/11   | 26/10   | 25/9   | 24/8   | 23/7   | 22/6   | 21/5   | 20/4   | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 60C0                        | TRISD            | 31:16     | _     | _        | _     | _     | _       | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0000                        | TRISD            | 15:0      | _     | _        | _     | _     | TRISD11 | TRISD10 | TRISD9 | TRISD8 | TRISD7 | TRISD6 | TRISD5 | TRISD4 | TRISD3 | TRISD2 | TRISD1 | TRISD0 | OFFF       |
| 60D0                        | PORTD            | 31:16     | -     | _        | _     | _     | _       | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0000                        | FORID            | 15:0      | _     | _        | _     | _     | RD11    | RD10    | RD9    | RD8    | RD7    | RD6    | RD5    | RD4    | RD3    | RD2    | RD1    | RD0    | xxxx       |
| 60E0                        | LATD             | 31:16     | _     | _        | _     | _     | _       | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0000                        | LAID             | 15:0      | -     | _        | _     | _     | LATD11  | LATD10  | LATD9  | LATD8  | LATD7  | LATD6  | LATD5  | LATD4  | LATD3  | LATD2  | LATD1  | LATD0  | xxxx       |
| 60F0                        | ODCD             | 31:16     | _     | _        | _     | _     | _       | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0010                        | ODCD             | 15:0      | _     | _        | _     | _     | ODCD11  | ODCD10  | ODCD9  | ODCD8  | ODCD7  | ODCD6  | ODCD5  | ODCD4  | ODCD3  | ODCD2  | ODCD1  | ODCD0  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal

All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more Note 1: information.

TABLE 4-27: PORT E REGISTERS MAP FOR PIC32MX320F128L, PIC32MX340F128L, PIC32MX360F256L, PIC32MX360F512L, PIC32MX440F128L, PIC32MX460F256L AND PIC32MX460F512L DEVICES ONLY<sup>(1)</sup>

| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range |       | Bits  |       |       |       |       |        |        |        |        |        |        |        |        |        |        |            |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------|
|                             |                  |           | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9   | 24/8   | 23/7   | 22/6   | 21/5   | 20/4   | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 6100                        | TRISE            | 31:16     | _     | _     | _     | _     | _     | _     | _      | _      | _      | _      | _      | _      | _      | _      | _      |        | 0000       |
|                             |                  | 15:0      | _     | _     | _     | _     | _     | _     | TRISE9 | TRISE8 | TRISE7 | TRISE6 | TRISE5 | TRISE4 | TRISE3 | TRISE2 | TRISE1 | TRISE0 | 03FF       |
| 6110                        | PORTE            | 31:16     | _     | _     | _     | _     | _     | _     | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
|                             |                  | 15:0      | _     | _     | _     | _     | _     | _     | RE9    | RE8    | RE7    | RE6    | RE5    | RE4    | RE3    | RE2    | RE1    | RE0    | xxxx       |
| 6120                        | LATE             | 31:16     | -     | _     | _     | _     | -     | _     | _      | _      | -      | _      | _      | _      | _      | _      | _      | _      | 0000       |
|                             |                  | 15:0      | _     | _     | _     | _     | _     | _     | LATE9  | LATE8  | LATE7  | LATE6  | LATE5  | LATE4  | LATE3  | LATE2  | LATE1  | LATE0  | xxxx       |
| 6130                        | ODCE             | 31:16     | _     | -     | _     | _     | _     | _     |        | -      | _      | -      | _      | _      | _      |        | -      |        | 0000       |
|                             |                  | 15:0      | _     | -     | _     | _     | _     | _     | ODCE9  | ODCE8  | ODCE7  | ODCE6  | ODCE5  | ODCE4  | ODCE3  | ODCE2  | ODCE1  | ODCE0  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as 'o'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

TABLE 4-28: PORT E REGISTERS MAP FOR PIC32MX320F032H, PIC32MX320F064H, PIC32MX320F128H, PIC32MX340F128H, PIC32MX340F256H, PIC32MX340F512H, PIC32MX420F032H, PIC32MX440F128H, PIC32MX440F256H AND PIC32MX440F512H DEVICES ONLY<sup>(1)</sup>

| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range |          | Bits  |       |       |       |       |      |      |        |        |        |        |        |        |        |        |            |
|-----------------------------|------------------|-----------|----------|-------|-------|-------|-------|-------|------|------|--------|--------|--------|--------|--------|--------|--------|--------|------------|
|                             |                  |           | 31/15    | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7   | 22/6   | 21/5   | 20/4   | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 6100                        | TRISE            | 31:16     | _        | _     | _     | _     | _     | _     | _    | _    | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0100                        |                  | 15:0      | _        | _     | _     | -     | _     | _     | _    | _    | TRISE7 | TRISE6 | TRISE5 | TRISE4 | TRISE3 | TRISE2 | TRISE1 | TRISE0 | OOFF       |
| 6110                        | PORTE            | 31:16     | _        | -     | _     | -     | _     | _     | _    | _    | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0110                        |                  | 15:0      | _        | -     | _     | _     | _     | _     | _    | _    | RE7    | RE6    | RE5    | RE4    | RE3    | RE2    | RE1    | RE0    | xxxx       |
| 6120                        | LATE             | 31:16     | _        | 1     | _     | -     | _     | _     | ı    | _    | _      | _      | _      | -      | _      | _      | _      | _      | 0000       |
| 0120                        |                  | 15:0      | _        | 1     | -     | 1     | _     | _     | -    | _    | LATE7  | LATE6  | LATE5  | LATE4  | LATE3  | LATE2  | LATE1  | LATE0  | xxxx       |
| 6130                        | ODCE             | 31:16     | _        | 1     | 1     | 1     | -     | _     | 1    | _    | 1      | _      | -      | 1      | _      | _      | _      | -      | 0000       |
| 0130                        |                  | 15:0      | <u> </u> | _     | _     | _     | _     | _     | _    | _    | ODCE7  | ODCE6  | ODCE5  | ODCE4  | ODCE3  | ODCE2  | ODCE1  | ODCE0  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

TABLE 4-29: PORT F REGISTERS MAP FOR PIC32MX320F128L, PIC32MX340F128L, PIC32MX360F256L AND PIC32MX360F512L DEVICES ONLY<sup>(1)</sup>

| ess                         |                  |           |       |       |         |         |       |       |      | Ві     | its    |        |        |        |        |        |        |        |            |
|-----------------------------|------------------|-----------|-------|-------|---------|---------|-------|-------|------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13   | 28/12   | 27/11 | 26/10 | 25/9 | 24/8   | 23/7   | 22/6   | 21/5   | 20/4   | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 6140                        | TRISF            | 31:16     | _     | _     | _       | _       | _     | _     | _    | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0140                        | INIOF            | 15:0      | -     | _     | TRISF13 | TRISF12 | _     | _     | _    | TRISF8 | TRISF7 | TRISF6 | TRISF5 | TRISF4 | TRISF3 | TRISF2 | TRISF1 | TRISF0 | 31FF       |
| 6150                        | PORTF            | 31:16     | _     | _     | _       | _       | _     | _     | _    | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0130                        | FORTE            | 15:0      | -     | _     | RF13    | RF12    | _     | _     | _    | RF8    | RF7    | RF6    | RF5    | RF4    | RF3    | RF2    | RF1    | RF0    | xxxx       |
| 6160                        | LATF             | 31:16     | -     | _     | _       | _       | _     | _     | _    | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0100                        | LAIF             | 15:0      | _     | _     | LATF13  | LATF12  | _     | _     | _    | LATF8  | LATF7  | LATF6  | LATF5  | LATF4  | LATF3  | LATF2  | LATF1  | LATF0  | xxxx       |
| 6170                        | ODCF             | 31:16     | -     | 1     | -       | _       | _     | _     | _    | _      | _      | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0170                        |                  | 15:0      |       | 1     | ODCF13  | ODCF12  | -     | _     | _    | ODCF8  | ODCF7  | ODCF6  | ODCF5  | ODCF4  | ODCF3  | ODCF2  | ODCF1  | ODCF0  | 0000       |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

# TABLE 4-30: PORT F REGISTERS MAP FOR PIC32MX440F128L, PIC32MX460F256L AND PIC32MX460F512L DEVICES ONLY<sup>(1)</sup>

| sse                         |                  |           |       |       |         |         |       |       |      | Bi     | ts   |      |        |        |        |        |        |        |            |
|-----------------------------|------------------|-----------|-------|-------|---------|---------|-------|-------|------|--------|------|------|--------|--------|--------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13   | 28/12   | 27/11 | 26/10 | 25/9 | 24/8   | 23/7 | 22/6 | 21/5   | 20/4   | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 6140                        | TRISF            | 31:16     | _     | _     | _       | _       | _     | _     | _    | _      | _    | _    | _      | _      | _      | _      | _      | _      | 0000       |
| 6140                        | IRISE            | 15:0      | _     | _     | TRISF13 | TRISF12 | _     | _     | _    | TRISF8 | _    | _    | TRISF5 | TRISF4 | TRISF3 | TRISF2 | TRISF1 | TRISF0 | 313F       |
| 6150                        | PORTF            | 31:16     | _     | _     | _       | _       | _     | _     | _    | _      | _    | _    | _      | _      | _      | _      | _      | _      | 0000       |
| 6150                        | PORIF            | 15:0      | _     | _     | RF13    | RF12    | _     | _     | _    | RF8    | _    | _    | RF5    | RF4    | RF3    | RF2    | RF1    | RF0    | xxxx       |
| 6160                        | LATF             | 31:16     | _     | _     | _       | _       | _     | _     | _    | _      | _    | _    | _      | _      | _      | _      | _      | _      | 0000       |
| 0 100                       | LAIF             | 15:0      | -     | _     | LATF13  | LATF12  | _     | _     | _    | LATF8  | _    | _    | LATF5  | LATF4  | LATF3  | LATF2  | LATF1  | LATF0  | xxxx       |
| 6170                        | ODCF             | 31:16     | _     | _     | _       | _       | _     | _     | _    | _      | _    | _    | _      | _      | _      | _      | _      | _      | 0000       |
| 0170                        | ODCF             | 15:0      | _     | _     | ODCF13  | ODCF12  | _     | _     | _    | ODCF8  | -    | _    | ODCF5  | ODCF4  | ODCF3  | ODCF2  | ODCF1  | ODCF0  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

TABLE 4-31: PORT F REGISTERS MAP FOR PIC32MX320F032H, PIC32MX320F064H, PIC32MX320F128H, PIC32MX340F128H, PIC32MX340F256H AND PIC32MX340F512H DEVICES ONLY<sup>(1)</sup>

| ess                         |                  |           |       |       |       |       |       |       |          | Bi   | ts   |        |        |        |        |        |        |        |            |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|----------|------|------|--------|--------|--------|--------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9     | 24/8 | 23/7 | 22/6   | 21/5   | 20/4   | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 6140                        | TRISF            | 31:16     | _     | _     | _     | _     | _     | _     | <u> </u> | _    | _    | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0140                        | IKISE            | 15:0      | _     | _     | _     | _     | _     | _     | _        | _    | _    | TRISF6 | TRISF5 | TRISF4 | TRISF3 | TRISF2 | TRISF1 | TRISF0 | 07FF       |
| 6150                        | PORTF            | 31:16     | _     | _     | _     | _     | _     | _     | _        | _    | _    | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0130                        | FORTE            | 15:0      | _     | _     | _     | _     | _     | _     | _        | _    | _    | RF6    | RF5    | RF4    | RF3    | RF2    | RF1    | RF0    | xxxx       |
| 6160                        | LATF             | 31:16     | _     | -     | -     | 1     | _     | _     | _        | -    | -    | _      | _      | _      | _      | _      | _      | _      | 0000       |
| 0100                        | LAIF             | 15:0      | _     | I     |       | 1     | -     | _     |          | _    | 1    | LATF6  | LATF5  | LATF4  | LATF3  | LATF2  | LATF1  | LATF0  | xxxx       |
| 6170                        | ODCF             | 31:16     | _     | I     | 1     | 1     | -     | _     | -        | 1    | 1    | _      | 1      | -      | _      | _      | _      | -      | 0000       |
| lagan                       |                  | 15:0      |       | _     |       | _     | 1     | _     | 1        | 1    | 1    | ODCF6  | ODCF5  | ODCF4  | ODCF3  | ODCF2  | ODCF1  | ODCF0  | 0000       |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

# TABLE 4-32: PORT F REGISTERS MAP FOR PIC32MX420F032H, PIC32MX440F128H AND PIC2MX440F256H DEVICES ONLY<sup>(1)</sup>

| sse                         |                  | _         |       |       |       |       |       |       |      | Bi   | ts   |      |        |        |        |        |        |        |            |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|--------|--------|--------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5   | 20/4   | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 6140                        | TRISF            | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _      | _      | _      | _      | _      | _      | 0000       |
| 0140                        | IRISE            | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | TRISF5 | TRISF4 | TRISF3 | TRISF2 | TRISF1 | TRISF0 | 03FF       |
| 6150                        | PORTF            | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _      | _      | _      | _      | _      | _      | 0000       |
| 0150                        | PORIF            | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | RF5    | RF4    | RF3    | RF2    | RF1    | RF0    | xxxx       |
| 6160                        | LATF             | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _      | _      | _      | _      | _      | _      | 0000       |
| 0100                        | LAIF             | 15:0      | -     | _     | _     | _     | _     | _     | _    | _    | _    | _    | LATF5  | LATF4  | LATF3  | LATF2  | LATF1  | LATF0  | xxxx       |
| 6170                        | ODCF             | 31:16     |       | _     | _     | _     | _     | _     |      | _    | _    | _    | _      | _      | _      | _      | _      | _      | 0000       |
| 0170                        | ODCF             | 15:0      | -     | _     | _     | _     | _     | _     | _    | _    | _    | _    | ODCF5  | ODCF4  | ODCF3  | ODCF2  | ODCF1  | ODCF0  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

TABLE 4-33: PORT G REGISTERS MAP FOR PIC32MX320F128L, PIC32MX340F128L, PIC32MX360F256L, PIC32MX360F512L, PIC32MX440F128L, PIC32MX460F256L AND PIC32MX460F512L DEVICES ONLY<sup>(1)</sup>

| ess                         |                  |           |         |         |         |         |       |       |        | Bi     | its    |        |      |      |        |        |        |        |            |
|-----------------------------|------------------|-----------|---------|---------|---------|---------|-------|-------|--------|--------|--------|--------|------|------|--------|--------|--------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15   | 30/14   | 29/13   | 28/12   | 27/11 | 26/10 | 25/9   | 24/8   | 23/7   | 22/6   | 21/5 | 20/4 | 19/3   | 18/2   | 17/1   | 16/0   | All Resets |
| 6180                        | TRISG            | 31:16     | _       | _       | _       | _       | _     | _     | _      | _      | _      | _      | _    | _    | _      | _      | _      | _      | 0000       |
| 0100                        | TRISG            | 15:0      | TRISG15 | TRISG14 | TRISG13 | TRISG12 | -     | _     | TRISG9 | TRISG8 | TRISG7 | TRISG6 | _    | _    | TRISG3 | TRISG2 | TRISG1 | TRISG0 | F3CF       |
| 6190                        | PORTG            | 31:16     | _       | _       | _       | _       | _     | _     | _      | _      | _      | _      | _    | _    | _      | _      | _      | _      | 0000       |
| 0190                        | FORTG            | 15:0      | RG15    | RG14    | RG13    | RG12    | -     | _     | RG9    | RG8    | RG7    | RG6    | _    | _    | RG3    | RG2    | RG1    | RG0    | xxxx       |
| 61A0                        | LATG             | 31:16     | -       | _       | _       | _       | -     | _     | _      | _      | _      | _      | _    | _    | _      | _      | _      | _      | 0000       |
| 61A0                        | LAIG             | 15:0      | LATG15  | LATG14  | LATG13  | LATG12  | _     | _     | LATG9  | LATG8  | LATG7  | LATG6  | _    | _    | LATG3  | LATG2  | LATG1  | LATG0  | xxxx       |
| 61B0                        | ODCG             | 31:16     | _       | _       | _       | _       | _     | _     | _      | _      | _      | _      | _    | _    | _      | _      | _      | _      | 0000       |
| 0.100                       | ODCG             | 15:0      | ODCG15  | ODCG14  | ODCG13  | ODCG12  | _     | _     | ODCG9  | ODCG8  | ODCG7  | ODCG6  | _    | _    | ODCG3  | ODCG2  | ODCG1  | ODCG0  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET, and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8, and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

TABLE 4-34: PORT G REGISTERS MAP FOR PIC32MX320F032H, PIC32MX320F064H, PIC32MX320F128H, PIC32MX340F128H, PIC32MX340F256H, PIC32MX340F512H, PIC32MX420F032H, PIC32MX440F128H, PIC32MX440F256H AND PIC32MX440F512H DEVICES ONLY<sup>(1)</sup>

| ess                         |                  |           |       |       |       |       |       |       |        | В      | its    |        |      |      |        |        |      |      | <b>1</b>   |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|--------|--------|--------|--------|------|------|--------|--------|------|------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9   | 24/8   | 23/7   | 22/6   | 21/5 | 20/4 | 19/3   | 18/2   | 17/1 | 16/0 | All Resets |
| 6180                        | TRISG            | 31:16     |       |       | _     | _     | _     | _     | _      |        |        | _      |      | _    | _      | _      |      | _    | 0000       |
| 0 180                       | TRISG            | 15:0      | _     | -     | _     | _     | _     | _     | TRISG9 | TRISG8 | TRISG7 | TRISG6 | -    | _    | TRISG3 | TRISG2 | _    | _    | 03cc       |
| 6100                        | PORTG            | 31:16     | _     | _     | _     | _     | _     | _     | _      | _      | _      | _      | _    | _    | _      | _      | _    | _    | 0000       |
| 6190                        | PURIG            | 15:0      | _     | _     | _     | _     | _     | _     | RG9    | RG8    | RG7    | RG6    | _    | _    | RG3    | RG2    | _    | _    | xxxx       |
| 61A0                        | LATG             | 31:16     | _     | _     | _     | _     | _     | _     | _      | _      | _      | _      | _    | _    | _      | _      | _    | _    | 0000       |
| OTAU                        | LAIG             | 15:0      | _     | _     | _     | _     | _     | _     | LATG9  | LATG8  | LATG7  | LATG6  | _    | _    | LATG3  | LATG2  | _    | _    | xxxx       |
| 61B0                        | ODCG             | 31:16     | _     | _     | _     | _     | _     | _     | _      | _      | _      | _      | _    | _    | _      | _      | _    | _    | 0000       |
| 0160                        |                  | 15:0      | _     |       | _     | _     | _     | _     | ODCG9  | ODCG8  | ODCG7  | ODCG6  | _    | _    | ODCG3  | ODCG2  | _    | _    | 0000       |

PIC32MX3XX/4XX

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information

TABLE 4-35: CHANGE NOTICE AND PULL-UP REGISTERS MAP FOR PIC32MX320F128L, PIC32MX340F128L, PIC32MX360F256L, PIC32MX360F512L, PIC32MX440F128L, PIC32MX460F256L AND PIC32MX460F512L DEVICES ONLY<sup>(1)</sup>

| ess                         |                  |           |         |         |         |         |         |         |        | Bi     | ts     |        |         |         |         |         |         |         |            |
|-----------------------------|------------------|-----------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|---------|---------|---------|---------|---------|---------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15   | 30/14   | 29/13   | 28/12   | 27/11   | 26/10   | 25/9   | 24/8   | 23/7   | 22/6   | 21/5    | 20/4    | 19/3    | 18/2    | 17/1    | 16/0    | All Resets |
| 6100                        | CNCON            | 31:16     | _       | _       | _       | _       | _       | _       | _      | _      |        | _      | _       | _       | _       | _       | _       | _       | 0000       |
| 6100                        | CINCOIN          | 15:0      | ON      | FRZ     | SIDL    | _       | _       | _       | _      | _      | _      | _      | _       | _       | _       | _       | _       | _       | 0000       |
| C4 D0                       | CNEN             | 31:16     | _       | _       | _       | _       | _       | _       | -      | _      | _      |        | CNEN21  | CNEN20  | CNEN19  | CNEN18  | CNEN17  | CNEN16  | 0000       |
| 61D0                        | CINEIN           | 15:0      | CNEN15  | CNEN14  | CNEN13  | CNEN12  | CNEN11  | CNEN10  | CNEN9  | CNEN8  | CNEN7  | CNEN6  | CNEN5   | CNEN4   | CNEN3   | CNEN2   | CNEN1   | CNEN0   | 0000       |
| 0450                        | CNIDLIE          | 31:16     | _       | _       | _       | _       | _       | _       | -      | _      | _      | _      | CNPUE21 | CNPUE20 | CNPUE19 | CNPUE18 | CNPUE17 | CNPUE16 | 0000       |
| 61E0                        | CNPUE            | 15:0      | CNPUE15 | CNPUE14 | CNPUE13 | CNPUE12 | CNPUE11 | CNPUE10 | CNPUE9 | CNPUE8 | CNPUE7 | CNPUE6 | CNPUE5  | CNPUE4  | CNPUE3  | CNPUE2  | CNPUE1  | CNPUE1  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information

TABLE 4-36: CHANGE NOTICE AND PULL-UP REGISTERS MAP FOR PIC32MX320F032H, PIC32MX320F064H, PIC32MX320F128H, PIC32MX340F128H, PIC32MX340F256H, PIC32MX340F512H, PIC32MX440F128H, PIC32MX440F256H AND PIC32MX440F512H DEVICES ONLY<sup>(1)</sup>

| ess                         |                  |           |         |        |        |        |        |        |        | Bi     | ts     |        |        |        |        |         |         |         |            |
|-----------------------------|------------------|-----------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------|---------|---------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15   | 30/14  | 29/13  | 28/12  | 27/11  | 26/10  | 25/9   | 24/8   | 23/7   | 22/6   | 21/5   | 20/4   | 19/3   | 18/2    | 17/1    | 16/0    | All Resets |
| 61C0                        | CNCON            | 31:16     | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | _       | _       | _       | 0000       |
| 0100                        | CINCOIN          | 15:0      | ON      | FRZ    | SIDL   | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | _       | _       | _       | 0000       |
| 61D0                        | CNEN             | 31:16     | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | CNEN18  | CNEN17  | CNEN16  | 0000       |
| 6100                        | CINEIN           | 15:0      | CNEN15  | CNEN14 | CNEN13 | CNEN12 | CNEN11 | CNEN10 | CNEN9  | CNEN8  | CNEN7  | CNEN6  | CNEN5  | CNEN4  | CNEN3  | CNEN2   | CNEN1   | CNEN0   | 0000       |
| 61E0                        | CNPUE            | 31:16     | _       | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | _      | CNPUE18 | CNPUE17 | CNPUE16 | 0000       |
| 0150                        |                  |           | CNPUE15 |        |        |        |        |        | CNPUE9 | CNPUE8 | CNPUE7 | CNPUE6 | CNPUE5 | CNPUE4 | CNPUE3 | CNPUE2  | CNPUE1  | CNPUE1  | 0000       |

Legend: x = unknown value on Reset, — = unimplemented, read as 'o'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more

|             |          |        |      |           | (4)         |
|-------------|----------|--------|------|-----------|-------------|
| TABLE 4-37: |          | MACTED | DODT | DECISTEDS | * RA A D(1) |
| IADI C 4-3/ | PARALIFI | WASIER | PURI | KEU131EK3 | IVIAP       |

| sse                         |                  | _         |           |           |       |       |         |        |        | Bi     | ts      |        |      |       |        |      |       |        |            |
|-----------------------------|------------------|-----------|-----------|-----------|-------|-------|---------|--------|--------|--------|---------|--------|------|-------|--------|------|-------|--------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15     | 30/14     | 29/13 | 28/12 | 27/11   | 26/10  | 25/9   | 24/8   | 23/7    | 22/6   | 21/5 | 20/4  | 19/3   | 18/2 | 17/1  | 16/0   | All Resets |
| 7000                        | PMCON            | 31:16     | _         | _         | _     | _     | _       | _      | _      | _      | _       | _      | _    | _     | _      | _    | _     | _      | 0000       |
| . 555                       |                  | 15:0      | ON        | FRZ       | SIDL  | ADRMI | JX<1:0> | PMPTTL | PTWREN | PTRDEN | CSF     | <1:0>  | ALP  | CS2P  | CS1P   | _    | WRSP  | RDSP   | 0000       |
| 7010                        | PMMODE           | 31:16     |           | 1         | -     |       | _       | _      | _      | 1      | 1       | 1      | -    | _     | -      | _    | _     | _      | 0000       |
| 7010                        | FININODE         | 15:0      | BUSY      | IRQM      | <1:0> | INCM  | l<1:0>  | MODE16 | MODE   | <1:0>  | WAITE   | 3<1:0> |      | WAITN | /<3:0> |      | WAITE | E<1:0> | 0000       |
| 7020                        | PMADDR           | 31:16     | _         | _         | _     | _     | _       | _      | _      | _      | _       | _      | _    | _     | _      | _    | _     | _      | 0000       |
| 7020                        | PIVIADUR         | 15:0      | CS2EN/A15 | CS1EN/A14 |       |       |         |        |        |        | ADDR    | <13:0> |      |       |        |      |       |        | 0000       |
| 7020                        | PMDOUT           | 31:16     |           |           |       |       |         |        |        | DATAOU | T-21.05 |        |      |       |        |      |       |        | 0000       |
| 7030                        | PIVIDOUT         | 15:0      |           |           |       |       |         |        |        | DATAGE | 1<31.0> |        |      |       |        |      |       |        | 0000       |
| 7040                        | PMDIN            | 31:16     |           |           |       |       |         |        |        | DATAIN | 1-21-0> |        |      |       |        |      |       |        | 0000       |
| 7040                        | PIVIDIN          | 15:0      |           |           |       |       |         |        |        | DATAIN | 151.02  |        |      |       |        |      |       |        | 0000       |
| 7050                        | DMAEN            | 31:16     | _         | _         | _     | _     | _       | _      | _      | _      | _       | _      | _    | _     | _      | _    | _     | _      | 0000       |
| 7050                        | PMAEN            | 15:0      |           |           |       |       | •       | •      |        | PTEN-  | <15:0>  |        |      |       |        |      | •     |        | 0000       |
| 7060                        | PMSTAT           | 31:16     | _         | _         | _     | _     | _       | _      | _      | _      | _       | _      | _    | _     | _      | _    | _     | _      | 0000       |
| 7060                        | PINISTAL         | 15:0      | IBF       | IBOV      | _     |       | IB3F    | IB2F   | IB1F   | IB0F   | OBE     | OBUF   | _    | _     | OB3E   | OB2E | OB1E  | OB0E   | 0080       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more

# TABLE 4-38: PROGRAMMING AND DIAGNOSTICS REGISTERS MAP

| ess                       |                  |           |       |       |       |       |       |       |      | Bi   | ts   |      |      |      |        |       |      |      |            |
|---------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|--------|-------|------|------|------------|
| Virtual Addre<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3   | 18/2  | 17/1 | 16/0 | All Resets |
| F200                      | DDPCON           | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    | _      | _     | -    |      | 0000       |
| F200                      | DDPCON           | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _    | JTAGEN | TROEN | _    | _    | 0008       |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| TABLE 4-39: PREFETCH REGISTERS | PREF | LE 4-39: | TABLE 4-39: PR |
|--------------------------------|------|----------|----------------|
|--------------------------------|------|----------|----------------|

| ess                         |                       |               |              |       |            |       |       |                |      | Bi                  | ts          |      |       |            |        |       |           |        |            |
|-----------------------------|-----------------------|---------------|--------------|-------|------------|-------|-------|----------------|------|---------------------|-------------|------|-------|------------|--------|-------|-----------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name      | Bit Range     | 31/15        | 30/14 | 29/13      | 28/12 | 27/11 | 26/10          | 25/9 | 24/8                | 23/7        | 22/6 | 21/5  | 20/4       | 19/3   | 18/2  | 17/1      | 16/0   | All Resets |
|                             | CHECON <sup>(1)</sup> | 31:16         | _            | _     | _          | _     | _     | _              | _    | ,—,                 | _           | _    | _     | _          | _      | _     | _         | CHECOH | 0000       |
|                             | 0.1200.1              | 15:0          | _            | _     | _          |       | -     | _              | DCSZ | <u>'&lt;1:0&gt;</u> | _           | _    | PREFE | N<1:0>     | _      | F     | PFMWS<2:0 | >      | 0000       |
| 4010                        | CHEACC <sup>(1)</sup> | 31:16         | CHEWEN       | _     | _          | -     | 1     | _              | -    | _                   | _           | _    | _     | _          | _      | _     | _         | _      | 0000       |
|                             |                       | 15:0          |              |       | _          | _     |       | _              |      | _                   | _           | _    | _     | _          |        | CHEID | X<3:0>    |        | 00xx       |
| 4020                        | CHETAG <sup>(1)</sup> |               | LTAGBOOT     | _     | _          | _     | _     |                |      | _                   |             |      |       | LTAG<      |        |       |           | ı      | xxx0       |
|                             |                       | 15:0          |              |       |            |       |       | LTAG<          |      | 1                   |             | 1    |       |            | LVALID | LLOCK | LTYPE     | _      | 0000       |
| 4030                        | CHEMSK <sup>(1)</sup> | 31:16         | _            |       | _          | _     |       | —<br>MASK<15:5 | _    |                     | _           | -    | _     |            | _      | _     | _         | _      | 0000       |
|                             |                       | 15:0          |              |       |            |       | Li    | VIASK \ 15.5/  |      |                     |             |      |       | _          | _      | _     | _         | _      | XXXX       |
| 4040                        | CHEW0                 | 31:16<br>15:0 |              |       |            |       |       |                |      | CHEW0               | <31:0>      |      |       |            |        |       |           |        | xxxx       |
|                             |                       | 31:16         |              |       |            |       |       |                |      |                     |             |      |       |            |        |       |           |        | xxxx       |
| 4050                        | CHEW1                 | 15:0          |              |       |            |       |       |                |      | CHEW1               | <31:0>      |      |       |            |        |       |           |        | xxxx       |
|                             |                       | 31:16         |              |       |            |       |       |                |      |                     |             |      |       |            |        |       |           |        | xxxx       |
| 4060                        | CHEW2                 | 15:0          |              |       |            |       |       |                |      | CHEW2               | <31:0>      |      |       |            |        |       |           |        | xxxx       |
| 4070                        | OLIEMO                | 31:16         |              |       |            |       |       |                |      | OUEWO               | -04-0-      |      |       |            |        |       |           |        | xxxx       |
| 4070                        | CHEW3                 | 15:0          |              |       |            |       |       |                |      | CHEW3               | <31:0>      |      |       |            |        |       |           |        | xxxx       |
| 4080                        | CHELRU                | 31:16         | _            | _     | _          |       | I     | _              |      |                     |             |      | Cl    | HELRU<24:1 | 6>     |       |           |        | 0000       |
| 4000                        | CHELINO               | 15:0          |              |       |            |       |       |                |      | CHELRU              | J<15:0>     |      |       |            |        |       |           |        | 0000       |
| 4090                        | CHEHIT                | 31:16         |              |       |            |       |       |                |      | CHEHIT              | <31.0>      |      |       |            |        |       |           |        | xxxx       |
| .500                        | 0                     | 15:0          |              |       |            |       |       |                |      | S/IEIIII            | · · · · · · |      |       |            |        |       |           |        | xxxx       |
| 40A0                        | CHEMIS                | 31:16         |              |       |            |       |       |                |      | CHEMIS              | <31:0>      |      |       |            |        |       |           |        | xxxx       |
|                             |                       | 15:0          |              |       |            |       |       |                |      |                     |             |      |       |            |        |       |           |        | xxxx       |
| 40C0                        | CHEPFABT              | 31:16         |              |       |            |       |       |                |      | CHEPFAE             | 3T<31:0>    |      |       |            |        |       |           |        | XXXX       |
| Lagana                      |                       | 15:0          | value on Doo |       | malamantad |       |       |                |      |                     |             |      |       |            |        |       |           |        | xxxx       |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: This register has corresponding CLR, SET and INV Registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

| $\tilde{a}$ | ١ |
|-------------|---|
| Ų.          |   |
| O.          |   |
| _           |   |
| _           |   |
| 4           |   |
| 7.5         |   |
| $\sim$      |   |
| G.          | ļ |
| ī           |   |
| ರ           |   |
| a           |   |
| age         |   |
| 7           |   |
| V           |   |
| $\sim$      |   |
| တ်          |   |
| J           |   |
|             |   |
|             |   |

|                     |          |            | ı١ |
|---------------------|----------|------------|----|
| <b>TABLE 4-40</b> : | RTCC REG | ISTERS MAP | ', |

| ess                         |                  |           |        |                   |         |          |       |       |        | E    | Bits     |          |        |        |         |         |         |       |            |  |  |
|-----------------------------|------------------|-----------|--------|-------------------|---------|----------|-------|-------|--------|------|----------|----------|--------|--------|---------|---------|---------|-------|------------|--|--|
| Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15  | 30/14             | 29/13   | 28/12    | 27/11 | 26/10 | 25/9   | 24/8 | 23/7     | 22/6     | 21/5   | 20/4   | 19/3    | 18/2    | 17/1    | 16/0  | All Resets |  |  |
| 0200                        | RTCCON           | 31:16     | _      | _                 | _       | _        | _     | _     |        |      |          |          | CAL<   | :11:0> |         |         |         |       | 0000       |  |  |
| 0200                        | KICCON           | 15:0      | ON     | FRZ               | SIDL    | _        | _     | _     | _      | _    | RTSECSEL | RTCCLKON | _      | _      | RTCWREN | RTCSYNC | HALFSEC | RTCOE | 0000       |  |  |
| 0210                        | RTCALRM          | 31:16     | _      | _                 | _       | _        | _     | _     | _      | _    | _        | _        | _      | _      | _       | _       | _       | _     | 0000       |  |  |
| 0210                        | KICALKIVI        | 15:0      | ALRMEN | CHIME             | PIV     | ALRMSYNC |       | AMASI | K<3:0> |      |          |          |        | ARP    | T<7:0>  |         |         |       |            |  |  |
| 0220                        | RTCTIME          | 31:16     |        | HR10              | 0<3:0>  |          |       | HR01  | <3:0>  |      |          | MIN10    | <3:0>  |        |         | MIN01   | <3:0>   |       | xxxx       |  |  |
| 0220                        | KICIIWE          | 15:0      |        | SEC1              | 0<3:0>  |          |       | SEC0  | 1<3:0> |      | _        | _        | _      | _      | _       | _       | _       | _     | xx00       |  |  |
| 0230                        | RTCDATE          | 31:16     |        | YEAR <sup>2</sup> | 10<3:0> |          |       | YEAR0 | 1<3:0> |      |          | MONTH1   | 0<3:0> |        |         | MONTH   | 01<3:0> |       | xxxx       |  |  |
| 0230                        | KICDAIL          | 15:0      |        | DAY1              | 0<3:0>  |          |       | DAY01 | 1<3:0> |      | _        | _        | _      | _      |         | WDAY    | )1<3:0> |       | xx0x       |  |  |
| 0240                        | ALRMTIME         | 31:16     |        | MIN1              | 0<3:0>  |          |       | MIN01 | l<3:0> |      |          | MIN10    | <3:0>  |        |         | MIN01   | <3:0>   |       | xxxx       |  |  |
| 0240                        | ALKIVITIVIE      | 15:0      |        | SEC1              | 0<3:0>  |          |       | SEC0  | 1<3:0> |      | _        | _        | _      | xx(    |         |         |         |       |            |  |  |
| 0250                        | ALRMDATE         | 31:16     |        |                   |         |          |       |       |        | 00xx |          |          |        |        |         |         |         |       |            |  |  |
| 0250                        | ALKIVIDATE       | 15:0      |        | DAY1              | 0<3:0>  |          |       | DAY01 | 1<3:0> |      | _        | _        | _      | _      |         | WDAY    | )1<3:0> |       | xx0x       |  |  |

x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend:

All registers in this table have corresponding CLR, SET and INV Registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more

#### TABLE 4-41: DEVCFG: DEVICE CONFIGURATION WORD SUMMARY

| ess                        |                  |           |                        |          |          |          |          |          |             | Bi      | ts      |         |           |         |         |           |             |         |            |
|----------------------------|------------------|-----------|------------------------|----------|----------|----------|----------|----------|-------------|---------|---------|---------|-----------|---------|---------|-----------|-------------|---------|------------|
| Virtual Addres<br>(BFC0_#) | Register<br>Name | Bit Range | 31/15                  | 30/14    | 29/13    | 28/12    | 27/11    | 26/10    | 25/9        | 24/8    | 23/7    | 22/6    | 21/5      | 20/4    | 19/3    | 18/2      | 17/1        | 16/0    | All Resets |
| 2550                       | DEVCFG3          | 31:16     | _                      | _        | _        | _        | _        | _        | _           | _       | _       | _       | _         | _       | _       | _         | _           | _       | xxxx       |
| 200                        | DEVCEGS          | 15:0      | USERID15               | USERID14 | USERID13 | USERID12 | USERID11 | USERID10 | USERID9     | USERID8 | USERID7 | USERID6 | USERID5   | USERID4 | USERID3 | USERID2   | USERID1     | USERID0 | xxxx       |
| 2554                       | DEVCFG2          | 31:16     | _                      | _        | _        | _        | _        | _        | _           | _       | _       | _       | _         | _       | _       | FF        | PLLODIV<2:  | 0>      | xxxx       |
| 2ГГ4                       | DEVCFG2          | 15:0      | FUPLLEN <sup>(1)</sup> | _        | _        | _        | _        | FUF      | PLLIDIV<2:0 | >(1)    | _       | FF      | LLMULT<2: | 0>      | _       | F         | PLLIDIV<2:0 | )>      | xxxx       |
| ٥٢٢٥                       | DEVCFG1          | 31:16     | _                      | _        | _        | _        | _        | _        | _           | _       | FWDTEN  | _       | _         |         | V       | VDTPS<4:0 | >           |         | xxxx       |
| 2558                       | DEVCEGI          | 15:0      | FCKSN                  | 1<1:0>   | FPBDI    | V<1:0>   | _        | OSCIOFNC | POSCM       | OD<1:0> | IESO    | _       | FSOSCEN   | _       | _       | F         | NOSC<2:0    | >       | xxxx       |
| 2550                       | DEVCECO          | 31:16     | _                      | _        | _        | CP       | _        | _        | _           | BWP     | _       | _       | _         | _       | PWP19   | PWP18     | PWP17       | PWP16   | xxxx       |
| 2FFC                       | FC   DEVCFG0     | 15:0      | PWP15                  | PWP14    | PWP13    | PWP12    | _        | _        | _           | _       | _       | _       | _         | _       | ICESEL  |           | DEBU        | G<1:0>  | xxxx       |

PIC32MX3XX/4XX

x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend:

Note 1: These bits are only available on PIC32MX4XX devices.

# TABLE 4-42: DEVICE AND REVISION ID SUMMARY

| ess                      |                  | е         |       |       |       |       |       |       |      | Bi    | ts     |        |         |      |      |      |      |      | S          |
|--------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|-------|--------|--------|---------|------|------|------|------|------|------------|
| Virtual Addr<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8  | 23/7   | 22/6   | 21/5    | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets |
| F220                     | DEVID            | 31:16     |       | VER-  | <3:0> |       |       |       |      |       |        | DEVID- | <27:16> |      |      |      |      |      | xxxx       |
| F220                     | DEVID            | 15:0      |       |       |       |       |       |       |      | DEVID | <15:0> |        |         |      |      |      |      |      | xxxx       |

PIC32MX3XX/4XX

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

5250

U1CON

5260 U1ADDR

5270 U1BDTP1

5280 U1FRML

5290 U1FRMH

15:0

31:16

15:0

15:0

31:16

15:0

| _            |  |
|--------------|--|
| P            |  |
|              |  |
|              |  |
| نن           |  |
| 3            |  |
| 2            |  |
|              |  |
|              |  |
| $\mathbf{X}$ |  |
|              |  |
| 3            |  |
| X            |  |
|              |  |
|              |  |
| 1            |  |
| 4            |  |
| ×            |  |
|              |  |
| X            |  |

USBEN

SOFEN

0000

0000

0000

0000

0000

0000

0000

0000

| ŝ        |                  |               |       |       |       |       |       |       |      |      | Bits    |          |              |          |         |          |                 |          |
|----------|------------------|---------------|-------|-------|-------|-------|-------|-------|------|------|---------|----------|--------------|----------|---------|----------|-----------------|----------|
| (BF88_#) | Register<br>Name | Bit Range     | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7    | 22/6     | 21/5         | 20/4     | 19/3    | 18/2     | 17/1            | 16/0     |
| 040      | U10TGIR          | 31:16         | _     | _     | _     | _     | _     | _     | _    | _    | _       | _        | _            | _        |         | _        | _               | _        |
| 040      | UIUIGIK          | 15:0          | _     | _     | _     | _     | _     | _     | _    | _    | IDIF    | T1MSECIF | LSTATEIF     | ACTVIF   | SESVDIF | SESENDIF | -               | VBUSVDIF |
| 050      | U10TGIE          | 31:16         | _     | _     | _     | _     | _     | _     | _    | _    | _       | _        | _            | _        | -       | _        | _               | _        |
| 500      |                  | 15:0          |       | _     | _     | _     | _     | _     | _    | _    | IDIE    | T1MSECIE | LSTATEIE     | ACTVIE   | SESVDIE | SESENDIE | _               | VBUSVDIE |
| 060      | 01010            | 31:16         |       | _     |       | _     | _     | _     |      | _    | _       | _        | _            | _        | _       | _        | _               | _        |
|          | STAT             | 15:0          |       | _     | _     | _     |       | _     | _    | _    | ID      | _        | LSTATE       | _        | SESVD   | SESEND   | _               | VBUSVD   |
| 70       | U10TGCON         | 31:16         |       | _     | _     | _     | _     | _     |      | _    |         |          |              | <u> </u> |         |          |                 |          |
|          |                  | 15:0          |       |       |       | _     | _     | _     |      | _    | DPPULUP |          | DPPULDWN     |          | VBUSON  | OTGEN    | VBUSCHG         | VBUSDIS  |
| 080      | U1PWRC           | 31:16         |       |       |       | _     |       | _     | _    | _    |         | _        | _            |          |         |          |                 | —        |
|          |                  | 15:0<br>31:16 |       | _     | _     | _     | _     | _     | _    | _    | UACTPND | _        | _            | USLPGRD  |         |          | USUSPEND        | USBPWR   |
| 200      | U1IR             | 31.10         |       | _     | _     | _     | _     | _     | _    | _    | _       | _        | _            | _        | _       | _        | _               | URSTIF   |
| .00      | OTIIK            | 15:0          | _     | _     | _     | _     | _     | _     | _    | _    | STALLIF | ATTACHIF | RESUMEIF     | IDLEIF   | TRNIF   | SOFIF    | UERRIF          | DETACHIF |
|          |                  | 31:16         | _     | _     | _     | _     | _     | _     | _    | _    | _       | _        | _            | _        | _       | _        | _               | _        |
| 210      | U1IE             | 15:0          | _     | _     | _     | _     | _     |       | _    |      | STALLIE | ATTACHIE | RESUMEIE     | IDLEIE   | TRNIE   | SOFIE    | UERRIE          | URSTIE   |
|          |                  | 13.0          |       |       |       |       |       |       |      |      | STALLIL | ATTACTIL | KLOOMLIL     | IDELIE   | TIXIVIL | 301 IL   | OLIVIC          | DETACHIE |
|          |                  | 31:16         | _     | _     | _     | _     | _     | _     | _    | _    | _       | _        | _            | _        | -       | _        | _               | _        |
| 220      | U1EIR            | 15:0          | _     | _     | _     | _     | _     | _     | _    | _    | BTSEF   | BMXEF    | DMAEF        | BTOEF    | DFN8EF  | CRC16EF  | CRC5EF          | PIDEF    |
|          |                  |               |       |       |       |       |       |       |      |      |         |          |              |          |         |          | EOFEF           |          |
|          |                  | 31:16         |       | _     | _     | _     | _     | _     | _    | _    | _       | _        | _            | _        | -       | _        |                 | _        |
| 230      | U1EIE            | 15:0          | _     | _     | _     | _     | _     | _     | _    | _    | BTSEE   | BMXEE    | DMAEE        | BTOEE    | DFN8EE  | CRC16EE  | CRC5EE<br>EOFEE | PIDEE    |
|          |                  | 31:16         |       | _     | _     | _     | _     | _     | _    | _    | _       | _        | _            | _        | _       | _        |                 | _        |
| 240      | U1STAT           | 15:0          |       |       | _     | _     |       | _     | _    | _    |         |          | L<br>PT<3:0> |          | DIR     | PPBI     | _               | _        |
| $\dashv$ |                  | 31:16         |       | _     | _     | _     | _     | _     | _    | _    | _       | _        | _            | _        | _       | _        | _               | _        |

PKTDIS

TOKBUSY

USBRST

BDTPTRL<7:1>

FRML<7:0>

HOSTEN

DEVADDR<6:0>

RESUME

**PPBRST** 

FRMH<10:8>

JSTATE

LSPDEN

\_

SE0

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

\_

TABLE 4-43: USB REGISTERS MAP (CONTINUED)

| SS                          |                  |           |            |       |       | •     |       |       |      |      | Bits  |          |        |                 |        |        |         |        |            |
|-----------------------------|------------------|-----------|------------|-------|-------|-------|-------|-------|------|------|-------|----------|--------|-----------------|--------|--------|---------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15      | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7  | 22/6     | 21/5   | 20/4            | 19/3   | 18/2   | 17/1    | 16/0   | All Resets |
| 52A0                        | U1TOK            | 31:16     | _          | _     | _     | _     | _     | _     | _    | _    | _     | _        |        | _               | _      | _      | _       | _      | 0000       |
| 02/10                       | OTTOR            | 15:0      | _          | _     | _     | _     | _     | _     | _    | _    |       | PID      | )<3:0> |                 |        | EP     | <3:0>   |        | 0000       |
| 52B0                        | U1SOF            | 31:16     |            |       | _     |       | _     | _     |      |      | _     | _        | _      |                 | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      |            | _     | _     | _     | _     | _     | _    |      |       |          |        | CNT<            | 7:0>   |        |         | 1      | 0000       |
| 52C0                        | U1BDTP2          | 31:16     | _          | _     | _     | _     | _     | _     | _    | _    | _     | _        | _      |                 | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      |            | _     | _     | _     | _     | _     | _    |      |       |          |        | BDTPTR          | H<7:0> |        |         | ı      | 0000       |
| 52D0                        | U1BDTP3          | 31:16     |            | _     | _     | _     | _     | _     | _    |      | _     | _        | _      | _               | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      | _          | _     | _     | _     | _     | _     | _    | _    |       |          |        | BDTPTR          | U<7:0> |        |         | ı      | 0000       |
| 52E0                        | U1CNFG1          | 31:16     | _          | _     | _     |       | _     | _     |      | _    |       | _        |        | _               | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      | _          | _     | _     |       | _     | _     |      | _    | UTEYE | UOEMON   | USBFRZ | USBSIDL         | _      | _      | _       | _      | 0000       |
| 5300                        | U1EP0            | 31:16     |            |       | _     |       | _     | _     |      | _    | _     | _        | _      | _               | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      |            |       | _     | _     | _     | _     |      |      | LSPD  | RETRYDIS | _      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5310                        | U1EP1            | 31:16     | _          |       | _     |       | _     | _     |      | _    |       | _        |        | _               | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      |            |       | _     | _     | _     | _     |      | _    | _     | _        | _      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5320                        | U1EP2            | 31:16     |            |       | _     | _     | _     | _     |      |      | _     | _        | _      | _               | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      |            |       | _     | _     | _     | _     |      |      | _     | _        | _      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5330                        | U1EP3            | 31:16     |            | _     |       | _     | _     | _     |      |      | _     | _        | _      | _               | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      |            | _     | _     | _     | _     | _     | _    | 1    | _     | _        | 1      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5340                        | U1EP4            | 31:16     |            | _     | _     | _     | _     | _     | _    | 1    | _     | _        | 1      | _               | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      | _          | _     | _     | _     | _     | _     | _    | -    | _     | _        | -      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5350                        | U1EP5            | 31:16     | _          | _     | _     | _     | _     | _     | _    | _    | _     | _        | _      | _               | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      |            | _     | _     | _     | _     | _     | _    | 1    | _     | _        | 1      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5360                        | U1EP6            | 31:16     | _          | _     | _     | _     | _     | _     | _    | -    | _     | _        | -      | _               | _      | _      | _       | _      | 0000       |
|                             |                  | 15:0      | _          | _     | _     | _     | _     | _     | _    | _    | _     | _        | _      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5370                        | U1EP7            | 31:16     | _          | _     | _     | _     | _     | _     | _    | _    | _     | _        | _      | _               | _      | _      | _       | _      | 0000       |
| 00.0                        | 0.2              | 15:0      | _          | _     | _     | _     | _     | _     | _    | _    | _     | _        | _      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5380                        | U1EP8            | 31:16     |            | _     | _     | _     | _     | _     | _    | _    | _     | _        | _      | _               | _      | _      | _       | _      | 0000       |
| 0000                        | O ILI O          | 15:0      |            | _     | _     | _     | _     | _     | _    | _    | _     | _        | _      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 5390                        | U1EP9            | 31:16     | n <u> </u> | _     | _     | _     | _     | _     | _    | _    | _     | _        | _      | _               | _      | _      | _       | _      | 0000       |
| 3000                        | JILI             | 15:0      | _          | _     | _     | _     | _     | _     | _    | _    | _     | _        | _      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 53A0                        | U1EP10           | 31:16     | _          | _     | _     | _     | _     | _     | _    | -    | _     | _        | -      | _               | _      | _      | _       | _      | 0000       |
| 30/10                       | 31L1 10          | 15:0      | _          | _     | _     | _     | _     | _     | _    | 1    | _     | _        | _      | EPCONDIS        | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 53B0                        | U1EP11           | 31:16     | <u> </u>   | _     | _     | _     | _     |       | _    | -    | _     | _        | -      | _               | _      | _      | _       | _      | 0000       |
| 3350                        | JILI II          | 15:0      |            |       |       |       |       |       |      |      | _     | _        | _      | <b>EPCONDIS</b> | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |

| ess                         |                  | )         |       |       |       |       |       |       |      |      | Bits |      |      |          |        |        |         |        |            |
|-----------------------------|------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|----------|--------|--------|---------|--------|------------|
| Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4     | 19/3   | 18/2   | 17/1    | 16/0   | All Resets |
| 53C0                        | U1EP12           | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _        | _      | _      | _       | _      | 0000       |
| 5500                        | O I E F I Z      | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 53D0                        | U1EP13           | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _        | _      | _      | _       | _      | 0000       |
| 5500                        | O I E F 13       | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 53E0                        | U1EP14           | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _        | _      | _      | _       | _      | 0000       |
| 33E0                        | OTEF 14          | 15:0      | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |
| 52E0                        | II1ED15          | 31:16     | _     | _     | _     | _     | _     | _     | _    | _    | _    | _    | _    | _        | _      | _      | _       | _      | 0000       |
| 55/0                        | 53F0 U1EP15 15   | 15:0      | _     | _     |       | _     | _     | _     | _    | _    | _    | _    | _    | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000       |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## 5.0 FLASH PROGRAM MEMORY

- Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 5. "Flash Program Memory" (DS61121) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

PIC32MX3XX/4XX devices contain an internal program Flash memory for executing user code. There are three methods by which the user can program this memory:

- Run-Time Self Programming (RTSP)
- In-Circuit Serial Programming™ (ICSP™)
- · EJTAG Programming

RTSP is performed by software executing from either Flash or RAM memory. EJTAG is performed using the EJTAG port of the device and a EJTAG capable programmer. ICSP is performed using a serial data connection to the device and allows much faster programming times than RTSP. RTSP techniques are described in this chapter. The ICSP and EJTAG methods are described in the "PIC32MX3XX/4XX Programming Specification" (DS61145), which may be downloaded from the Microchip web site.

## 6.0 RESETS

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 7. "Resets" (DS61118) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0** "**Memory Organization**" in this data sheet for device-specific register and bit information.

The Reset module combines all Reset sources and controls the device Master Reset signal, SYSRST. The following is a list of device Reset sources:

· POR: Power-on Reset

MCLR: Master Clear Reset Pin

· SWR: Software Reset

· WDTR: Watchdog Timer Reset

· BOR: Brown-out Reset

· CMR: Configuration Mismatch Reset

A simplified block diagram of the Reset module is illustrated in Figure 6-1.

FIGURE 6-1: SYSTEM RESET BLOCK DIAGRAM



## 7.0 INTERRUPT CONTROLLER

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 8. "Interrupt Controller" (DS61108) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0**"Memory Organization" in this data sheet for device-specific register and bit information.

PIC32MX3XX/4XX devices generate interrupt requests in response to interrupt events from peripheral modules. The Interrupt Control module exists externally to the CPU logic and prioritizes the interrupt events before presenting them to the CPU.

The PIC32MX3XX/4XX interrupts module includes the following features:

- · Up to 96 interrupt sources
- · Up to 64 interrupt vectors
- · Single and Multi-Vector mode operations
- · Five external interrupts with edge polarity control
- · Interrupt proximity timer
- · Module Freeze in Debug mode
- Seven user-selectable priority levels for each vector
- Four user-selectable subpriority levels within each priority
- · Dedicated shadow set for highest priority level
- · Software can generate any interrupt
- · User-configurable interrupt vector table location
- · User-configurable interrupt vector spacing

FIGURE 7-1: INTERRUPT CONTROLLER MODULE



**Note:** Several of the registers cited in this section are not in the interrupt controller module. These registers (and bits) are associated with the CPU. Details about them are available in **Section 3.0 "PIC32MX MCU"**.

To avoid confusion, a typographic distinction is made for registers in the CPU. The register names in this section, and all other sections of this manual, are signified by uppercase letters only. The CPU register names are signified by upper and lowercase letters. For example, INTSTAT is an Interrupts register; whereas, IntCtl is a CPU register.

TABLE 7-1: INTERRUPT IRQ AND VECTOR LOCATION

| Interrupt Source <sup>(1)</sup>  | IRQ      | Vector<br>Number |          | Interrup | t Bit Location |             |
|----------------------------------|----------|------------------|----------|----------|----------------|-------------|
| Highest Natural Order F          | Priority |                  | Flag     | Enable   | Priority       | Subpriority |
| CT – Core Timer Interrupt        | 0        | 0                | IFS0<0>  | IEC0<0>  | IPC0<4:2>      | IPC0<1:0>   |
| CS0 – Core Software Interrupt 0  | 1        | 1                | IFS0<1>  | IEC0<1>  | IPC0<12:10>    | IPC0<9:8>   |
| CS1 – Core Software Interrupt 1  | 2        | 2                | IFS0<2>  | IEC0<2>  | IPC0<20:18>    | IPC0<17:16> |
| INT0 – External Interrupt 0      | 3        | 3                | IFS0<3>  | IEC0<3>  | IPC0<28:26>    | IPC0<25:24> |
| T1 – Timer1                      | 4        | 4                | IFS0<4>  | IEC0<4>  | IPC1<4:2>      | IPC1<1:0>   |
| IC1 – Input Capture 1            | 5        | 5                | IFS0<5>  | IEC0<5>  | IPC1<12:10>    | IPC1<9:8>   |
| OC1 – Output Compare 1           | 6        | 6                | IFS0<6>  | IEC0<6>  | IPC1<20:18>    | IPC1<17:16> |
| INT1 – External Interrupt 1      | 7        | 7                | IFS0<7>  | IEC0<7>  | IPC1<28:26>    | IPC1<25:24> |
| T2 – Timer2                      | 8        | 8                | IFS0<8>  | IEC0<8>  | IPC2<4:2>      | IPC2<1:0>   |
| IC2 – Input Capture 2            | 9        | 9                | IFS0<9>  | IEC0<9>  | IPC2<12:10>    | IPC2<9:8>   |
| OC2 – Output Compare 2           | 10       | 10               | IFS0<10> | IEC0<10> | IPC2<20:18>    | IPC2<17:16> |
| INT2 – External Interrupt 2      | 11       | 11               | IFS0<11> | IEC0<11> | IPC2<28:26>    | IPC2<25:24> |
| T3 – Timer3                      | 12       | 12               | IFS0<12> | IEC0<12> | IPC3<4:2>      | IPC3<1:0>   |
| IC3 – Input Capture 3            | 13       | 13               | IFS0<13> | IEC0<13> | IPC3<12:10>    | IPC3<9:8>   |
| OC3 – Output Compare 3           | 14       | 14               | IFS0<14> | IEC0<14> | IPC3<20:18>    | IPC3<17:16> |
| INT3 – External Interrupt 3      | 15       | 15               | IFS0<15> | IEC0<15> | IPC3<28:26>    | IPC3<25:24> |
| T4 – Timer4                      | 16       | 16               | IFS0<16> | IEC0<16> | IPC4<4:2>      | IPC4<1:0>   |
| IC4 – Input Capture 4            | 17       | 17               | IFS0<17> | IEC0<17> | IPC4<12:10>    | IPC4<9:8>   |
| OC4 – Output Compare 4           | 18       | 18               | IFS0<18> | IEC0<18> | IPC4<20:18>    | IPC4<17:16> |
| INT4 – External Interrupt 4      | 19       | 19               | IFS0<19> | IEC0<19> | IPC4<28:26>    | IPC4<25:24> |
| T5 – Timer5                      | 20       | 20               | IFS0<20> | IEC0<20> | IPC5<4:2>      | IPC5<1:0>   |
| IC5 – Input Capture 5            | 21       | 21               | IFS0<21> | IEC0<21> | IPC5<12:10>    | IPC5<9:8>   |
| OC5 – Output Compare 5           | 22       | 22               | IFS0<22> | IEC0<22> | IPC5<20:18>    | IPC5<17:16> |
| SPI1E – SPI1 Fault               | 23       | 23               | IFS0<23> | IEC0<23> | IPC5<28:26>    | IPC5<25:24> |
| SPI1TX – SPI1 Transfer Done      | 24       | 23               | IFS0<24> | IEC0<24> | IPC5<28:26>    | IPC5<25:24> |
| SPI1RX – SPI1 Receive Done       | 25       | 23               | IFS0<25> | IEC0<25> | IPC5<28:26>    | IPC5<25:24> |
| U1E – UART1 Error                | 26       | 24               | IFS0<26> | IEC0<26> | IPC6<4:2>      | IPC6<1:0>   |
| U1RX – UART1 Receiver            | 27       | 24               | IFS0<27> | IEC0<27> | IPC6<4:2>      | IPC6<1:0>   |
| U1TX – UART1 Transmitter         | 28       | 24               | IFS0<28> | IEC0<28> | IPC6<4:2>      | IPC6<1:0>   |
| I2C1B – I2C1 Bus Collision Event | 29       | 25               | IFS0<29> | IEC0<29> | IPC6<12:10>    | IPC6<9:8>   |
| I2C1S – I2C1 Slave Event         | 30       | 25               | IFS0<30> | IEC0<30> | IPC6<12:10>    | IPC6<9:8>   |
| I2C1M – I2C1 Master Event        | 31       | 25               | IFS0<31> | IEC0<31> | IPC6<12:10>    | IPC6<9:8>   |
| CN – Input Change Interrupt      | 32       | 26               | IFS1<0>  | IEC1<0>  | IPC6<20:18>    | IPC6<17:16> |
| AD1 – ADC1 Convert Done          | 33       | 27               | IFS1<1>  | IEC1<1>  | IPC6<28:26>    | IPC6<25:24> |
| PMP – Parallel Master Port       | 34       | 28               | IFS1<2>  | IEC1<2>  | IPC7<4:2>      | IPC7<1:0>   |
| CMP1 – Comparator Interrupt      | 35       | 29               | IFS1<3>  | IEC1<3>  | IPC7<12:10>    | IPC7<9:8>   |
| CMP2 – Comparator Interrupt      | 36       | 30               | IFS1<4>  | IEC1<4>  | IPC7<20:18>    | IPC7<17:16> |

Note 1: Not all interrupt sources are available on all devices. See TABLE 1: "PIC32MX General Purpose – Features" and TABLE 2: "PIC32MX USB – Features" for available peripherals.

TABLE 7-1: INTERRUPT IRQ AND VECTOR LOCATION (CONTINUED)

| Interrupt Source <sup>(1)</sup>     | IRQ | Vector<br>Number | Interrupt Bit Location |          |              |             |
|-------------------------------------|-----|------------------|------------------------|----------|--------------|-------------|
| Highest Natural Order Priority      |     |                  | Flag                   | Enable   | Priority     | Subpriority |
| SPI2E – SPI2 Fault                  | 37  | 31               | IFS1<5>                | IEC1<5>  | IPC7<28:26>  | IPC7<25:24> |
| SPI2TX – SPI2 Transfer Done         | 38  | 31               | IFS1<6>                | IEC1<6>  | IPC7<28:26>  | IPC7<25:24> |
| SPI2RX – SPI2 Receive Done          | 39  | 31               | IFS1<7>                | IEC1<7>  | IPC7<28:26>  | IPC7<25:24> |
| U2E – UART2 Error                   | 40  | 32               | IFS1<8>                | IEC1<8>  | IPC8<4:2>    | IPC8<1:0>   |
| U2RX – UART2 Receiver               | 41  | 32               | IFS1<9>                | IEC1<9>  | IPC8<4:2>    | IPC8<1:0>   |
| U2TX – UART2 Transmitter            | 42  | 32               | IFS1<10>               | IEC1<10> | IPC8<4:2>    | IPC8<1:0>   |
| I2C2B – I2C2 Bus Collision Event    | 43  | 33               | IFS1<11>               | IEC1<11> | IPC8<12:10>  | IPC8<9:8>   |
| I2C2S - I2C2 Slave Event            | 44  | 33               | IFS1<12>               | IEC1<12> | IPC8<12:10>  | IPC8<9:8>   |
| I2C2M – I2C2 Master Event           | 45  | 33               | IFS1<13>               | IEC1<13> | IPC8<12:10>  | IPC8<9:8>   |
| FSCM – Fail-Safe Clock Monitor      | 46  | 34               | IFS1<14>               | IEC1<14> | IPC8<20:18>  | IPC8<17:16> |
| RTCC – Real-Time Clock and Calendar | 47  | 35               | IFS1<15>               | IEC1<15> | IPC8<28:26>  | IPC8<25:24> |
| DMA0 – DMA Channel 0                | 48  | 36               | IFS1<16>               | IEC1<16> | IPC9<4:2>    | IPC9<1:0>   |
| DMA1 – DMA Channel 1                | 49  | 37               | IFS1<17>               | IEC1<17> | IPC9<12:10>  | IPC9<9:8>   |
| DMA2 – DMA Channel 2                | 50  | 38               | IFS1<18>               | IEC1<18> | IPC9<20:18>  | IPC9<17:16> |
| DMA3 – DMA Channel 3                | 51  | 39               | IFS1<19>               | IEC1<19> | IPC9<28:26>  | IPC9<25:24> |
| FCE – Flash Control Event           | 56  | 44               | IFS1<24>               | IEC1<24> | IPC11<4:2>   | IPC11<1:0>  |
| USB                                 | 57  | 45               | IFS1<25>               | IEC1<25> | IPC11<12:10> | IPC11<9:8>  |
| Lowest Natural Order Priority       |     |                  |                        |          |              |             |

Note 1: Not all interrupt sources are available on all devices. See TABLE 1: "PIC32MX General Purpose – Features" and TABLE 2: "PIC32MX USB – Features" for available peripherals.

# 8.0 OSCILLATOR CONFIGURATION

- Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "PIC32MX Family Reference Manual" Section 6. "Oscillator Configuration" (DS61112), which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC32MX oscillator system has the following modules and features:

- A total of four external and internal oscillator options as clock sources
- On-chip PLL (phase-locked loop) with userselectable input divider, multiplier and output divider to boost operating frequency on select internal and external oscillator sources
- On-chip user-selectable divisor postscaler on select oscillator sources
- Software-controllable switching between various clock sources
- A Fail-Safe Clock Monitor (FSCM) that detects clock failure and permits safe application recovery or shut down
- · Dedicated on-chip PLL for USB peripheral

#### FIGURE 8-1: PIC32MX3XX/4XX FAMILY CLOCK DIAGRAM



## 9.0 PREFETCH CACHE

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 4. "Prefetch Cache" (DS61119) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. Prefetch cache increases performance for applications executing out of the cacheable program Flash memory regions by implementing instruction caching, constant data caching and instruction prefetching.

#### 9.1 Features

- 16 Fully Associative Lockable Cache Lines
- 16-byte Cache Lines
- · Up to four Cache Lines Allocated to Data
- Two Cache Lines with Address Mask to hold repeated instructions
- · Pseudo LRU replacement policy
- · All Cache Lines are software writable
- · 16-byte parallel memory fetch
- · Predictive Instruction Prefetch

FIGURE 9-1: PREFETCH MODULE BLOCK DIAGRAM



# 10.0 DIRECT MEMORY ACCESS (DMA) CONTROLLER

- Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 31. "Direct Memory Access (DMA) Controller" (DS61117) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC32MX Direct Memory Access (DMA) controller is a bus master module useful for data transfers between different devices without CPU intervention. The source and destination of a DMA transfer can be any of the memory mapped modules existent in the PIC32MX (such as Peripheral Bus (PBUS) devices: SPI, UART,  $I^2C^{TM}$ , etc.) or memory itself.

Following are some of the key features of the DMA controller module:

- · Four Identical Channels, each featuring:
  - Auto-Increment Source and Destination Address Registers
  - Source and Destination Pointers
  - Memory to Memory and Memory to Peripheral Transfers

- · Automatic Word-Size Detection:
  - Transfer Granularity, down to byte level
  - Bytes need not be word-aligned at source and destination
- · Fixed Priority Channel Arbitration
- · Flexible DMA Channel Operating Modes:
  - Manual (software) or automatic (interrupt)
     DMA requests
  - One-Shot or Auto-Repeat Block Transfer modes
  - Channel-to-channel chaining
- · Flexible DMA Requests:
  - A DMA request can be selected from any of the peripheral interrupt sources
  - Each channel can select any (appropriate) observable interrupt as its DMA request source
  - A DMA transfer abort can be selected from any of the peripheral interrupt sources
  - Pattern (data) match transfer termination
- · Multiple DMA Channel Status Interrupts:
  - DMA channel block transfer complete
  - Source empty or half empty
  - Destination full or half-full
  - DMA transfer aborted due to an external event
  - Invalid DMA address generated
- · DMA Debug Support Features:
  - Most recent address accessed by a DMA channel
  - Most recent DMA channel to transfer data
- · CRC Generation Module:
  - CRC module can be assigned to any of the available channels
  - CRC module is highly configurable

FIGURE 10-1: DMA BLOCK DIAGRAM



# 11.0 USB ON-THE-GO (OTG)

# Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 27. "USB On-The-Go (OTG)" (DS61126) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Universal Serial Bus (USB) module contains analog and digital components to provide a USB 2.0 full-speed and low-speed embedded host, full-speed device, or OTG implementation with a minimum of external components. This module in Host mode is intended for use as an embedded host and therefore does not implement a UHCl or OHCl controller.

The USB module consists of the clock generator, the USB voltage comparators, the transceiver, the Serial Interface Engine (SIE), a dedicated USB DMA controller, pull-up and pull-down resistors, and the register interface. A block diagram of the PIC32MX USB OTG module is presented in Figure 11-1.

The clock generator provides the 48 MHz clock required for USB full-speed and low-speed communication. The voltage comparators monitor the voltage on the VBUS pin to determine the state of the bus. The transceiver provides the analog translation between the USB bus and the digital logic. The SIE is a state machine that transfers data to and from the endpoint buffers, and generates the hardware protocol for data transfers. The USB DMA controller transfers data between the data buffers in RAM and the SIE. The integrated pull-up and pull-down resistors eliminate the need for external signaling components. The register interface allows the CPU to configure and communicate with the module.

The PIC32MX USB module includes the following features:

- USB Full-Speed Support for Host and Device
- · Low-Speed Host Support
- · USB OTG Support

Note:

- · Integrated Signaling Resistors
- Integrated Analog Comparators for VBUS Monitoring
- · Integrated USB Transceiver
- Transaction Handshaking Performed by Hardware
- · Endpoint Buffering Anywhere in System RAM
- Integrated DMA to Access System RAM and Flash

The implementation and use of the USB specifications, as well as other third-party specifications or technologies, may require licensing; including, but not limited to, USB Implementers Forum, Inc. (also referred to as USB-IF). The user is fully responsible for investigating and satisfying any applicable licensing obligations.



**FIGURE 11-1:** PIC32MX3XX/4XX FAMILY USB INTERFACE DIAGRAM

#### 12.0 I/O PORTS

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 12. "I/O Ports" (DS61120) of the "PIC32MX Family Reference Manual", which is available Microchip the (www.microchip.com/PIC32).

> 2: Some registers and associated described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

General purpose I/O pins are the simplest of peripherals. They allow the PIC® MCU to monitor and control other devices. To add flexibility and functionality, some pins are multiplexed with alternate function(s). These functions depend on which peripheral features are on the device. In general, when a peripheral is functioning, that pin may not be used as a general purpose I/O pin.

Following are some of the key features of this module:

- · Individual Output Pin Open-drain Enable/Disable
- · Individual Input Pin Weak Pull-up Enable/Disable
- Monitor Selective Inputs and Generate Interrupt when Change in Pin State is Detected
- · Operation during CPU Sleep and Idle modes
- · Fast Bit Manipulation using CLR, SET and INV Registers

Figure 12-1 illustrates a block diagram of a typical multiplexed I/O port.

**FIGURE 12-1: BLOCK DIAGRAM OF A TYPICAL MULTIPLEXED PORT STRUCTURE** 



## 12.1 Parallel I/O (PIO) Ports

All port pins have three registers (TRIS, LAT and PORT) that are directly associated with their operation.

TRIS is a data direction or tri-state control register that determines whether a digital pin is an input or an output. Setting a TRISx register bit = 1 configures the corresponding I/O pin as an input; setting a TRISx register bit = 0 configures the corresponding I/O pin as an output. All port I/O pins are defined as inputs after a device Reset. Certain I/O pins are shared with analog peripherals and default to analog inputs after a device Reset.

PORT is a register used to read the current state of the signal applied to the port I/O pins. Writing to a PORTx register performs a write to the port's latch, LATx register, latching the data to the port's I/O pins.

LAT is a register used to write data to the port I/O pins. The LATx latch register holds the data written to either the LATx or PORTx registers. Reading the LATx latch register reads the last value written to the corresponding port or latch register.

Not all port I/O pins are implemented on some devices, therefore, the corresponding PORTx, LATx and TRISx register bits will read as zeros.

#### 12.1.1 CLR, SET AND INV REGISTERS

Every I/O module register has a corresponding CLR (clear), SET (set) and INV (invert) register designed to provide fast atomic bit manipulations. As the name of the register implies, a value written to a SET, CLR or INV register effectively performs the implied operation, but only on the corresponding base register and only bits specified as '1' are modified. Bits specified as '0' are not modified.

Reading SET, CLR and INV registers returns undefined values. To see the affects of a write operation to a SET, CLR or INV register, the base register must be read.

Note:

Using a PORTxINV register to toggle a bit is recommended because the operation is performed in hardware atomically, using fewer instructions as compared to the traditional read-modify-write method shown below:

PORTC ^= 0x0001;

#### 12.1.2 DIGITAL INPUTS

Pins are configured as digital inputs by setting the corresponding TRIS register bits = 1. When configured as inputs, they are either TTL buffers or Schmitt Triggers. Several digital pins share functionality with analog inputs and default to the analog inputs at POR. Setting the corresponding bit in the AD1PCFG register = 1 enables the pin as a digital pin.

The maximum input voltage allowed on the input pins is the same as the maximum VIH specification. Refer to **Section 29.0 "Electrical Characteristics"** for VIH specification details.

Note:

Analog levels on any pin that is defined as a digital input (including the ANx pins) may cause the input buffer to consume current that exceeds the device specifications.

#### 12.1.3 ANALOG INPUTS

Certain pins can be configured as analog inputs used by the ADC and Comparator modules. Setting the corresponding bits in the AD1PCFG register = 0 enables the pin as an analog input pin and must have the corresponding TRIS bit set = 1 (input). If the TRIS bit is cleared = 0 (output), the digital output level (VOH or VOL) will be converted. Any time a port I/O pin is configured as analog, its digital input is disabled and the corresponding PORTx register bit will read 'o'. The AD1PCFG Register has a default value of 0x0000; therefore, all pins that share ANx functions are analog (not digital) by default.

#### 12.1.4 DIGITAL OUTPUTS

Pins are configured as digital outputs by setting the corresponding TRIS register bits = 0. When configured as digital outputs, these pins are CMOS drivers or can be configured as open drain outputs by setting the corresponding bits in the ODCx Open-Drain Configuration register.

The open-drain feature allows the generation of outputs higher than VDD (e.g., 5V) on any desired 5V tolerant pins by using external pull-up resistors. The maximum open-drain voltage allowed is the same as the maximum VIH specification.

See the "Pin Diagrams" section for the available pins and their functionality.

#### 12.1.5 ANALOG OUTPUTS

Certain pins can be configured as analog outputs, such as the CVREF output voltage used by the comparator module. Configuring the Comparator Reference module to provide this output will present the analog output voltage on the pin, independent of the TRIS register setting for the corresponding pin.

#### 12.1.6 INPUT CHANGE NOTIFICATION

The input change notification function of the I/O ports (CNx) allows devices to generate interrupt requests in response to change of state on selected pin.

Each CNx pin also has a weak pull-up, which acts as a current source connected to the pin. The pull-ups are enabled by setting corresponding bit in CNPUE register.

## 13.0 TIMER1

- Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 14. "Timers" (DS61105) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This family of PIC32MX devices features one synchronous/asynchronous 16-bit timer that can operate as a free-running interval timer for various timing applications and counting external events. This timer can also be used with the Secondary Oscillator (Sosc) for real-time clock applications. The following modes are supported:

- · Synchronous Internal Timer
- · Synchronous Internal Gated Timer
- · Synchronous External Timer
- · Asynchronous External Timer

## 13.1 Additional Supported Features

- · Selectable clock prescaler
- Timer operation during CPU Idle and Sleep mode
- Fast bit manipulation using CLR, SET and INV registers
- Asynchronous mode can be used with the Sosc to function as a Real-Time Clock (RTC)

FIGURE 13-1: TIMER1 BLOCK DIAGRAM<sup>(1)</sup>



Note 1: The default state of the SOSCEN (OSCCON<1>) during a device Reset is controlled by the FSOSCEN bit in Configuration Word DEVCFG1.

# 14.0 TIMERS 2, 3, 4, 5

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 14. "Timers" (DS61105) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This family of PIC32MX devices features four synchronous 16-bit timers (default) that can operate as a free-running interval timer for various timing applications and counting external events. The following modes are supported:

- · Synchronous Internal 16-bit Timer
- · Synchronous Internal 16-bit Gated Timer
- · Synchronous External 16-bit Timer

Two 32-bit synchronous timers are available by combining Timer2 with Timer3 and Timer4 with Timer5. The 32-bit timers can operate in three modes:

- · Synchronous Internal 32-bit Timer
- · Synchronous Internal 32-bit Gated Timer
- Synchronous External 32-bit Timer

Throughout this chapter, references to registers TxCON, TMRx and PRx use 'x' to represent Timer2 through 5 in 16-bit modes. In 32-bit modes, 'x' represents Timer2 or 4; 'y' represents Timer3 or 5.

## 14.1 Additional Supported Features

· Selectable clock prescaler

Note:

- · Timers operational during CPU Idle
- Time base for input capture and output compare modules (Timer2 and Timer3 only)
- ADC event trigger (Timer3 only)
- Fast bit manipulation using CLR, SET and INV registers

FIGURE 14-1: TIMER2, 3, 4, 5 BLOCK DIAGRAM (16-BIT)



FIGURE 14-2: TIMER2/3, 4/5 BLOCK DIAGRAM (32-BIT)



Note 1: In this diagram, the use of 'x' in registers TxCON, TMRx, PRx and TxCK refers to either Timer2 or Timer4; the use of 'y' in registers TyCON, TMRy, PRy and TyIF refers to either Timer3 or Timer5.

- 2: TxCK pins are not available on 64-pin devices.
- 3: ADC event trigger is available only on Timer2/3 pair.

#### 15.0 INPUT CAPTURE

- Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 15. "Input Capture" (DS61122) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Input Capture module is useful in applications requiring frequency (period) and pulse measurement. The PIC32MX3XX/4XX devices support up to five input capture channels.

The Input Capture module captures the 16-bit or 32-bit value of the selected Time Base registers when an event occurs at the ICx pin. The events that cause a capture event are listed below in three categories:

- Simple Capture Event modes
  - Capture timer value on every falling edge of input at ICx pin
  - Capture timer value on every rising edge of input at ICx pin

- Capture timer value on every edge (rising and falling)
- 3. Capture timer value on every edge (rising and falling), specified edge first.
- 4. Prescaler Capture Event modes
  - Capture timer value on every 4th rising edge of input at ICx pin
  - Capture timer value on every 16th rising edge of input at ICx pin

Each input capture channel can select between one of two 16-bit timers (Timer2 or Timer3) for the time base, or two 16-bit timers (Timer2 and Timer3) together to form a 32-bit timer. The selected timer can use either an internal or external clock.

Other operational features include:

- · Device wake-up from capture pin during CPU Sleep and Idle modes
- · Interrupt on input capture event
- · 4-word FIFO buffer for capture values
  - Interrupt optionally generated after 1, 2, 3 or 4 buffer locations are filled
- · Input capture can also be used to provide additional sources of external interrupts

**FIGURE 15-1:** INPUT CAPTURE BLOCK DIAGRAM



### **16.0 OUTPUT COMPARE**

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 16. "Output Capture" (DS61111) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0**"Memory Organization" in this data sheet for device-specific register and bit information.

The Output Compare module (OCMP) is used to generate a single pulse or a train of pulses in response to selected time base events. For all modes of operation, the OCMP module compares the values stored in the OCxR and/or the OCxRS registers to the value in the selected timer. When a match occurs, the OCMP module generates an event based on the selected mode of operation.

The following are some of the key features:

- · Multiple output compare modules in a device
- Programmable interrupt generation on compare event
- · Single and Dual Compare modes
- · Single and continuous output pulse generation
- · Pulse-Width Modulation (PWM) mode
- Hardware-based PWM Fault detection and automatic output disable
- Programmable selection of 16-bit or 32-bit time bases.
- Can operate from either of two available 16-bit time bases or a single 32-bit time base

FIGURE 16-1: OUTPUT COMPARE MODULE BLOCK DIAGRAM



2: The OCFA pin controls the OC1-OC4 channels. The OCFB pin controls the OC5 channel.

3: Each output compare channel can use one of two selectable 16-bit time bases or a single 32-bit timer base.

# 17.0 SERIAL PERIPHERAL INTERFACE (SPI)

- Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 23. "Serial Peripheral Interface (SPI)" (DS61106) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The SPI module is a synchronous serial interface useful for communicating with external peripherals and other microcontroller devices. These peripheral devices may be Serial EEPROMs, shift registers, display drivers, A/D converters, etc. The PIC32MX SPI module is compatible with Motorola® SPI and SIOP interfaces.

Following are some of the key features of this module:

- · Master and Slave Modes Support
- · Four Different Clock Formats
- · Framed SPI Protocol Support
- User Configurable 8-bit, 16-bit and 32-bit Data Width
- Separate SPI Data Registers for Receive and Transmit
- Programmable Interrupt Event on every 8-bit, 16-bit and 32-bit Data Transfer
- · Operation during CPU Sleep and Idle Mode
- Fast Bit Manipulation using CLR, SET and INV Registers

### FIGURE 17-1: SPI MODULE BLOCK DIAGRAM



# 18.0 INTER-INTEGRATED CIRCUIT (I<sup>2</sup>C™)

- Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 24. "Inter-Integrated Circuit (I²C™)" (DS61116) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0** "**Memory Organization**" in this data sheet for device-specific register and bit information.

The  $I^2C$  module provides complete hardware support for both Slave and Multi-Master modes of the  $I^2C$  serial communication standard. Figure 18-1 illustrates the  $I^2C$  module block diagram.

The PIC32MX3XX/4XX devices have up to two  $I^2C$  interface modules, denoted as I2C1 and I2C2. Each  $I^2C$  module has a 2-pin interface: the SCLx pin is clock and the SDAx pin is data.

Each  $I^2C$  module, 'I2Cx' (x = 1 or 2), offers the following key features:

- I<sup>2</sup>C Interface Supporting both Master and Slave Operation.
- I<sup>2</sup>C Slave Mode Supports 7 and 10-bit Address.
- I<sup>2</sup>C Master Mode Supports 7 and 10-bit Address.
- I<sup>2</sup>C Port allows Bidirectional Transfers between Master and Slaves.
- Serial Clock Synchronization for I<sup>2</sup>C Port can be used as a Handshake Mechanism to Suspend and Resume Serial Transfer (SCLREL control).
- I<sup>2</sup>C Supports Multi-master Operation; Detects Bus Collision and Arbitrates Accordingly.
- · Provides Support for Address Bit Masking.

 $I^2C^{TM}$  BLOCK DIAGRAM (x = 1 OR 2) **FIGURE 18-1:** Internal Data Bus I2CxRCV Read SCLx Shift Clock I2CxRSR LSB SDAx Address Match Write Match Detect I2CxMSK Read Write I2CxADD Read Start and Stop Bit Detect Write Start and Stop **I2CxSTAT** Bit Generation Control Logic Read Collision Write Detect **I2CxCON** Acknowledge Read Generation Clock Stretching Write **I2CxTRN** LSB Read Shift Clock Reload Control Write **BRG Down Counter I2CxBRG** Read **PBCLK** 

### **UNIVERSAL ASYNCHRONOUS** 19.0 RECEIVER TRANSMITTER (UART)

Note

- 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 21. "Universal Asynchronous Receiver Transmitter (UART)" (DS61107) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
- 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The UART module is one of the serial I/O modules available in PIC32MX3XX/4XX family devices. The UART is a full-duplex, asynchronous communication channel that communicates with peripheral devices and personal computers through protocols such as RS-232, RS-485, LIN 1.2 and IrDA®. The module also supports the hardware flow control option, with UxCTS and UxRTS pins, and also includes an IrDA encoder and decoder.

The primary features of the UART module are:

- Full-duplex. 8-bit or 9-bit data transmission.
- Even, odd or no parity options (for 8-bit data)
- · One or two Stop bits
- Hardware auto-baud feature
- · Hardware flow control option
- · Fully integrated Baud Rate Generator (BRG) with 16-bit prescaler
- Baud rates ranging from 76 bps to 20 Mbps at 80
- · 4-level-deep First-In-First-Out (FIFO) Transmit Data Buffer
- · 4-level-deep FIFO Receive Data Buffer
- Parity, framing and buffer overrun error detection
- · Support for interrupt only on address detect (9th
- Separate transmit and receive interrupts
- · Loopback mode for diagnostic support
- LIN 1.2 protocol support
- IrDA encoder and decoder with 16x baud clock output for external IrDA encoder/decoder support

Figure 19-1 illustrates a simplified block diagram of the UART.

**FIGURE 19-1: UART SIMPLIFIED BLOCK DIAGRAM** 



FIGURE 19-2: TRANSMISSION (8-BIT OR 9-BIT DATA)



### FIGURE 19-3: TWO CONSECUTIVE TRANSMISSIONS



### FIGURE 19-4: UART RECEPTION



### FIGURE 19-5: UART RECEPTION WITH RECEIVE OVERRUN



This diagram shows 6 characters received without the user reading the input buffer. The 5th character received is held in the Receive Shift register. An overrun error occurs at the start of the 6th character.

## 20.0 PARALLEL MASTER PORT (PMP)

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 13. "Parallel Master Port (PMP)" (DS61128) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0** "**Memory Organization**" in this data sheet for device-specific register and bit information.

The PMP is a parallel 8-bit/16-bit input/output module specifically designed to communicate with a wide variety of parallel devices, such as communications peripherals, LCDs, external memory devices and microcontrollers. Because the interface to parallel peripherals varies significantly, the PMP module is highly configurable.

Key features of the PMP module include:

- · 8-bit.16-bit interface
- · Up to 16 programmable address lines
- · Up to two Chip Select lines
- · Programmable strobe options
  - Individual read and write strobes, or
  - Read/write strobe with enable strobe
- Address auto-increment/auto-decrement
- Programmable address/data multiplexing
- Programmable polarity on control signals
- · Parallel Slave Port support
  - Legacy addressable
  - Address support
  - 4-byte deep auto-incrementing buffer
- · Programmable Wait states
- · Operate during CPU Sleep and Idle modes
- Fast bit manipulation using CLR, SET and INV registers
- · Freeze option for in-circuit debugging

**Note:** On 64-pin devices, data pins PMD<15:8> are not available.

FIGURE 20-1: PMP MODULE PINOUT AND CONNECTIONS TO EXTERNAL DEVICES



## 21.0 REAL-TIME CLOCK AND CALENDAR (RTCC)

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 29. "Real-Time Clock and Calendar (RTCC)" (DS61125) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC32MX RTCC module is intended for applications in which accurate time must be maintained for extended periods of time with minimal or no CPU intervention. Low-power optimization provides extended battery lifetime while keeping track of time.

The following are some of the key features of this module:

- · Time: Hours, Minutes and Seconds
- 24-Hour Format (Military Time)
- · Visibility of One-Half-Second Period
- Provides Calendar: Weekday, Date, Month and Year
- Alarm Intervals are configurable for Half of a Second, One Second, 10 Seconds, One Minute, 10 Minutes, One Hour, One Day, One Week, One Month and One Year
- · Alarm Repeat with Decrementing Counter
- · Alarm with Indefinite Repeat: Chime
- · Year Range: 2000 to 2099
- · Leap Year Correction
- · BCD Format for Smaller Firmware Overhead
- · Optimized for Long-Term Battery Operation
- · Fractional Second Synchronization
- User Calibration of the Clock Crystal Frequency with Auto-Adjust
- Calibration Range: ±0.66 Seconds Error per Month
- · Calibrates up to 260 ppm of Crystal Error
- Requirements: External 32.768 kHz Clock Crystal
- Alarm Pulse or Seconds Clock Output on RTCC pin





# 22.0 10-BIT ANALOG-TO-DIGITAL CONVERTER (ADC)

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. Refer to Section 17. "10-bit Analog-to-Digital Converter (ADC)" (DS61104) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC32MX3XX/4XX 10-bit Analog-to-Digital Converter (ADC) includes the following features:

- Successive Approximation Register (SAR) conversion
- Up to 1000 kilo samples per second (ksps) conversion speed
- Up to 16 analog input pins
- · External voltage reference input pins
- One unipolar, differential Sample-and-Hold Amplifier (SHA)

- · Automatic Channel Scan mode
- · Selectable conversion trigger source
- · 16-word conversion result buffer
- · Selectable Buffer Fill modes
- · Eight conversion result format options
- · Operation during CPU Sleep and Idle modes

A block diagram of the 10-bit ADC is illustrated in Figure 22-1. The 10-bit ADC has 16 analog input pins, designated AN0-AN15. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs may be shared with other analog input pins and may be common to other analog module references.

The analog inputs are connected through two multiplexers (MUXs) to one SHA. The analog input MUXs can be switched between two sets of analog inputs between conversions. Unipolar differential conversions are possible on all channels, other than the pin used as the reference, using a reference input pin (see Figure 22-1).

The Analog Input Scan mode sequentially converts user-specified channels. A control register specifies which analog input channels will be included in the scanning sequence.

The 10-bit ADC is connected to a 16-word result buffer. Each 10-bit result is converted to one of eight, 32-bit output formats when it is read from the result buffer.

FIGURE 22-1: ADC1 MODULE BLOCK DIAGRAM



### FIGURE 22-2: ADC CONVERSION CLOCK PERIOD BLOCK DIAGRAM



#### 23.0 **COMPARATOR**

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. Refer to Section 19. "Comparator" (DS61110) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

> 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC32MX3XX/4XX Analog Comparator module contains one or more comparator(s) that can be configured in a variety of ways.

Following are some of the key features of this module:

- · Selectable inputs available include:
  - Analog inputs multiplexed with I/O pins
  - On-chip internal absolute voltage reference (IVREF)
  - Comparator voltage reference (CVREF)
- · Outputs can be inverted
- · Selectable interrupt generation

A block diagram of the comparator module is illustrated in Figure 23-1.

#### **FIGURE 23-1: COMPARATOR BLOCK DIAGRAM**



- is not available as a comparator input.
  - 2: Internally connected.

## 24.0 COMPARATOR VOLTAGE REFERENCE (CVREF)

Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. Refer to Section 20. "Comparator Voltage Reference (CVREF)" (DS61109) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0**"Memory Organization" in this data sheet for device-specific register and bit information.

The CVREF is a 16-tap, resistor ladder network that provides a selectable reference voltage. Although its primary purpose is to provide a reference for the analog comparators, it also may be used independently of them.

A block diagram of the module is illustrated in Figure 24-1. The resistor ladder is segmented to provide two ranges of voltage reference values and has a power-down function to conserve power when the reference is not being used. The module's supply reference can be provided from either device VDD/Vss or an external voltage reference. The CVREF output is available for the comparators and typically available for pin output.

The comparator voltage reference has the following features:

- · High and low range selection
- · Sixteen output levels available for each range
- Internally connected to comparators to conserve device pins
- · Output can be connected to a pin

FIGURE 24-1: COMPARATOR VOLTAGE REFERENCE BLOCK DIAGRAM



### 25.0 POWER-SAVING FEATURES

- Note 1: This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 10. "Power-Saving Features" (DS61130) of the "PIC32MX Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This section describes power-saving for the PIC32MX3XX/4XX. The PIC32MX devices offer a total of nine methods and modes that are organized into two categories that allow the user to balance power consumption with device performance. In all of the methods and modes described in this section, power-saving is controlled by software.

### 25.1 Power-Saving with CPU Running

When the CPU is running, power consumption can be controlled by reducing the CPU clock frequency, lowering the PBCLK, and by individually disabling modules. These methods are grouped into the following modes:

- FRC Run mode: the CPU is clocked from the FRC clock source with or without postscalers.
- LPRC Run mode: the CPU is clocked from the LPRC clock source.
- Sosc Run mode: the CPU is clocked from the Sosc clock source.
- Peripheral Bus Scaling mode: peripherals are clocked at programmable fraction of the CPU clock (SYSCLK).

### 25.2 CPU Halted Methods

The device supports two power-saving modes, Sleep and Idle, both of which halt the clock to the CPU. These modes operate with all clock sources, as listed below:

- Posc Idle Mode: the system clock is derived from the Posc. The system clock source continues to operate.
  - Peripherals continue to operate, but can optionally be individually disabled.
- FRC Idle Mode: the system clock is derived from the FRC with or without postscalers. Peripherals continue to operate, but can optionally be individually disabled.
- Sosc Idle Mode: the system clock is derived from the Sosc. Peripherals continue to operate, but can optionally be individually disabled.

- LPRC Idle Mode: the system clock is derived from the LPRC.
  - Peripherals continue to operate, but can optionally be individually disabled. This is the lowest power mode for the device with a clock running.
- Sleep Mode: the CPU, the system clock source, and any peripherals that operate from the system clock source, are halted.
  - Some peripherals can operate in Sleep using specific clock sources. This is the lowest power mode for the device.

### 25.3 Power-Saving Operation

The purpose of all power-saving is to reduce power consumption by reducing the device clock frequency. To achieve this, low-frequency clock sources can be selected. In addition, the peripherals and CPU can be halted or disabled to further reduce power consumption.

### 25.3.1 SLEEP MODE

Sleep mode has the lowest power consumption of the device Power-Saving operating modes. The CPU and most peripherals are halted. Select peripherals can continue to operate in Sleep mode and can be used to wake the device from Sleep. See the individual peripheral module sections for descriptions of behavior in Sleep mode.

Sleep mode includes the following characteristics:

- · The CPU is halted.
- The system clock source is typically shut down.
   See Section 25.3.2 "Idle Mode" for specific information.
- There can be a wake-up delay based on the oscillator selection.
- The Fail-Safe Clock Monitor (FSCM) does not operate during Sleep mode.
- The BOR circuit, if enabled, remains operative during Sleep mode.
- The WDT, if enabled, is not automatically cleared prior to entering Sleep mode.
- Some peripherals can continue to operate in Sleep mode. These peripherals include I/O pins that detect a change in the input signal, WDT, ADC, UART and peripherals that use an external clock input or the internal LPRC oscillator, e.g., RTCC and Timer 1.
- I/O pins continue to sink or source current in the same manner as they do when the device is not in Sleep.
- The USB module can override the disabling of the Posc or FRC. Refer to Section 11.0 "USB On-The-Go (OTG)" for specific details.
- Some modules can be individually disabled by software prior to entering Sleep in order to further reduce consumption.

The processor will exit, or 'wake-up', from Sleep on one of the following events:

- On any interrupt from an enabled source that is operating in Sleep. The interrupt priority must be greater than the current CPU priority.
- · On any form of device Reset.
- On a WDT time-out. See Section 26.2 "Watchdog Timer (WDT)".

If the interrupt priority is lower than or equal to current priority, the CPU will remain halted, but the PBCLK will start running and the device will enter into Idle mode.

Note: There is no FRZ mode for this module.

#### 25.3.2 IDLE MODE

In the Idle mode, the CPU is halted but the System clock (SYSCLK) source is still enabled. This allows peripherals to continue operation when the CPU is halted. Peripherals can be individually configured to halt when entering Idle by setting their respective SIDL bit. Latency when exiting Idle mode is very low due to the CPU oscillator source remaining active.

Note:

Changing the PBCLK divider ratio requires recalculation of peripheral timing. For example, assume the UART is configured for 9600 baud with a PB clock ratio of 1:1 and a Posc of 8 MHz. When the PB clock divisor of 1:2 is used, the input frequency to the baud clock is cut in half; therefore, the baud rate is reduced to 1/2 its former value. Due to numeric truncation in calculations (such as the baud rate divisor), the actual baud rate may be a tiny percentage different than expected. For this reason, any timing calculation required for a peripheral should be performed with the new PB clock frequency instead of scaling the previous value based on a change in PB divisor ratio.

Oscillator start-up and PLL lock delays are applied when switching to a clock source that was disabled and that uses a crystal and/or the PLL. For example, assume the clock source is switched from Posc to LPRC just prior to entering Sleep in order to save power. No oscillator start-up delay would be applied when exiting Idle. However, when switching back to Posc, the appropriate PLL and/or oscillator startup/lock delays would be applied.

The device enters Idle mode when the SLPEN (OSCCON<4>) bit is clear and a WAIT instruction is executed.

The processor will wake or exit from Idle mode on the following events:

- On any interrupt event for which the interrupt source is enabled. The priority of the interrupt event must be greater than the current priority of CPU. If the priority of the interrupt event is lower than or equal to current priority of CPU, the CPU will remain halted and the device will remain in Idle mode.
- On any source of device Reset.
- On a WDT time-out interrupt. See Section 26.2 "Watchdog Timer (WDT)".

## 25.3.3 PERIPHERAL BUS SCALING METHOD

Most of the peripherals on the device are clocked using the PBCLK. The peripheral bus can be scaled relative to the SYSCLK to minimize the dynamic power consumed by the peripherals. The PBCLK divisor is controlled by PBDIV<1:0> (OSCCON<20:19>), allowing SYSCLK-to-PBCLK ratios of 1:1, 1:2, 1:4 and 1:8. All peripherals using PBCLK are affected when the divisor is changed. Peripherals such as USB, Interrupt Controller, DMA, Bus Matrix and Prefetch Cache are clocked directly from SYSCLK, as a result, they are not affected by PBCLK divisor changes

Changing the PBCLK divisor affects:

- The CPU to peripheral access latency. The CPU has to wait for next PBCLK edge for a read to complete. In 1:8 mode this results in a latency of one to seven SYSCLKs.
- The power consumption of the peripherals. Power consumption is directly proportional to the frequency at which the peripherals are clocked. The greater the divisor, the lower the power consumed by the peripherals.

To minimize dynamic power the PB divisor should be chosen to run the peripherals at the lowest frequency that provides acceptable system performance. When selecting a PBCLK divider, peripheral clock requirements such as baud rate accuracy should be taken into account. For example, the UART peripheral may not be able to achieve all baud rate values at some PBCLK divider depending on the SYSCLK value.

### 26.0 SPECIAL FEATURES

Note:

This data sheet summarizes the features of the PIC32MX3XX/4XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the related section in the "PIC32MX Family Reference Manual" (DS61132), which is available from the Microchip web site (www.microchip.com/PIC32).

PIC32MX3XX/4XX devices include several features intended to maximize application flexibility and reliability and minimize cost through elimination of external components. These are:

- · Flexible Device Configuration
- · Watchdog Timer
- · JTAG Interface
- In-Circuit Serial Programming™ (ICSP™)

### 26.1 Configuration Bits

The Configuration bits can be programmed to select various device configurations.

### REGISTER 26-1: DEVCFG0: DEVICE CONFIGURATION WORD 0

| r-0    | r-1 | r-1 | R/P | r-1 | r-1 | r-1 | R/P    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | CP  | _   | _   | _   | BWP    |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-1    | r-1 | r-1 | r-1 | R/P | R/P | R/P   | R/P    |
|--------|-----|-----|-----|-----|-----|-------|--------|
| _      | _   | _   | _   |     | PWP | <7:4> |        |
| bit 23 |     |     |     |     |     |       | bit 16 |

| R/P    | R/P  | R/P   | R/P | r-1 | r-1 | r-1 | r-1   |
|--------|------|-------|-----|-----|-----|-----|-------|
|        | PWP< | :3:0> |     | _   | _   | _   |       |
| bit 15 |      |       |     |     |     |     | bit 8 |

| r-1   | r-1 | r-1 | r-1 | R/P    | r-1 | R/P        | R/P   |
|-------|-----|-----|-----|--------|-----|------------|-------|
| _     | _   | _   | _   | ICESEL | _   | DEBUG<1:0> |       |
| bit 7 |     |     |     |        |     |            | bit 0 |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31 Reserved: Write '0'
bit 30-29 Reserved: Write '1'
bit 28 CP: Code-Protect bit

Prevents boot and program Flash memory from being read or modified by an external

programming device.

1 = Protection disabled

0 = Protection enabled

bit 27-25 Reserved: Write '1'

bit 24 BWP: Boot Flash Write-Protect bit

Prevents boot Flash memory from being modified during code execution.

1 = Boot Flash is writable0 = Boot Flash is not writable

bit 23-20 **Reserved:** Write '1'

### REGISTER 26-1: DEVCFG0: DEVICE CONFIGURATION WORD 0 (CONTINUED)

bit 19-12 **PWP<7:0>:** Program Flash Write-Protect bits

01 = Reserved (same as '11' setting)
00 = Reserved (same as '11' setting)

Prevents selected program Flash memory pages from being modified during code execution. The PWP bits represent the one's compliment of the number of write protected program Flash memory pages.

```
11111111 = Disabled
11111110 = 0xBD00 0FFF
11111101 = 0xBD00_1FFF
11111100 = 0xBD00_2FFF
11111011 = 0xBD00_3FFF
11111010 = 0xBD00_4FFF
11111001 = 0xBD00 5FFF
11111000 = 0xBD00 6FFF
11110111 = 0xBD00_7FFF
11110110 = 0xBD00_8FFF
11110101 = 0xBD00_9FFF
11110100 = 0xBD00_AFFF
11110011 = 0xBD00_BFFF
11110010 = 0xBD00 CFFF
11110001 = 0xBD00_DFFF
11110000 = 0xBD00_EFFF
11101111 = 0xBD00_FFFF
01111111 = 0xBD07_FFFF
Reserved: Write '1'
ICESEL: In-Circuit Emulator/Debugger Communication Channel Select bit
1 = PGEC2/PGED2 pair is used
0 = PGEC1/PGED1 pair is used
Reserved: Write '1'
DEBUG<1:0>: Background Debugger Enable bits (forced to '11' if code-protect is enabled)
11 = Debugger disabled
10 = Debugger enabled
```

bit 11-4

bit 3

bit 2

bit 1-0

### REGISTER 26-2: DEVCFG1: DEVICE CONFIGURATION WORD 1

| r-1    | r-1 | r-1 | r-1 | r-1 | r-1 | r-1 | r-1    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| R/P    | r-1 | r-1 | R/P | R/P | R/P        | R/P | R/P    |
|--------|-----|-----|-----|-----|------------|-----|--------|
| FWDTEN | _   | _   |     |     | WDTPS<4:0> |     |        |
| bit 23 |     |     |     |     |            |     | bit 16 |

| R/P    | R/P     | R/P   | R/P    | r-1 | R/P      | R/P   | R/P     |
|--------|---------|-------|--------|-----|----------|-------|---------|
| FCKSN  | /l<1:0> | FPBDI | V<1:0> | _   | OSCIOFNC | POSCM | OD<1:0> |
| bit 15 |         |       |        |     |          |       | bit 8   |

| R/P   | r-1 | R/P     | r-1 | r-1 | R/P | R/P        | R/P   |
|-------|-----|---------|-----|-----|-----|------------|-------|
| IESO  | _   | FSOSCEN | _   | _   |     | FNOSC<2:0> |       |
| bit 7 |     |         |     |     |     |            | bit 0 |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-24 Reserved: Write '1'

bit 23 **FWDTEN:** Watchdog Timer Enable bit

1 = The WDT is enabled and cannot be disabled by software0 = The WDT is not enabled; it can be enabled in software

bit 22-21 Reserved: Write '1'

bit 20-16 WDTPS<4:0>: Watchdog Timer Postscale Select bits

10100 = 1:1048576

10011 = 1:524288

10010 = 1:262144

10001 = 1:131072

10000 = 1:65536

01111 = 1:32768

01110 = 1:16384

01101 = 1:8192

01100 = 1:4096

01011 = 1:2048

01010 = 1:1024

01001 = 1:512

01001 1:012

01000 = 1:25600111 = 1:128

00111 = 1.12000110 = 1.64

00110 = 1.0400101 = 1:32

00100 = 1:16

00011 = 1:8

00011 - 1.000010 = 1.4

00001 = 1:2

00000 = 1:1

All other combinations not shown result in operation = '10100'

### **DEVCFG1: DEVICE CONFIGURATION WORD 1 (CONTINUED)** REGISTER 26-2: FCKSM<1:0>: Clock Switching and Monitor Selection Configuration bits bit 15-14 1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled 01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled 00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled bit 13-12 FPBDIV<1:0>: Peripheral Bus Clock Divisor Default Value bits 11 = PBCLK is SYSCLK divided by 8 10 = PBCLK is SYSCLK divided by 4 01 = PBCLK is SYSCLK divided by 2 00 = PBCLK is SYSCLK divided by 1 bit 11 Reserved: Write '1' bit 10 OSCIOFNC: CLKO Enable Configuration bit 1 = CLKO output signal active on the OSCO pin; primary oscillator must be disabled or configured for the External Clock mode (EC) for the CLKO to be active (POSCMOD<1:0> = 11 OR 00) 0 = CLKO output disabled bit 9-8 POSCMOD<1:0>: Primary Oscillator Configuration bits 11 = Primary oscillator disabled 10 = HS oscillator mode selected 01 = XT oscillator mode selected 00 = External clock mode selected bit 7 IESO: Internal External Switchover bit 1 = Internal External Switchover mode enabled (Two-Speed Start-up enabled) o = Internal External Switchover mode disabled (Two-Speed Start-up disabled) bit 6 Reserved: Write '1' FSOSCEN: Secondary Oscillator Enable bit bit 5 1 = Enable Secondary Oscillator 0 = Disable Secondary Oscillator bit 4-3 Reserved: Write '1' bit 2-0 FNOSC<2:0>: Oscillator Selection bits 111 = Fast RC Oscillator with divide-by-N (FRCDIV) 110 = FRCDIV16 Fast RC Oscillator with fixed divide-by-16 postscaler 101 = Low-Power RC Oscillator (LPRC) 100 = Secondary Oscillator (Sosc) 011 = Primary Oscillator with PLL module (XT+PLL, HS+PLL, EC+PLL) 010 = Primary Oscillator (XT, HS, EC)(1) 001 = Fast RC Oscillator with divide-by-N with PLL module (FRCDIV+PLL) 000 = Fast RC Oscillator (FRC) Note 1: Do not disable Posc (POSCMOD = 00) when using this oscillator source.

### REGISTER 26-3: DEVCFG2: DEVICE CONFIGURATION WORD 2

| r-1    | r-1 | r-1 | r-1 | r-1 | r-1 | r-1 | r-1    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-1    | r-1 | r-1 | r-1 | r-1 | R/P | R/P         | R/P    |
|--------|-----|-----|-----|-----|-----|-------------|--------|
| _      | _   | _   | _   | _   | I   | PLLODIV<2:0 | >      |
| bit 23 |     |     |     |     |     |             | bit 16 |

| R/P     | r-1 | r-1 | r-1 | r-1 | R/P | R/P          | R/P |  |  |
|---------|-----|-----|-----|-----|-----|--------------|-----|--|--|
| FUPLLEN | _   | _   | _   | _   | F   | UPLLIDIV<2:0 | >   |  |  |
| bit 15  |     |     |     |     | b   |              |     |  |  |

| r-1   | R/P | R/P         | R/P | r-1 | R/P | R/P         | R/P   |
|-------|-----|-------------|-----|-----|-----|-------------|-------|
| _     | F   | PLLMULT<2:0 | >   | _   | ı   | PLLIDIV<2:0 | >     |
| bit 7 |     |             |     |     |     |             | bit 0 |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-19 Reserved: Write '1'

bit 18-16 FPLLODIV<2:0>: Default Postscaler for PLL bits

111 = PLL output divided by 256

110 = PLL output divided by 64

101 = PLL output divided by 32

100 = PLL output divided by 16

011 = PLL output divided by 8

010 = PLL output divided by 4

001 = PLL output divided by 2

000 = PLL output divided by 1

bit 15 **FUPLLEN:** USB PLL Enable bit

1 = Enable USB PLL

0 = Disable and bypass USB PLL

bit 14-11 Reserved: Write '1'

bit 10-8 **FUPLLIDIV<2:0>:** PLL Input Divider bits

111 = 12x divider

110 = 10x divider

101 **= 6x divider** 

100 = 5x divider

011 = 4x divider

010 = 3x divider

010 = 3x divider

001 = 2x divider

000 = 1x divider

bit 7 Reserved: Write '1'

### REGISTER 26-3: DEVCFG2: DEVICE CONFIGURATION WORD 2 (CONTINUED)

bit 6-4 FPLLMULT<2:0>: PLL Multiplier bits

111 = 24x multiplier

110 = 21x multiplier

101 = 20x multiplier

100 = 19x multiplier

011 = 18x multiplier

010 = 17x multiplier

001 = 16x multiplier

000 = 15x multiplier

bit 3 Reserved: Write '1'

bit 2-0 **FPLLIDIV<2:0>:** PLL Input Divider bits

111 = 12x divider

110 = 10x divider

101 **= 6x divider** 

100 **= 5x divider** 

011 = 4x divider

010 = 3x divider

001 = 2x divider

000 = 1x divider

### REGISTER 26-4: DEVCFG3: DEVICE CONFIGURATION WORD 3

| r-1    | r-1 | r-1 | r-1 | r-1 | r-1 | r-1 | r-1    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-1    | r-1 | r-1 | r-1 | r-1 | r-1 | r-1 | r-1    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| R/P    | R/P | R/P | R/P    | R/P    | R/P | R/P | R/P   |
|--------|-----|-----|--------|--------|-----|-----|-------|
|        |     |     | USERID | <15:8> |     |     |       |
| bit 15 |     |     |        |        |     |     | bit 8 |

| R/P   | R/P | R/P | R/P    | R/P    | R/P | R/P | R/P   |
|-------|-----|-----|--------|--------|-----|-----|-------|
|       |     |     | USERIE | )<7:0> |     |     |       |
| bit 7 |     |     |        |        |     |     | bit 0 |

Legend:

 $R = Readable \ bit$   $W = Writable \ bit$   $P = Programmable \ bit$   $r = Reserved \ bit$ 

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-16 **Reserved:** Write '1'

bit 15-0 **USERID<15:0>:** This is a 16-bit value that is user defined and is readable via ICSP™ and JTAG

### REGISTER 26-5: DEVID: DEVICE AND REVISION ID REGISTER

| R      | R    | R                   | R | R | R       | R                     | R      |
|--------|------|---------------------|---|---|---------|-----------------------|--------|
|        | VER< | 3:0> <sup>(1)</sup> |   |   | DEVID<2 | 27:24> <sup>(1)</sup> |        |
| bit 31 |      |                     |   |   |         |                       | bit 24 |

| R      | R | R | R       | R                    | R | R | R      |
|--------|---|---|---------|----------------------|---|---|--------|
|        |   |   | DEVID<2 | 3:16> <sup>(1)</sup> |   |   |        |
| bit 23 |   |   |         |                      |   |   | bit 16 |

| R      | R | R | R       | R                   | R | R | R     |
|--------|---|---|---------|---------------------|---|---|-------|
|        |   |   | DEVID<1 | 5:8> <sup>(1)</sup> |   |   |       |
| bit 15 |   |   |         |                     |   |   | bit 8 |

| R     | R | R | R      | R                   | R | R | R     |
|-------|---|---|--------|---------------------|---|---|-------|
|       |   |   | DEVID< | 7:0> <sup>(1)</sup> |   |   |       |
| bit 7 |   |   |        |                     |   |   | bit 0 |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-28 **VER<3:0>:** Revision Identifier bits<sup>(1)</sup>

bit 27-0 **DEVID<27:0>:** Device ID<sup>(1)</sup>

Note 1: See the "PIC32MX Flash Programming Specification" (DS61145) for a list of Revision and Device ID values.

### 26.2 Watchdog Timer (WDT)

This section describes the operation of the WDT and Power-Up Timer of the PIC32MX3XX/4XX.

The WDT, when enabled, operates from the internal Low-Power Oscillator (LPRC) clock source and can be used to detect system software malfunctions by resetting the device if the WDT is not cleared periodically in software. Various WDT time-out periods can be selected using the WDT postscaler. The WDT can also be used to wake the device from Sleep or Idle mode.

The following are some of the key features of the WDT module:

- · Configuration or software controlled
- · User-configurable time-out period
- · Can wake the device from Sleep or Idle

FIGURE 26-1: WATCHDOG AND POWER-UP TIMER BLOCK DIAGRAM



### 26.3 On-Chip Voltage Regulator

All PIC32MX3XX/4XX device's core and digital logic are designed to operate at a nominal 1.8V. To simplify system designs, most devices in the PIC32MX3XX/4XX incorporate an on-chip regulator providing the required core logic voltage from VDD.

The internal 1.8V regulator is controlled by the ENVREG pin. Tying this pin to VDD enables the regulator, which in turn provides power to the core. A low ESR capacitor (such as tantalum) must be connected to the VDDCORE/VCAP pin (Figure 26-2). This helps to maintain the stability of the regulator. The recommended value for the filer capacitor is provided in **Section 29.1 "DC Characteristics"**.

Note: It is important that the low ESR capacitor is placed as close as possible to the VDDCORE/VCAP pin.

Tying the ENVREG pin to Vss disables the regulator. In this case, separate power for the core logic at a nominal 1.8V must be supplied to the device on the VDDCORE/VCAP pin.

Alternatively, the VDDCORE/VCAP and VDD pins can be tied together to operate at a lower nominal voltage. Refer to Figure 26-2 for possible configurations.

### 26.3.1 ON-CHIP REGULATOR AND POR

When the voltage regulator is enabled, it takes fixed delay for it to generate output. During this time, designated as TPU, code execution is disabled. TPU is applied every time the device resumes operation after any power-down, including Sleep mode.

If the regulator is disabled, a separate Power-up Timer (PWRT) is automatically enabled. The PWRT adds a fixed delay of TPWRT at device start-up. See **Section 29.0 "Electrical Characteristics"** for more information on TPU AND TPWRT.

### 26.3.2 ON-CHIP REGULATOR AND BOR

When the on-chip regulator is enabled, PIC32MX3XX/4XX devices also have a simple brownout capability. If the voltage supplied to the regulator is inadequate to maintain a regulated level, the regulator Reset circuitry will generate a Brown-out Reset. This event is captured by the BOR flag bit (RCON<1>). The brown-out voltage levels are specific in **Section 29.1** "**DC Characteristics**".

### 26.3.3 POWER-UP REQUIREMENTS

The on-chip regulator is designed to meet the power-up requirements for the device. If the application does not use the regulator, then strict power-up conditions must be adhered to. While powering up, VDDCORE must never exceed VDD by 0.3 volts.

### FIGURE 26-2: CONNECTIONS FOR THE ON-CHIP REGULATOR



### 26.4 Programming and Diagnostics

PIC32MX3XX/4XX devices provide a complete range of programming and diagnostic features that can increase the flexibility of any application using them. These features allow system designers to include:

- Simplified field programmability using two-wire In-Circuit Serial Programming™ (ICSP™) interfaces
- · Debugging using ICSP
- Programming and debugging capabilities using the EJTAG extension of JTAG
- JTAG boundary scan testing for device and board diagnostics

PIC32MX devices incorporate two programming and diagnostic modules, and a trace controller, that provide a range of functions to the application developer.

FIGURE 26-3: BLOCK DIAGRAM OF PROGRAMMING, DEBUGGING AND TRACE PORTS



### REGISTER 26-6: DDPCON: DEBUG DATA PORT CONTROL REGISTER

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 31 |     |     |     |     |     |     | bit 24 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x    |
|--------|-----|-----|-----|-----|-----|-----|--------|
| _      | _   | _   | _   | _   | _   | _   | _      |
| bit 23 |     |     |     |     |     |     | bit 16 |

| r-x    | r-x | r-x | r-x | r-x | r-x | r-x | r-x   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| _      | _   | _   | _   | _   | _   | _   | _     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0  | R/W-0 | R/W-0 | R/W-0   | R/W-1  | R/W-0 | r-x | r-x   |
|--------|-------|-------|---------|--------|-------|-----|-------|
| DDPUSB | DDPU1 | DDPU2 | DDPSPI1 | JTAGEN | TROEN | _   | _     |
| bit 7  |       |       |         |        |       |     | bit 0 |

Legend:

R = Readable bit W = Writable bit P = Programmable bit r = Reserved bit

U = Unimplemented bit -n = Bit Value at POR: ('0', '1', x = Unknown)

bit 31-8 Reserved: Write '0'; ignore read

bit 7 DDPUSB: Debug Data Port Enable for USB bit

1 = USB peripheral ignores USBFRZ (U1CNFG1<5>) setting

0 = USB peripheral follows USBFRZ setting

bit 6 **DDPU1:** Debug Data Port Enable for UART1 bit

1 = UART1 peripheral ignores FRZ (U1MODE<14>) setting

0 = UART1 peripheral follows FRZ setting

bit 5 DDPU2: Debug Data Port Enable for UART2 bit

1 = UART2 peripheral ignores FRZ (U2MODE<14>) setting

0 = UART2 peripheral follows FRZ setting

bit 4 DDPSPI1: Debug Data Port Enable for SPI1 bit

1 = SPI1 peripheral ignores FRZ (SPI1CON<14>) setting

0 = SPI1 peripheral follows FRZ setting

bit 3 JTAGEN: JTAG Port Enable bit

1 = Enable JTAG Port0 = Disable JTAG Port

bit 2 TROEN: Trace Output Enable bit

1 = Enable Trace Port0 = Disable Trace Port

bit 1-0 Reserved: Write '1'; ignore read

### 27.0 INSTRUCTION SET

The PIC32MX3XX/4XX family instruction set complies with the MIPS32 Release 2 instruction set architecture. PIC32MX does not support the following features:

- · CoreExtend instructions
- · Coprocessor 1 instructions
- Coprocessor 2 instructions

Table 27-1 provides a summary of the instructions that are implemented by the PIC32MX3XX/4XX family core.

Note: Refer to "MIPS32® Architecture for Programmers Volume II: The MIPS32® Instruction Set" at www.mips.com for more information.

TABLE 27-1: MIPS32® INSTRUCTION SET

| Instruction | Description                                                            | Function                                                                                    |
|-------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| ADD         | Integer Add                                                            | Rd = Rs + Rt                                                                                |
| ADDI        | Integer Add Immediate                                                  | Rt = Rs + Immed                                                                             |
| ADDIU       | Unsigned Integer Add Immediate                                         | $Rt = Rs +_{U} Immed$                                                                       |
| ADDU        | Unsigned Integer Add                                                   | Rd = Rs + <sub>U</sub> Rt                                                                   |
| AND         | Logical AND                                                            | Rd = Rs & Rt                                                                                |
| ANDI        | Logical AND Immediate                                                  | $Rt = Rs \& (0_{16} \mid   Immed)$                                                          |
| В           | Unconditional Branch (Assembler idiom for: BEQ r0, r0, offset)         | PC += (int)offset                                                                           |
| BAL         | Branch and Link<br>(Assembler idiom for: BGEZAL r0, offset)            | GPR[31] = PC + 8<br>PC += (int)offset                                                       |
| BEQ         | Branch on Equal                                                        | <pre>if Rs == Rt   PC += (int)offset</pre>                                                  |
| BEQL        | Branch on Equal Likely <sup>(1)</sup>                                  | <pre>if Rs == Rt   PC += (int)offset else   Ignore Next Instruction</pre>                   |
| BGEZ        | Branch on Greater Than or Equal to Zero                                | <pre>if !Rs[31]   PC += (int)offset</pre>                                                   |
| BGEZAL      | Branch on Greater Than or Equal to Zero and Link                       | <pre>GPR[31] = PC + 8 if !Rs[31]   PC += (int)offset</pre>                                  |
| BGEZALL     | Branch on Greater Than or Equal to Zero and Link Likely <sup>(1)</sup> | <pre>GPR[31] = PC + 8 if !Rs[31]   PC += (int)offset else   Ignore Next Instruction</pre>   |
| BGEZL       | Branch on Greater Than or Equal to Zero Likely <sup>(1)</sup>          | <pre>if !Rs[31]   PC += (int)offset else   Ignore Next Instruction</pre>                    |
| BGTZ        | Branch on Greater Than Zero                                            | <pre>if !Rs[31] &amp;&amp; Rs != 0   PC += (int)offset</pre>                                |
| BGTZL       | Branch on Greater Than Zero Likely <sup>(1)</sup>                      | <pre>if !Rs[31] &amp;&amp; Rs != 0   PC += (int)offset else   Ignore Next Instruction</pre> |
| BLEZ        | Branch on Less Than or Equal to Zero                                   | if Rs[31]    Rs == 0<br>PC += (int)offset                                                   |

Note 1: This instruction is deprecated and should not be used.

TABLE 27-1: MIPS32<sup>®</sup> INSTRUCTION SET (CONTINUED)

| Instruction | Description                                                | Function                                                                                                                         |
|-------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| BLEZL       | Branch on Less Than or Equal to Zero Likely <sup>(1)</sup> | <pre>if Rs[31]    Rs == 0    PC += (int)offset else    Ignore Next Instruction</pre>                                             |
| BLTZ        | Branch on Less Than Zero                                   | <pre>if Rs[31]   PC += (int)offset</pre>                                                                                         |
| BLTZAL      | Branch on Less Than Zero and Link                          | <pre>GPR[31] = PC + 8 if Rs[31]   PC += (int)offset</pre>                                                                        |
| BLTZALL     | Branch on Less Than Zero and Link Likely <sup>(1)</sup>    | <pre>GPR[31] = PC + 8 if Rs[31]   PC += (int)offset else   Ignore Next Instruction</pre>                                         |
| BLTZL       | Branch on Less Than Zero Likely <sup>(1)</sup>             | <pre>if Rs[31]   PC += (int)offset else   Ignore Next Instruction</pre>                                                          |
| BNE         | Branch on Not Equal                                        | <pre>if Rs != Rt   PC += (int)offset</pre>                                                                                       |
| BNEL        | Branch on Not Equal Likely <sup>(1)</sup>                  | <pre>if Rs != Rt   PC += (int)offset else   Ignore Next Instruction</pre>                                                        |
| BREAK       | Breakpoint                                                 | Break Exception                                                                                                                  |
| CLO         | Count Leading Ones                                         | Rd = NumLeadingOnes(Rs)                                                                                                          |
| CLZ         | Count Leading Zeroes                                       | Rd = NumLeadingZeroes(Rs)                                                                                                        |
| DERET       | Return from Debug Exception                                | PC = DEPC Exit Debug Mode                                                                                                        |
| DI          | Atomically Disable Interrupts                              | $Rt = Status; Status_{TE} = 0$                                                                                                   |
| DIV         | Divide                                                     | LO = (int)Rs / (int)Rt<br>HI = (int)Rs % (int)Rt                                                                                 |
| DIVU        | Unsigned Divide                                            | LO = (uns)Rs / (uns)Rt<br>HI = (uns)Rs % (uns)Rt                                                                                 |
| ЕНВ         | Execution Hazard Barrier                                   | Stop instruction execution until execution hazards are cleared                                                                   |
| EI          | Atomically Enable Interrupts                               | $Rt = Status; Status_{IE} = 1$                                                                                                   |
| ERET        | Return from Exception                                      | <pre>if Status<sub>ERL</sub>    PC = ErrorEPC else    PC = EPC    Status<sub>EXL</sub> = 0 Status<sub>ERL</sub> = 0 LL = 0</pre> |
| EXT         | Extract Bit Field                                          | <pre>Rt = ExtractField(Rs, pos, size)</pre>                                                                                      |
| INS         | Insert Bit Field                                           | <pre>Rt = InsertField(Rs, Rt, pos, size)</pre>                                                                                   |
| J           | Unconditional Jump                                         | PC = PC[31:28]    offset<<2                                                                                                      |

Note 1: This instruction is deprecated and should not be used.

TABLE 27-1: MIPS32<sup>®</sup> INSTRUCTION SET (CONTINUED)

| Instruction | Description                                                        | Function                                                                   |
|-------------|--------------------------------------------------------------------|----------------------------------------------------------------------------|
| JAL         | Jump and Link                                                      | GPR[31] = PC + 8<br>PC = PC[31:28]    offset<<2                            |
| JALR        | Jump and Link Register                                             | Rd = PC + 8<br>PC = Rs                                                     |
| JALR.HB     | Jump and Link Register with Hazard Barrier                         | Like JALR, but also clears execution and instruction hazards               |
| JR          | Jump Register                                                      | PC = Rs                                                                    |
| JR.HB       | Jump Register with Hazard Barrier                                  | Like JR, but also clears execution and instruction hazards                 |
| LB          | Load Byte                                                          | Rt = (byte)Mem[Rs+offset]                                                  |
| LBU         | Unsigned Load Byte                                                 | Rt = (ubyte))Mem[Rs+offset]                                                |
| LH          | Load Halfword                                                      | <pre>Rt = (half)Mem[Rs+offset]</pre>                                       |
| LHU         | Unsigned Load Halfword                                             | Rt = (uhalf)Mem[Rs+offset]                                                 |
| LL          | Load Linked Word                                                   | <pre>Rt = Mem[Rs+offset&gt; LL<sub>bit</sub> = 1 LLAdr = Rs + offset</pre> |
| LUI         | Load Upper Immediate                                               | Rt = immediate << 16                                                       |
| LW          | Load Word                                                          | Rt = Mem[Rs+offset]                                                        |
| LWPC        | Load Word, PC relative                                             | Rt = Mem[PC+offset]                                                        |
| LWL         | Load Word Left                                                     | Re = Re MERGE Mem[Rs+offset]                                               |
| LWR         | Load Word Right                                                    | Re = Re MERGE Mem[Rs+offset]                                               |
| MADD        | Multiply-Add                                                       | HI   LO += (int)Rs * (int)Rt                                               |
| MADDU       | Multiply-Add Unsigned                                              | HI   LO += (uns)Rs * (uns)Rt                                               |
| MFC0        | Move from Coprocessor 0                                            | Rt = CPR[0, Rd, sel]                                                       |
| MFHI        | Move from HI                                                       | Rd = HI                                                                    |
| MFLO        | Move from LO                                                       | Rd = LO                                                                    |
| MOVN        | Move Conditional on Not Zero                                       | if Rt 1/4 0 then Rd = Rs                                                   |
| MOVZ        | Move Conditional on Zero                                           | if Rt = 0 then Rd = Rs                                                     |
| MSUB        | Multiply-Subtract                                                  | HI   LO -= (int)Rs * (int)Rt                                               |
| MSUBU       | Multiply-Subtract Unsigned                                         | HI   LO -= (uns)Rs * (uns)Rt                                               |
| MTC0        | Move to Coprocessor 0                                              | CPR[0, n, Sel] = Rt                                                        |
| MTHI        | Move to HI                                                         | HI = Rs                                                                    |
| MTLO        | Move to LO                                                         | LO = Rs                                                                    |
| MUL         | Multiply with register write                                       | HI   LO =Unpredictable Rd = ((int)Rs * (int)Rt) <sub>310</sub>             |
| MULT        | Integer Multiply                                                   | HI   LO = (int)Rs * (int)Rd                                                |
| MULTU       | Unsigned Multiply                                                  | HI   LO = (uns)Rs * (uns)Rd                                                |
| NOP         | No Operation (Assembler idiom for: SLL r0, r0, r0)                 |                                                                            |
| NOR         | Logical NOR                                                        | Rd = ~(Rs   Rt)                                                            |
| OR          | Logical OR                                                         | Rd = Rs   Rt                                                               |
| ORI         | Logical OR Immediate                                               | Rt = Rs   Immed                                                            |
| RDHWR       | Read Hardware Register (if enabled by HWRE <sub>na</sub> Register) | Re = HWR[Rd]                                                               |

Note 1: This instruction is deprecated and should not be used.

TABLE 27-1: MIPS32® INSTRUCTION SET (CONTINUED)

| Instruction | Description                         | Function                                                                                                                                                                           |
|-------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RDPGPR      | Read GPR from Previous Shadow Set   | Rt = SGPR[SRSCtl <sub>PSS</sub> , Rd]                                                                                                                                              |
| ROTR        | Rotate Word Right                   | $Rd = Rt_{sa-10} \mid \mid Rt_{31sa}$                                                                                                                                              |
| ROTRV       | Rotate Word Right Variable          | $Rd = Rt_{Rs-10} \mid \mid Rt_{31Rs}$                                                                                                                                              |
| SB          | Store Byte                          | (byte) Mem [Rs+offset] = Rt                                                                                                                                                        |
| SC          | Store Conditional Word              | $ \begin{array}{l} \text{if } \operatorname{LL_{bit}} = 1 \\ \text{mem}[\operatorname{Rs+offset}> = \operatorname{Rt} \\ \operatorname{Rt} = \operatorname{LL_{bit}} \end{array} $ |
| SDBBP       | Software Debug Break Point          | Trap to SW Debug Handler                                                                                                                                                           |
| SEB         | Sign-Extend Byte                    | Rd = SignExtend (Rs-70)                                                                                                                                                            |
| SEH         | Sign-Extend Half                    | Rd = SignExtend (Rs-150)                                                                                                                                                           |
| SH          | Store Half                          | (half)Mem[Rs+offset> = Rt                                                                                                                                                          |
| SLL         | Shift Left Logical                  | Rd = Rt << sa                                                                                                                                                                      |
| SLLV        | Shift Left Logical Variable         | Rd = Rt << Rs[4:0]                                                                                                                                                                 |
| SLT         | Set on Less Than                    | <pre>if (int)Rs &lt; (int)Rt    Rd = 1 else    Rd = 0</pre>                                                                                                                        |
| SLTI        | Set on Less Than Immediate          | <pre>if (int)Rs &lt; (int)Immed   Rt = 1 else   Rt = 0</pre>                                                                                                                       |
| SLTIU       | Set on Less Than Immediate Unsigned | <pre>if (uns)Rs &lt; (uns)Immed   Rt = 1 else   Rt = 0</pre>                                                                                                                       |
| SLTU        | Set on Less Than Unsigned           | <pre>if (uns)Rs &lt; (uns)Immed   Rd = 1 else   Rd = 0</pre>                                                                                                                       |
| SRA         | Shift Right Arithmetic              | Rd = (int)Rt >> sa                                                                                                                                                                 |
| SRAV        | Shift Right Arithmetic Variable     | Rd = (int)Rt >> Rs[4:0]                                                                                                                                                            |
| SRL         | Shift Right Logical                 | Rd = (uns)Rt >> sa                                                                                                                                                                 |
| SRLV        | Shift Right Logical Variable        | Rd = (uns)Rt >> Rs[4:0]                                                                                                                                                            |
| SSNOP       | Superscalar Inhibit No Operation    | NOP                                                                                                                                                                                |
| SUB         | Integer Subtract                    | Rt = (int)Rs - (int)Rd                                                                                                                                                             |
| SUBU        | Unsigned Subtract                   | Rt = (uns)Rs - (uns)Rd                                                                                                                                                             |
| SW          | Store Word                          | Mem[Rs+offset] = Rt                                                                                                                                                                |
| SWL         | Store Word Left                     | Mem[Rs+offset] = Rt                                                                                                                                                                |
| SWR         | Store Word Right                    | Mem[Rs+offset] = Rt                                                                                                                                                                |
| SYNC        | Synchronize                         | Orders the cached coherent and uncached loads and stores for access to the shared memory                                                                                           |
| SYSCALL     | System Call                         | SystemCallException                                                                                                                                                                |
| TEQ         | Trap if Equal                       | if Rs == Rt TrapException                                                                                                                                                          |
| TEQI        | Trap if Equal Immediate             | <pre>if Rs == (int)Immed   TrapException</pre>                                                                                                                                     |

Note 1: This instruction is deprecated and should not be used.

### TABLE 27-1: MIPS32<sup>®</sup> INSTRUCTION SET (CONTINUED)

| Instruction | Description                                      | Function                                                                                  |
|-------------|--------------------------------------------------|-------------------------------------------------------------------------------------------|
| TGE         | Trap if Greater Than or Equal                    | <pre>if (int)Rs &gt;= (int)Rt   TrapException</pre>                                       |
| TGEI        | Trap if Greater Than or Equal Immediate          | <pre>if (int)Rs &gt;= (int)Immed   TrapException</pre>                                    |
| TGEIU       | Trap if Greater Than or Equal Immediate Unsigned | <pre>if (uns)Rs &gt;= (uns)Immed   TrapException</pre>                                    |
| TGEU        | Trap if Greater Than or Equal Unsigned           | <pre>if (uns)Rs &gt;= (uns)Rt   TrapException</pre>                                       |
| TLT         | Trap if Less Than                                | <pre>if (int)Rs &lt; (int)Rt   TrapException</pre>                                        |
| TLTI        | Trap if Less Than Immediate                      | <pre>if (int)Rs &lt; (int)Immed   TrapException</pre>                                     |
| TLTIU       | Trap if Less Than Immediate Unsigned             | if (uns)Rs < (uns)Immed<br>TrapException                                                  |
| TLTU        | Trap if Less Than Unsigned                       | if (uns)Rs < (uns)Rt<br>TrapException                                                     |
| TNE         | Trap if Not Equal                                | if Rs != Rt<br>TrapException                                                              |
| TNEI        | Trap if Not Equal Immediate                      | <pre>if Rs != (int)Immed   TrapException</pre>                                            |
| WAIT        | Wait for Interrupt                               | Go to a low power mode and stall until interrupt occurs                                   |
| WRPGPR      | Write to GPR in Previous Shadow Set              | SGPR[SRSCtl <sub>PSS</sub> , Rd> = Rt                                                     |
| WSBH        | Word Swap Bytes Within Halfwords                 | Rd = Rt <sub>2316</sub>    Rt <sub>3124</sub>    Rt <sub>70</sub><br>   Rt <sub>158</sub> |
| XOR         | Exclusive OR                                     | Rd = Rs ^ Rt                                                                              |
| XORI        | Exclusive OR Immediate                           | Rt = Rs ^ (uns) Immed                                                                     |

Note 1: This instruction is deprecated and should not be used.

NOTES:

### 28.0 DEVELOPMENT SUPPORT

The PIC® microcontrollers and dsPIC® digital signal controllers are supported with a full range of software and hardware development tools:

- · Integrated Development Environment
  - MPLAB® IDE Software
- · Compilers/Assemblers/Linkers
  - MPLAB C Compiler for Various Device Families
  - HI-TECH C for Various Device Families
  - MPASM<sup>TM</sup> Assembler
  - MPLINK™ Object Linker/ MPLIB™ Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- · Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- · In-Circuit Debuggers
  - MPLAB ICD 3
  - PICkit™ 3 Debug Express
- · Device Programmers
  - PICkit™ 2 Programmer
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits

## 28.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. The MPLAB IDE is a Windows® operating system-based application that contains:

- · A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - In-Circuit Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- · A full-featured editor with color-coded context
- · A multiple project manager
- Customizable data windows with direct edit of contents
- · High-level source code debugging
- · Mouse over variable inspection
- Drag and drop variables from source to watch windows
- · Extensive on-line help
- Integration of select third party tools, such as IAR C Compilers

The MPLAB IDE allows you to:

- · Edit your source files (either C or assembly)
- One-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information)
- · Debug using:
  - Source files (C or assembly)
  - Mixed C and assembly
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.

## 28.2 MPLAB C Compilers for Various Device Families

The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip's PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

# 28.3 HI-TECH C for Various Device Families

The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip's PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

The compilers include a macro assembler, linker, preprocessor, and one-step driver, and can run on multiple platforms.

#### 28.4 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

### 28.5 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

# 28.6 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- · Command line interface
- · Rich directive set
- · Flexible macro language
- MPLAB IDE compatibility

#### 28.7 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

### 28.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with incircuit debugger systems (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a rugge-dized probe interface and long (up to three meters) interconnection cables.

# 28.9 MPLAB ICD 3 In-Circuit Debugger System

MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost effective high-speed hardware debugger/programmer for Microchip Flash Digital Signal Controller (DSC) and Microcontroller (MCU) devices. It debugs and programs PIC® Flash microcontrollers and dsPIC® DSCs with the powerful, yet easy-to-use graphical user interface of MPLAB Integrated Development Environment (IDE).

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

# 28.10 PICkit 3 In-Circuit Debugger/ Programmer and PICkit 3 Debug Express

The MPLAB PICkit 3 allows debugging and programming of PIC<sup>®</sup> and dsPIC<sup>®</sup> Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB Integrated Development Environment (IDE). The MPLAB PICkit 3 is connected to the design engineer's PC using a full speed USB interface and can be connected to the target via an Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the reset line to implement In-Circuit Debugging and In-Circuit Serial Programming™.

The PICkit 3 Debug Express include the PICkit 3, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

# 28.11 PICkit 2 Development Programmer/Debugger and PICkit 2 Debug Express

The PICkit™ 2 Development Programmer/Debugger is a low-cost development tool with an easy to use interface for programming and debugging Microchip's Flash families of microcontrollers. The full featured Windows® programming interface supports baseline (PIC10F, PIC12F5xx, PIC16F5xx), midrange (PIC12F6xx, PIC16F), PIC18F, PIC24, dsPIC30, dsPIC33, and PIC32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many Microchip Serial EEPROM products. With Microchip's powerful MPLAB Integrated Development Environment (IDE) the PICkit™ 2 enables in-circuit debugging on most PIC® microcontrollers. In-Circuit-Debugging runs, halts and single steps the program while the PIC microcontroller is embedded in the application. When halted at a breakpoint, the file registers can be examined and modified.

The PICkit 2 Debug Express include the PICkit 2, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

### 28.12 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an MMC card for file storage and data applications.

### 28.13 Demonstration/Development Boards, Evaluation Kits and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM™ and dsPICDEM™ demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, Keeloq® security ICs, CAN, IrDA®, PowerSmart battery management, Seevalæ evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

### 29.0 ELECTRICAL CHARACTERISTICS

This section provides an overview of PIC32MX3XX/4XX electrical characteristics. Additional information will be provided in future revisions of this document as it becomes available.

Absolute maximum ratings for the PIC32MX3XX/4XX are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these or any other conditions above the parameters indicated in the operation listings of this specification is not implied.

### **Absolute Maximum Ratings (Note 1)**

| Ambient temperature under bias                                              | 40°C to +85°C        |
|-----------------------------------------------------------------------------|----------------------|
| Storage temperature                                                         | 65°C to +150°C       |
| Voltage on VDD with respect to Vss                                          | 0.3V to +4.0V        |
| Voltage on any pin that is not 5V tolerant, with respect to Vss (Note 3)    | 0.3V to (VDD + 0.3V) |
| Voltage on any 5V tolerant pin with respect to Vss when VDD ≥ 2.3V (Note 3) | 0.3V to +5.5V        |
| Voltage on any 5V tolerant pin with respect to Vss when VDD < 2.3V (Note 3) | 0.3V to (VDD + 0.3V) |
| Voltage on VDDCORE with respect to Vss                                      | 0.3V to 2.0V         |
| Maximum current out of Vss pin(s)                                           | 300 mA               |
| Maximum current into VDD pin(s) (Note 2)                                    | 300 mA               |
| Maximum output current sunk by any I/O pin                                  | 25 mA                |
| Maximum output current sourced by any I/O pin                               | 25 mA                |
| Maximum current sunk by all ports                                           | 200 mA               |
| Maximum current sourced by all ports (Note 2)                               | 200 mA               |

- Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
  - 2: Maximum allowable current is a function of device maximum power dissipation (see Table 29-2).
  - **3:** See the "Pin Diagrams" section for the 5V tolerant pins.

### 29.1 DC Characteristics

TABLE 29-1: OPERATING MIPS VS. VOLTAGE

| Characteristic | V <sub>DD</sub> Range | Temp. Range    | Max. Frequency  |
|----------------|-----------------------|----------------|-----------------|
| Characteristic | (in Volts) (in °C)    |                | PIC32MX3XX/4XX  |
| DC5            | 2.3-3.6V              | -40°C to +85°C | 80 MHz (Note 1) |

Note 1: 40 MHz maximum for PIC32MX320F032H and PIC32MX420F032H devices.

#### **TABLE 29-2: THERMAL OPERATING CONDITIONS**

| Rating                                                                                                                                                  | Symbol | Min.        | Typical | Max. | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|---------|------|------|
| PIC32MX3XX/4XX                                                                                                                                          |        |             |         |      |      |
| Operating Junction Temperature Range                                                                                                                    | TJ     | -40         | _       | +125 | °C   |
| Operating Ambient Temperature Range                                                                                                                     | TA     | -40         | _       | +85  | °C   |
| Power Dissipation: Internal Chip Power Dissipation: PINT = VDD x (IDD - S IOH)  I/O Pin Power Dissipation: I/O = S ({VDD - VOH} x IOH) + S (VOL x IOL)) | Pb     | PINT + PI/O |         |      | W    |
| Maximum Allowed Power Dissipation                                                                                                                       | PDMAX  | (           | W       |      |      |

### **TABLE 29-3: THERMAL PACKAGING CHARACTERISTICS**

| Characteristics                                         | Symbol      | Typical | Max. | Unit | Notes |
|---------------------------------------------------------|-------------|---------|------|------|-------|
| Package Thermal Resistance, 121-Pin XBGA (10x10x1.1 mm) | θја         | 40      | _    | °C/W | 1     |
| Package Thermal Resistance, 100-Pin TQFP (12x12x1 mm)   | $\theta$ JA | 43      | _    | °C/W | 1     |
| Package Thermal Resistance, 64-Pin TQFP (10x10x1 mm)    | $\theta$ JA | 47      | _    | °C/W | 1     |
| Package Thermal Resistance, 64-Pin QFN (9x9x0.9 mm)     | θја         | 28      | _    | °C/W | 1     |

**Note 1:** Junction to ambient thermal resistance, Theta-JA ( $\theta$ JA) numbers are achieved by package simulations.

#### TABLE 29-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CHARACTERISTICS |                | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |      |         |      |       |            |
|--------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------|------|---------|------|-------|------------|
| Param.<br>No.      | Symbol         | Characteristics                                                                                                                | Min. | Typical | Max. | Units | Conditions |
| Operati            | ing Voltag     | е                                                                                                                              |      |         |      |       |            |
| DC10               | Supply Voltage |                                                                                                                                |      |         |      |       |            |
|                    | VDD            |                                                                                                                                | 2.3  | _       | 3.6  | V     | _          |
| DC12               | VDR            | RAM Data Retention Voltage (Note 1)                                                                                            | 1.75 | _       | _    | V     | _          |
| DC16               | VPOR           | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal                                                               | 1.75 | _       | 1.95 | V     | _          |
| DC17               | SVDD           | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal                                                                   | 0.05 | _       | _    | V/ms  |            |

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

TABLE 29-5: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

| DC CHARACTERISTICS |                             |      | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial |                           |      |               |  |  |
|--------------------|-----------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|---------------|--|--|
| Parameter<br>No.   | Typical <sup>(3)</sup>      | Max. | Units                                                                                                                                                                  | Conditions                |      |               |  |  |
| Operating Cur      | rent (IDD) <sup>(1,2)</sup> |      |                                                                                                                                                                        |                           |      |               |  |  |
| DC20               | 8.5                         | 13   | mA                                                                                                                                                                     | Code executing from Flash | _    | 4 MHz         |  |  |
| DC20c              | 4.0                         | _    | mA                                                                                                                                                                     | Code executing from SRAM  | _    | 4 IVITZ       |  |  |
| DC21               | 23.5                        | 32   | mA                                                                                                                                                                     | Code executing from Flash | _    | 20 MHz        |  |  |
| DC21c              | 16.4                        | _    | mA                                                                                                                                                                     | Code executing from SRAM  | _    | (Note 4)      |  |  |
| DC22               | 48                          | 61   | mA                                                                                                                                                                     | Code executing from Flash | _    | 60 MHz        |  |  |
| DC22c              | 45                          | _    | mA                                                                                                                                                                     | Code executing from SRAM  | _    | (Note 4)      |  |  |
| DC23               | 55                          | 75   | mA                                                                                                                                                                     | Code executing from Flash | 2.3V | 80 MHz        |  |  |
| DC23c              | 55                          | _    | mA                                                                                                                                                                     | Code executing from SRAM  | _    | OU WITZ       |  |  |
| DC24               | _                           | 100  | μA                                                                                                                                                                     | -40°C                     |      |               |  |  |
| DC24a              | _                           | 130  | μA                                                                                                                                                                     | +25°C                     | 2.3V |               |  |  |
| DC24b              | _                           | 670  | μA                                                                                                                                                                     | +85°C                     |      |               |  |  |
| DC25               | 94                          | _    | μA                                                                                                                                                                     | -40°C                     |      |               |  |  |
| DC25a              | 125                         | _    | μA                                                                                                                                                                     | +25°C                     | 3.3V | LPRC (31 kHz) |  |  |
| DC25b              | 302                         | _    | μA                                                                                                                                                                     | +85°C                     | 3.3V | (Note 4)      |  |  |
| DC25c              | 71                          |      | μA                                                                                                                                                                     | Code executing from SRAM  |      |               |  |  |
| DC26               | _                           | 110  | μA                                                                                                                                                                     | -40°C                     |      |               |  |  |
| DC26a              |                             | 180  | μA                                                                                                                                                                     | +25°C                     | 3.6V |               |  |  |
| DC26b              | _                           | 700  | μA                                                                                                                                                                     | +85°C                     |      |               |  |  |

- Note 1: A device's IDD supply current is mainly a function of the operating voltage and frequency. Other factors, such as PBCLK (Peripheral Bus Clock) frequency, number of peripheral modules enabled, internal code execution pattern, execution from program Flash memory vs. SRAM, I/O pin loading and switching rate, oscillator type as well as temperature can have an impact on the current consumption.
  - 2: The test conditions for IDD measurements are as follows: Oscillator mode = EC+PLL with OSC1 driven by external square wave from rail to rail and PBCLK divisor = 1:8. CPU, Program Flash and SRAM data memory are operational, Program Flash memory Wait states = 7, program cache and prefetch are disabled and SRAM data memory Wait states = 1. All peripheral modules are disabled (ON bit = 0). WDT and FSCM are disabled. All I/O pins are configured as inputs and pulled to Vss. MCLR = VDD.
  - **3:** Data in "Typical" column is at 3.3V, 25°C at specified operating frequency unless otherwise stated. Parameters are for design guidance only and are not tested.
  - 4: This parameter is characterized, but not tested in manufacturing.

TABLE 29-6: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

| DC CHARACTI                                                    | ERISTICS               |      | (unless other | perating Conditions<br>erwise stated)<br>mperature -40°C ≤ |      | ustrial                   |  |  |  |
|----------------------------------------------------------------|------------------------|------|---------------|------------------------------------------------------------|------|---------------------------|--|--|--|
| Parameter<br>No.                                               | Typical <sup>(2)</sup> | Max. | Units         | its Conditions                                             |      |                           |  |  |  |
| Idle Current (IIDLE): Core OFF, Clock ON Base Current (Note 1) |                        |      |               |                                                            |      |                           |  |  |  |
| DC30                                                           | _                      | 5    | mA            | _                                                          | 2.3V |                           |  |  |  |
| DC30a                                                          | 1.4                    |      | mA            | _                                                          | _    | 4 MHz                     |  |  |  |
| DC30b                                                          | _                      | 5    | mA            | _                                                          | 3.6V |                           |  |  |  |
| DC31                                                           | _                      | 15   | mA            | _                                                          | 2.3V | 00 MILE                   |  |  |  |
| DC31a                                                          | 13                     | ı    | mA            | _                                                          | _    | 20 MHz<br>(Note 3)        |  |  |  |
| DC31b                                                          | _                      | 17   | mA            | _                                                          | 3.6V | (11010 0)                 |  |  |  |
| DC32                                                           | _                      | 22   | mA            | _                                                          | 2.3V | 00.141.1                  |  |  |  |
| DC32a                                                          | 20                     | _    | mA            | _                                                          | _    | 60 MHz<br>(Note 3)        |  |  |  |
| DC32b                                                          | _                      | 25   | mA            | _                                                          | 3.6V | (11010 0)                 |  |  |  |
| DC33                                                           | _                      | 29   | mA            | _                                                          | 2.3V |                           |  |  |  |
| DC33a                                                          | 24                     | _    | mA            | _                                                          | _    | 80 MHz                    |  |  |  |
| DC33b                                                          | _                      | 32   | mA            | _                                                          | 3.6V |                           |  |  |  |
| DC34                                                           | _                      | 36   | μA            | -40°C                                                      |      |                           |  |  |  |
| DC34a                                                          | _                      | 62   | μA            | +25°C                                                      | 2.3V |                           |  |  |  |
| DC34b                                                          | _                      | 392  | μA            | +85°C                                                      |      |                           |  |  |  |
| DC35                                                           | 35                     | _    | μA            | -40°C                                                      |      |                           |  |  |  |
| DC35a                                                          | 65                     | _    | μA            | +25°C                                                      | 3.3V | LPRC (31 kHz)<br>(Note 3) |  |  |  |
| DC35b                                                          | 242                    | _    | μA            | +85°C                                                      |      | (14016-3)                 |  |  |  |
| DC36                                                           | _                      | 43   | μA            | -40°C                                                      |      |                           |  |  |  |
| DC36a                                                          | _                      | 106  | μA            | +25°C                                                      | 3.6V |                           |  |  |  |
| DC36b                                                          | _                      | 414  | μA            | +85°C                                                      |      |                           |  |  |  |

Note 1: The test conditions for base IDLE current measurements are as follows: System clock is enabled and PBCLK divisor = 1:8. CPU in Idle mode (CPU core halted). Only digital peripheral modules are enabled (ON bit = 1) and being clocked. WDT and FSCM are disabled. All I/O pins are configured as inputs and pulled to Vss. MCLR = VDD.

**<sup>2:</sup>** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**<sup>3:</sup>** This parameter is characterized, but not tested in manufacturing.

TABLE 29-7: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

| DC CHARACTERISTICS  Standard Operating Conditions: 2.3V to 3.6V (unless otherwise statement of the standard operating temperature −40°C ≤ TA ≤ +85°C for Industrial |                        |                 |       |       |      |                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------|-------|-------|------|----------------------------------------------------|
| Parameter No.                                                                                                                                                       | Typical <sup>(2)</sup> | Max.            | Units |       |      | Conditions                                         |
| Power-Dow                                                                                                                                                           | n Current (IP          | D) (Note 1)     |       |       |      |                                                    |
| DC40                                                                                                                                                                | 7                      | 30              | μΑ    | -40°C |      |                                                    |
| DC40a                                                                                                                                                               | 24                     | 30              | μΑ    | +25°C | 2.3V | Base Power-Down Current (Note 6)                   |
| DC40b                                                                                                                                                               | 205                    | 300             | μΑ    | +85°C |      |                                                    |
| DC40c                                                                                                                                                               | 25                     |                 | μΑ    | +25°C | 3.3V | Base Power-Down Current                            |
| DC40d                                                                                                                                                               | 9                      | 70              | μΑ    | -40°C |      |                                                    |
| DC40e                                                                                                                                                               | 25                     | 70              | μΑ    | +25°C |      |                                                    |
| DC40g                                                                                                                                                               | 115                    | 200<br>(Note 5) | μΑ    | +70°C | 3.6V | Base Power-Down Current                            |
| DC40f                                                                                                                                                               | 200                    | 400             | μΑ    | +85°C | 1    |                                                    |
| Module Diff                                                                                                                                                         | erential Curr          | ent             |       |       |      |                                                    |
| DC41                                                                                                                                                                | _                      | 10              | μΑ    | -40°C |      |                                                    |
| DC41a                                                                                                                                                               |                        | 10              | μΑ    | +25°C | 2.3V | Watchdog Timer Current: ∆IWDT (Notes 3,6)          |
| DC41b                                                                                                                                                               | _                      | 10              | μΑ    | +85°C | 1    |                                                    |
| DC41c                                                                                                                                                               | 5                      | _               | μΑ    | +25°C | 3.3V | Watchdog Timer Current: ΔIWDT (Note 3)             |
| DC41d                                                                                                                                                               | _                      | 10              | μΑ    | -40°C |      |                                                    |
| DC41e                                                                                                                                                               | _                      | 10              | μΑ    | +25°C | 3.6V | Watchdog Timer Current: ∆IWDT (Note 3)             |
| DC41f                                                                                                                                                               | _                      | 12              | μΑ    | +85°C | 1    |                                                    |
| DC42                                                                                                                                                                | _                      | 10              | μΑ    | -40°C |      | DTOO . To                                          |
| DC42a                                                                                                                                                               |                        | 17              | μΑ    | +25°C | 2.3V | RTCC + Timer1 w/32 kHz Crystal: ΔIRTCC (Notes 3,6) |
| DC42b                                                                                                                                                               | _                      | 37              | μΑ    | +85°C |      | (110103 0,0)                                       |
| DC42c                                                                                                                                                               | 23                     | _               | μΑ    | +25°C | 3.3V | RTCC + Timer1 w/32 kHz Crystal: ΔIRTCC (Note 3)    |
| DC42e                                                                                                                                                               | _                      | 10              | μΑ    | -40°C |      | DT00 - T                                           |
| DC42f                                                                                                                                                               | _                      | 30              | μΑ    | +25°C | 3.6V | RTCC + Timer1 w/32 kHz Crystal: ΔIRTCC (Note 3)    |
| DC42g                                                                                                                                                               | _                      | 44              | μΑ    | +85°C | 1    | (Note 3)                                           |
| DC42                                                                                                                                                                | _                      | 1100            | μΑ    | -40°C |      |                                                    |
| DC42a                                                                                                                                                               | _                      | 1100            | μΑ    | +25°C | 2.5V | ADC: ΔIADC (Notes 3,4,6)                           |
| DC42b                                                                                                                                                               | _                      | 1000            | μΑ    | +85°C |      |                                                    |
| DC42c                                                                                                                                                               | 880                    |                 | μΑ    |       |      | ADC: ∆IADC (Notes 3,4)                             |
| DC42e                                                                                                                                                               | _                      | 1100            | μΑ    | -40°C |      |                                                    |
| DC42f                                                                                                                                                               | _                      | 1100            | μΑ    | +25°C | 3.6V | ADC: ΔIADC (Notes 3,4)                             |
| DC42g                                                                                                                                                               | _                      | 1000            | μΑ    | +85°C |      |                                                    |

- Note 1: Base IPD is measured with all digital peripheral modules disabled. All I/Os are configured as inputs and pulled low. WDT and FSCM are disabled.
  - 2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
  - 3: The  $\Delta$  current is the additional current consumed when the module is enabled. This current should be added to the base IPD current.
  - 4: Test conditions for ADC module differential current are as follows: Internal ADC RC oscillator enabled.
  - **5:** Data is characterized at +70°C and not tested. Parameter is for design guidance only.
  - **6:** This parameter is characterized, but not tested in manufacturing.

TABLE 29-8: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

| DC CHARACTERISTICS |        | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial |                |                        |            |       |                                                       |
|--------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------|------------|-------|-------------------------------------------------------|
| Param.<br>No.      | Symbol | Characteristics                                                                                                                                                         | Min.           | Typical <sup>(1)</sup> |            | Units | Conditions                                            |
|                    | VIL    | Input Low Voltage                                                                                                                                                       |                |                        |            |       |                                                       |
| DI10               |        | I/O pins:                                                                                                                                                               |                |                        |            |       |                                                       |
|                    |        | with TTL Buffer                                                                                                                                                         | Vss            | _                      | 0.15 VDD   | V     | (Note 4)                                              |
|                    |        | with Schmitt Trigger Buffer                                                                                                                                             | Vss            | _                      | 0.2 VDD    | V     | (Note 4)                                              |
| DI15               |        | MCLR                                                                                                                                                                    | Vss            | _                      | 0.2 VDD    | V     | (Note 4)                                              |
| DI16               |        | OSC1 (XT mode)                                                                                                                                                          | Vss            | _                      | 0.2 VDD    | V     | (Note 4)                                              |
| DI17               |        | OSC1 (HS mode)                                                                                                                                                          | Vss            | _                      | 0.2 VDD    | V     | (Note 4)                                              |
| DI18               |        | SDAx, SCLx                                                                                                                                                              | Vss            | _                      | 0.3 VDD    | V     | SMBus disabled (Note 4)                               |
| DI19               |        | SDAx, SCLx                                                                                                                                                              | Vss            | _                      | 0.8        | V     | SMBus enabled (Note 4)                                |
|                    | VIH    | Input High Voltage                                                                                                                                                      |                |                        |            |       |                                                       |
| DI20               |        | I/O pins:                                                                                                                                                               |                |                        |            |       |                                                       |
|                    |        | with Analog Functions                                                                                                                                                   | 0.8 VDD        | _                      | VDD        | V     | (Note 4)                                              |
|                    |        | Digital Only                                                                                                                                                            | 0.8 VDD        | _                      |            | V     | (Note 4)                                              |
|                    |        | with TTL Buffer                                                                                                                                                         | 0.25VDD + 0.8V | _                      | 5.5        | V     | (Note 4)                                              |
|                    |        | with Schmitt Trigger Buffer                                                                                                                                             | 0.8 VDD        | _                      | 5.5        | V     | (Note 4)                                              |
| DI25               |        | MCLR                                                                                                                                                                    | 0.8 VDD        | _                      | Vdd        | V     | (Note 4)                                              |
| DI26               |        | OSC1 (XT mode)                                                                                                                                                          | 0.7 Vdd        | _                      | VDD        | V     | (Note 4)                                              |
| DI27               |        | OSC1 (HS mode)                                                                                                                                                          | 0.7 Vdd        | _                      | VDD        | V     | (Note 4)                                              |
| DI28               |        | SDAx, SCLx                                                                                                                                                              | 0.7 VDD        | _                      | 5.5        | V     | SMBus disabled (Note 4)                               |
| DI29               |        | SDAx, SCLx                                                                                                                                                              | 2.1            |                        | 5.5        | ٧     | SMBus enabled,<br>$2.3V \le VPIN \le 5.5$<br>(Note 4) |
| DI30               | ICNPU  | CNxx Pull up Current                                                                                                                                                    | 50             | 250                    | 400        | μΑ    | VDD = 3.3V, VPIN = VSS                                |
|                    | lıL    | Input Leakage Current (Note 3)                                                                                                                                          |                |                        |            |       |                                                       |
| DI50               |        | I/O Ports                                                                                                                                                               | _              | _                      | <u>+</u> 1 | μΑ    | Vss ≤ VPIN ≤ VDD,<br>Pin at high-impedance            |
| DI51               |        | Analog Input Pins                                                                                                                                                       | _              | _                      | <u>+</u> 1 | μΑ    | VSS ≤ VPIN ≤ VDD,<br>Pin at high-impedance            |
| DI55               |        | MCLR                                                                                                                                                                    | _              | _                      | <u>+</u> 1 | μΑ    | VSS ≤ VPIN ≤ VDD                                      |
| DI56               |        | OSC1                                                                                                                                                                    | _              | _                      | <u>+</u> 1 | μA    | VSS ≤ VPIN ≤ VDD,<br>XT and HS modes                  |

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

<sup>2:</sup> The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**<sup>3:</sup>** Negative current is defined as current sourced by the pin.

**<sup>4:</sup>** This parameter is characterized, but not tested in manufacturing.

TABLE 29-9: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS

| DC CHARACTERISTICS |        |                     | Standard Operating to |   | additions: 2.3V to 3.6V (unless otherwise $-40^{\circ}C \leq TA \leq +85^{\circ}C \text{ for Industrial}$ |       |                          |  |
|--------------------|--------|---------------------|-----------------------|---|-----------------------------------------------------------------------------------------------------------|-------|--------------------------|--|
| Param.<br>No.      | Symbol | Characteristics     | Min. Typical          |   | Max.                                                                                                      | Units | Conditions               |  |
|                    | Vol    | Output Low Voltage  |                       |   |                                                                                                           |       |                          |  |
| DO10               |        | I/O Ports           | _                     | _ | 0.4                                                                                                       | V     | IOL = 7 mA, VDD = 3.6V   |  |
|                    |        |                     | _                     | _ | 0.4                                                                                                       | V     | IOL = 6 mA, VDD = 2.3V   |  |
| DO16               |        | OSC2/CLKO           | _                     | _ | 0.4                                                                                                       | V     | IOL = 3.5 mA, VDD = 3.6V |  |
|                    |        |                     | _                     |   | 0.4                                                                                                       | V     | IOL = 2.5 mA, VDD = 2.3V |  |
|                    | Vон    | Output High Voltage |                       |   |                                                                                                           |       |                          |  |
| DO20               |        | I/O Ports           | 2.4                   | _ |                                                                                                           | V     | IOH = -12 mA, VDD = 3.6V |  |
|                    |        |                     | 1.4                   | _ | _                                                                                                         | V     | IOH = -12 mA, VDD = 2.3V |  |
| DO26               |        | OSC2/CLKO           | 2.4                   | _ | _                                                                                                         | V     | IOH = -12 mA, VDD = 3.6V |  |
|                    |        |                     | 1.4                   | _ | _                                                                                                         | V     | IOH = -12 mA, VDD = 2.3V |  |

TABLE 29-10: DC CHARACTERISTICS: PROGRAM MEMORY(3)

| DC CHARACTERISTICS |            |                                                   | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial Programming temperature $0^{\circ}\text{C} \le \text{TA} \le +70^{\circ}\text{C}$ (25°C recommended) |     |     |      |                                                         |  |  |
|--------------------|------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|---------------------------------------------------------|--|--|
| Param.<br>No.      | Symbol     | Characteristics                                   | Min. Typical <sup>(1)</sup> Max. Units Conditions                                                                                                                                                                                                                           |     |     |      |                                                         |  |  |
|                    |            | Program Flash Memory                              |                                                                                                                                                                                                                                                                             |     |     |      |                                                         |  |  |
| D130               | EP         | Cell Endurance                                    | 1000                                                                                                                                                                                                                                                                        | _   | _   | E/W  | -40°C to +85°C                                          |  |  |
| D131               | VPR        | VDD for Read                                      | VMIN                                                                                                                                                                                                                                                                        | _   | 3.6 | V    | Vміn = Minimum operating voltage                        |  |  |
| D132               | VPEW       | VDD for Erase or Write                            | 3.0                                                                                                                                                                                                                                                                         | _   | 3.6 | V    | 0°C to +40°C                                            |  |  |
| D134               | TRETD      | Characteristic Retention                          | 20                                                                                                                                                                                                                                                                          | _   | _   | Year | Provided no other specifications are violated           |  |  |
| D135               | IDDP       | Supply Current during<br>Programming              | _                                                                                                                                                                                                                                                                           | 10  | _   | mA   | 0°C to +40°C                                            |  |  |
|                    | Tww        | Word Write Cycle Time                             | 20                                                                                                                                                                                                                                                                          | _   | 40  | μs   | 0°C to +40°C                                            |  |  |
| D136               | TRW        | Row Write Cycle Time (Note 2) (128 words per row) | 3                                                                                                                                                                                                                                                                           | 4.5 | _   | ms   | 0°C to +40°C                                            |  |  |
| D137               | TPE        | Page Erase Cycle Time                             | 20                                                                                                                                                                                                                                                                          | _   | _   | ms   | 0°C to +40°C                                            |  |  |
|                    | TCE        | Chip Erase Cycle Time                             | 80                                                                                                                                                                                                                                                                          | _   | _   | ms   | 0°C to +40°C                                            |  |  |
| D138               | LVDstartup | Flash LVD Delay                                   | _                                                                                                                                                                                                                                                                           | _   | 6   | μs   | Flash LVD comparator delay from enable to output valid. |  |  |

Note 1: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated.

<sup>2:</sup> The minimum SYSCLK for row programming is 4 MHz. Care should be taken to minimize bus activities during row programming, such as suspending any memory-to-memory DMA operations. If heavy bus loads are expected, selecting Bus Matrix Arbitration mode 2 (rotating priority) may be necessary. The default Arbitration mode is mode 1 (CPU has lowest priority).

**<sup>3:</sup>** Refer to "PIC32MX Flash Programming Specification" (DS61145) for operating conditions during programming and erase cycles.

### TABLE 29-11: PROGRAM FLASH MEMORY WAIT STATE CHARACTERISTICS

| DC CHARACTERISTICS         | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial |       |          |  |  |  |  |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|--|--|--|--|
| Required Flash wait states | SYSCLK                                                                                                                                                                 | Units | Comments |  |  |  |  |
| 0 Wait State               | 0 to 30                                                                                                                                                                | MHz   |          |  |  |  |  |
| 1 Wait State               | 31 to 60                                                                                                                                                               |       | _        |  |  |  |  |
| 2 Wait States              | 61 to 80                                                                                                                                                               |       |          |  |  |  |  |

Note 1: 40 MHz maximum for PIC32MX320F032H and PIC32MX420F032H devices.

### **TABLE 29-12: COMPARATOR SPECIFICATIONS**

| DC CHARACTERISTICS |        |                                       | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature- $40^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C for Industrial |         |      |       |                                                                                |  |
|--------------------|--------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|--------------------------------------------------------------------------------|--|
| Param.<br>No.      | Symbol | Characteristics                       | Min.                                                                                                                                                         | Typical | Max. | Units | Comments                                                                       |  |
| D300               | VIOFF  | Input Offset Voltage                  | _                                                                                                                                                            | ±7.5    | ±25  | mV    | AVDD = VDD,<br>AVSS = VSS                                                      |  |
| D301               | VICM   | Input Common Mode Voltage             | 0                                                                                                                                                            | _       | VDD  | V     | AVDD = VDD,<br>AVSS = VSS<br>(Note 2)                                          |  |
| D302               | CMRR   | Common Mode Rejection Ratio           | 55                                                                                                                                                           | _       | _    | dB    | Max VICM = (VDD - 1)V<br>(Note 2)                                              |  |
| D303               | TRESP  | Response Time                         | _                                                                                                                                                            | 150     | 400  | nsec  | AVDD = VDD,<br>AVSS = VSS<br>(Notes 1,2)                                       |  |
| D304               | ON2ov  | Comparator Enabled to Output<br>Valid | _                                                                                                                                                            | _       | 10   | μs    | Comparator module is configured before setting the comparator ON bit. (Note 2) |  |
| D305               | IVREF  | Internal Voltage Reference            | 1.14                                                                                                                                                         | 1.2     | 1.26 | V     | _                                                                              |  |

Note 1: Response time measured with one comparator input at (VDD – 1.5)/2, while the other input transitions from Vss to VDD.

### **TABLE 29-13: VOLTAGE REFERENCE SPECIFICATIONS**

| DC CHARACTERISTICS |                        |                              | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature- $40^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C for Industrial |         |        |       |          |  |
|--------------------|------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-------|----------|--|
| Param.<br>No.      | Symbol Characteristics |                              |                                                                                                                                                              | Typical | Max.   | Units | Comments |  |
| D310               | VRES                   | Resolution                   | VDD/24                                                                                                                                                       | _       | VDD/32 | LSb   | _        |  |
| D311               | VRAA                   | Absolute Accuracy            | _                                                                                                                                                            | _       | 1/2    | LSb   | _        |  |
| D312               | TSET                   | Settling Time <sup>(1)</sup> | _                                                                                                                                                            |         | 10     | μs    | _        |  |

**Note 1:** Settling time measured while CVRR = 1 and CVR3:CVR0 transitions from '0000' to '1111'. This parameter is characterized, but not tested in manufacturing.

<sup>2:</sup> These parameters are characterized but not tested.

### TABLE 29-14: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS

| DC CHARACTERISTICS |         |                                 | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature- $40^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C for Industrial |      |      |    |                                                   |  |
|--------------------|---------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----|---------------------------------------------------|--|
| Param.<br>No.      | Symbol  | Characteristics                 | Min. Typical Max. Units Comments                                                                                                                             |      |      |    | Comments                                          |  |
| D320               | VDDCORE | Regulator Output Voltage        | 1.62                                                                                                                                                         | 1.80 | 1.98 | V  | _                                                 |  |
| D321               | CEFC    | External Filter Capacitor Value | 8                                                                                                                                                            | 10   | _    | μF | Capacitor must be low series resistance (< 1 Ohm) |  |
| D322               | TPWRT   | Power-up Timer Period           | _                                                                                                                                                            | 64   | _    | ms | ENVREG = 0                                        |  |

# 29.2 AC Characteristics and Timing Parameters

The information contained in this section defines PIC32MX3XX/4XX AC characteristics and timing parameters.

#### **TABLE 29-15: AC CHARACTERISTICS**

|                    | Standard Operating Conditions: 2.3V to 3.6V             |  |  |  |  |  |
|--------------------|---------------------------------------------------------|--|--|--|--|--|
| AC CHARACTERISTICS | (unless otherwise stated)                               |  |  |  |  |  |
| AC CHARACTERISTICS | Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |  |  |  |  |  |
|                    | Operating voltage VDD range.                            |  |  |  |  |  |

### FIGURE 29-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



TABLE 29-16: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| AC CHARACTERISTICS |        |                       | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial |   |     |    |                           |  |
|--------------------|--------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|----|---------------------------|--|
| Param.<br>No.      | Symbol | Characteristics       | Min. Typical <sup>(1)</sup> Max. Units Conditions                                                                                                                       |   |     |    |                           |  |
| DO56               | Сю     | All I/O pins and OSC2 | _                                                                                                                                                                       | _ | 50  | pF | EC mode                   |  |
| DO58               | Св     | SCLx, SDAx            | _                                                                                                                                                                       | _ | 400 | pF | In I <sup>2</sup> C™ mode |  |

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

### FIGURE 29-2: EXTERNAL CLOCK TIMING



**TABLE 29-17: EXTERNAL CLOCK TIMING REQUIREMENTS** 

| AC CHA        | RACTER        | ISTICS                                                                                                           | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial |                        |                            |            |                                         |  |  |  |
|---------------|---------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------|------------|-----------------------------------------|--|--|--|
| Param.<br>No. | Symbol        | Characteristics                                                                                                  | Min.                                                                                                                                                                   | Typical <sup>(1)</sup> | Max.                       | Units      | Conditions                              |  |  |  |
| OS10          | Fosc          | External CLKI Frequency<br>(External clocks allowed only<br>in EC and ECPLL modes)                               | DC<br>4                                                                                                                                                                | _<br>_                 | 50 (Note 3)<br>50 (Note 5) | MHz<br>MHz | EC (Note 5)<br>ECPLL (Note 4)           |  |  |  |
| OS11          |               | Oscillator Crystal Frequency                                                                                     | 3                                                                                                                                                                      | _                      | 10                         | MHz        | XT (Note 5)                             |  |  |  |
| OS12          |               |                                                                                                                  | 4                                                                                                                                                                      |                        | 10                         | MHz        | XTPLL<br>(Notes 4,5)                    |  |  |  |
| OS13          |               |                                                                                                                  | 10                                                                                                                                                                     | _                      | 25                         | MHz        | HS (Note 5)                             |  |  |  |
| OS14          |               |                                                                                                                  | 10                                                                                                                                                                     |                        | 25                         | MHz        | HSPLL<br>(Notes 4,5)                    |  |  |  |
| OS15          |               |                                                                                                                  | 32                                                                                                                                                                     | 32.768                 | 100                        | kHz        | Sosc (Note 5)                           |  |  |  |
| OS20          | Tosc          | Tosc = 1/Fosc = Tcy (Note 2)                                                                                     |                                                                                                                                                                        |                        | _                          |            | See parameter<br>OS10 for Fosc<br>value |  |  |  |
| OS30          | TosL,<br>TosH | External Clock In (OSC1)<br>High or Low Time                                                                     | 0.45 x Tosc                                                                                                                                                            |                        |                            | nsec       | EC (Note 5)                             |  |  |  |
| OS31          | TosR,<br>TosF | External Clock In (OSC1) Rise or Fall Time                                                                       |                                                                                                                                                                        |                        | 0.05 x Tosc                | nsec       | EC (Note 5)                             |  |  |  |
| OS40          | Тоѕт          | Oscillator Start-up Timer Period<br>(Only applies to HS, HSPLL,<br>XT, XTPLL and Sosc Clock<br>Oscillator modes) |                                                                                                                                                                        | 1024                   | _                          | Tosc       | (Note 5)                                |  |  |  |
| OS41          | TFSCM         | Primary Clock Fail Safe<br>Time-out Period                                                                       | _                                                                                                                                                                      | 2                      | _                          | ms         | (Note 5)                                |  |  |  |
| OS42          | Gм            | External Oscillator<br>Transconductance                                                                          | _                                                                                                                                                                      | 12                     | _                          | mA/V       | VDD = 3.3V<br>TA = +25°C<br>(Note 5)    |  |  |  |

- **Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are characterized but are not tested.
  - 2: Instruction cycle period (TCY) equals the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin.
  - 3: 40 MHz maximum for PIC32MX320F032H and PIC32MX420F032H devices.
  - **4:** PLL input requirements: 4 MHz ≤ FPLLIN ≤ 5 MHz (use PLL prescaler to reduce FOSC). This parameter is characterized, but tested at 10 MHz only at manufacturing.
  - 5: This parameter is characterized, but not tested in manufacturing.

### TABLE 29-18: PLL CLOCK TIMING SPECIFICATIONS (VDD = 2.3V TO 3.6V)

| AC CHARACTERISTICS |        |                                                                     | (unless ot | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial |                        |       |       |                                   |  |
|--------------------|--------|---------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------|-------|-----------------------------------|--|
| Param.<br>No.      | Symbol | Characteristics <sup>(1)</sup>                                      |            | Min.                                                                                                                                                                      | Typical <sup>(2)</sup> | Max.  | Units | Conditions                        |  |
| OS50               | FPLLI  | PLL Voltage Controlled<br>Oscillator (VCO) Input<br>Frequency Range |            | 4                                                                                                                                                                         | _                      | 5     | MHz   | ECPLL, HSPLL, XTPLL, FRCPLL modes |  |
| OS51               | Fsys   | On-Chip VCO System<br>Frequency                                     |            | 60                                                                                                                                                                        | 1                      | 120   | MHz   | _                                 |  |
| OS52               | TLOCK  | PLL Start-up Time (Lock Time)                                       |            |                                                                                                                                                                           | _                      | 2     | ms    | _                                 |  |
| OS53               | Dclk   | CLKO Stability<br>(Period Jitter or Cum                             | nulative)  | -0.25                                                                                                                                                                     |                        | +0.25 | %     | Measured over 100 ms period       |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

### **TABLE 29-19: INTERNAL FRC ACCURACY**

| AC CHA        | RACTERISTICS                              | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial |         |      |       |            |  |  |  |  |
|---------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|------------|--|--|--|--|
| Param.<br>No. | Characteristics                           | Min.                                                                                                                                                                   | Typical | Max. | Units | Conditions |  |  |  |  |
| Internal      | Internal FRC Accuracy @ 8.00 MHz (Note 1) |                                                                                                                                                                        |         |      |       |            |  |  |  |  |
| F20           | FRC                                       | -2                                                                                                                                                                     | _       | +2   | %     | _          |  |  |  |  |

Note 1: Frequency calibrated at 25°C and 3.3V. TUN bits can be used to compensate for temperature drift.

### **TABLE 29-20: INTERNAL RC ACCURACY**

| AC CHA        | ARACTERISTICS             | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial |                                    |     |   |   |  |  |  |  |
|---------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----|---|---|--|--|--|--|
| Param.<br>No. | Characteristics           | Min.                                                                                                                                                                      | Min. Typical Max. Units Conditions |     |   |   |  |  |  |  |
| LPRC @        | LPRC @ 31.25 kHz (Note 1) |                                                                                                                                                                           |                                    |     |   |   |  |  |  |  |
| F21           | LPRC                      | -15                                                                                                                                                                       | _                                  | +15 | % | _ |  |  |  |  |

Note 1: Change of LPRC frequency as VDD changes.

**<sup>2:</sup>** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

### FIGURE 29-3: I/O TIMING CHARACTERISTICS



### **TABLE 29-21: I/O TIMING REQUIREMENTS**

| AC CHA        | RACTERIS | STICS                | Standard Ope<br>(unless other<br>Operating tem | wise stated |                        |      | ndustrial |            |  |
|---------------|----------|----------------------|------------------------------------------------|-------------|------------------------|------|-----------|------------|--|
| Param.<br>No. | Symbol   | Characteris          | stics <sup>(2)</sup>                           | Min.        | Typical <sup>(1)</sup> | Max. | Units     | Conditions |  |
| DO31          | TioR     | Port Output Rise Tir | ne                                             | _           | 5                      | 15   | nsec      | VDD < 2.5V |  |
|               |          |                      |                                                | _           | 5                      | 10   | nsec      | VDD > 2.5V |  |
| DO32          | TioF     | Port Output Fall Tim | ie                                             | _           | 5                      | 15   | nsec      | VDD < 2.5V |  |
|               |          |                      |                                                | _           | 5                      | 10   | nsec      | VDD > 2.5V |  |
| DI35          | TINP     | INTx Pin High or Lo  | n or Low Time 10 — nsec -                      |             |                        |      |           |            |  |
| DI40          | TRBP     | CNx High or Low Ti   | me (input)                                     | 2           | _                      | _    | TSYSCLK   | _          |  |

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated.

**<sup>2:</sup>** This parameter is characterized, but not tested in manufacturing.

FIGURE 29-4: POWER-ON RESET TIMING CHARACTERISTICS

Internal Voltage Regulator Enabled
Clock Sources = (FRC, FRCDIV, FRCDIV16, FRCPLL, EC, ECPLL and LPRC)



Internal Voltage Regulator Enabled Clock Sources = (HS, HSPLL, XT, XTPLL and Sosc)



External VDDCORE Provided
Clock Sources = (FRC, FRCDIV, FRCDIV16, FRCPLL, EC, ECPLL and LPRC)



- **Note 1:** The Power-up period will be extended if the power-up sequence completes before the device exits from BOR (VDD < VDDMIN).
  - 2: Includes interval voltage regulator stabilization delay.
  - 3: Power-up Timer (PWRT); only active when the internal voltage regulator is disabled



**FIGURE 29-5**: **EXTERNAL RESET TIMING CHARACTERISTICS** 

TABLE 29-22: RESETS TIMING

| IADLE         | 29-22: F | RESETS TIMING                                                                                                                  |                                                                                                                                |                                 |      |       |                |  |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------|-------|----------------|--|
| AC CHA        | RACTER   | ISTICS                                                                                                                         | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |                                 |      |       |                |  |
| Param.<br>No. | Symbol   | Characteristics <sup>(1)</sup>                                                                                                 | Min.                                                                                                                           | Typical <sup>(2)</sup>          | Max. | Units | Conditions     |  |
| SY00          | Tpu      | Power-up Period<br>Internal Voltage Regulator Enabled                                                                          |                                                                                                                                | 400                             | 600  | μѕ    | -40°C to +85°C |  |
| SY01          | TPWRT    | Power-up Period External VDDCORE Applied (Power-Up-Timer Active)                                                               | 48                                                                                                                             | 64                              | 80   | ms    | -40°C to +85°C |  |
| SY02          | TSYSDLY  | System Delay Period: Time required to reload Device Configuration Fuses plus SYSCLK delay before first instruction is fetched. |                                                                                                                                | 1 μs<br>+<br>8 sysclκ<br>cycles |      | _     | -40°C to +85°C |  |
| SY20          | TMCLR    | MCLR Pulse Width (low)                                                                                                         | _                                                                                                                              | 2                               | _    | μs    | -40°C to +85°C |  |
| SY30          | TBOR     | BOR Pulse Width (low)                                                                                                          |                                                                                                                                | 1                               | _    | μs    | -40°C to +85°C |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Characterized by design but not tested.

FIGURE 29-6: TIMER1, 2, 3, 4, 5 EXTERNAL CLOCK TIMING CHARACTERISTICS



TABLE 29-23: TIMER1 EXTERNAL CLOCK TIMING REQUIREMENTS<sup>(1)</sup>

| AC CHA        | ARACTER | ISTICS                                                                     |                              | (unl | ndard Operating Conditioness otherwise stated) rating temperature -40°0 | <b>ns: 2.3V</b><br>C ≤ TA ≤ + |      |       | strial                             |
|---------------|---------|----------------------------------------------------------------------------|------------------------------|------|-------------------------------------------------------------------------|-------------------------------|------|-------|------------------------------------|
| Param.<br>No. | Symbol  | Charac                                                                     | teristics <sup>(2)</sup>     |      | Min.                                                                    | Typical                       | Max. | Units | Conditions                         |
| TA10          | ТтхН    | TxCK<br>High Time                                                          | Synchronou with presca       |      | [(12.5 nsec or 1TPB)/N]<br>+ 25 nsec                                    | _                             | _    | nsec  | Must also meet parameter TA15.     |
|               |         |                                                                            | Asynchrono with presca       |      | 10                                                                      | _                             | _    | nsec  |                                    |
| TA11          | TTXL    | TxCK<br>Low Time                                                           | Synchronou with presca       |      | [(12.5 nsec or 1TPB)/N]<br>+ 25 nsec                                    | _                             | _    | nsec  | Must also meet parameter TA15.     |
|               |         |                                                                            | Asynchrono with presca       |      | 10                                                                      | _                             |      | nsec  | _                                  |
| TA15          | ТтхР    | TxCK<br>Input Period                                                       | Synchronou with presca       |      | [(Greater of 25 nsec or 2TPB)/N] + 30 nsec                              | _                             | _    | nsec  | VDD > 2.7V                         |
|               |         |                                                                            |                              |      | [(Greater of 25 nsec or 2TPB)/N] + 50 nsec                              | _                             | _    | nsec  | VDD < 2.7V                         |
|               |         |                                                                            | Asynchrono with presca       |      | 20                                                                      | _                             | _    | nsec  | V <sub>DD</sub> > 2.7V<br>(Note 3) |
|               |         |                                                                            |                              |      | 50                                                                      | _                             | _    | nsec  | V <sub>DD</sub> < 2.7V<br>(Note 3) |
| OS60          | FT1     | SOSC1/T1C<br>Input Freque<br>(oscillator en<br>setting TCS I<br>(T1CON<1>) | ncy Range<br>abled by<br>bit |      | 32                                                                      | _                             | 100  | kHz   | _                                  |
| TA20          |         |                                                                            |                              | K    | _                                                                       |                               | 1    | Трв   | _                                  |

Note 1: Timer1 is a Type A.

**2:** This parameter is characterized, but not tested in manufacturing.

**3:** N = prescale value (1, 8, 64, 256)

TABLE 29-24: TIMER2, 3, 4, 5 EXTERNAL CLOCK TIMING REQUIREMENTS

| AC CHA        | RACTER         | ISTICS                                      | (unles                      | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial |      |       |                                |                                           |  |  |
|---------------|----------------|---------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------------------|-------------------------------------------|--|--|
| Param.<br>No. | Symbol         | Charact                                     | eristics <sup>(1)</sup>     | Min.                                                                                                                                                                   | Max. | Units | Condi                          | itions                                    |  |  |
| TB10          | ТтхН           | TxCK<br>High Time                           | Synchronous, with prescaler | [(12.5 nsec or 1TPB)/N]<br>+ 25 nsec                                                                                                                                   |      | nsec  | Must also meet parameter TB15. | N = prescale<br>value<br>(1, 2, 4, 8, 16, |  |  |
| TB11          | TTXL           | TxCK<br>Low Time                            | Synchronous, with prescaler | [(12.5 nsec or 1TPB)/N]<br>+ 25 nsec                                                                                                                                   | 1    | nsec  | Must also meet parameter TB15. | 32, 64, 256)                              |  |  |
| TB15          | ТтхР           | TxCK<br>Input Period                        | Synchronous, with prescaler | [(Greater of 25 nsec or 2<br>TPB)/N]<br>+ 30 nsec                                                                                                                      | 1    | nsec  | VDD > 2.7V                     |                                           |  |  |
|               |                |                                             |                             | [(Greater of 25 nsec or 2<br>TPB)/N]<br>+ 50 nsec                                                                                                                      |      | nsec  | VDD < 2.7V                     | _                                         |  |  |
| TB20          | TCKEXT-<br>MRL | Delay from Ex<br>Clock Edge to<br>Increment |                             | _                                                                                                                                                                      | 1    | Трв   | _                              | _                                         |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

### FIGURE 29-7: INPUT CAPTURE (CAPx) TIMING CHARACTERISTICS



TABLE 29-25: INPUT CAPTURE MODULE TIMING REQUIREMENTS

| Standard Operating Conditions: 2.3V to 3.6V  (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |      |           |                           |                                      |   |       |                                         |                                  |
|--------------------------------------------------------------------------------------------------------------------------------|------|-----------|---------------------------|--------------------------------------|---|-------|-----------------------------------------|----------------------------------|
| Param.<br>No. Symbol Chara                                                                                                     |      | Charac    | cteristics <sup>(1)</sup> | ristics <sup>(1)</sup> Min.          |   | Units | Conditions                              |                                  |
| IC10                                                                                                                           | TccL | ICx Input | t Low Time                | [(12.5 nsec or 1TPB)/N]<br>+ 25 nsec | _ | nsec  | Must also<br>meet<br>parameter<br>IC15. | N = prescale<br>value (1, 4, 16) |
| IC11                                                                                                                           | TccH | ICx Input | t High Time               | [(12.5 nsec or 1TPB)/N]<br>+ 25 nsec | _ | nsec  | Must also<br>meet<br>parameter<br>IC15. |                                  |
| IC15                                                                                                                           | TccP | ICx Input | t Period                  | [(25 nsec or 2TPB)/N]<br>+ 50 nsec   | _ | nsec  | _                                       |                                  |

Note 1: These parameters are characterized, but not tested in manufacturing.

### FIGURE 29-8: OUTPUT COMPARE MODULE (OCx) TIMING CHARACTERISTICS



### TABLE 29-26: OUTPUT COMPARE MODULE TIMING REQUIREMENTS

| AC CHA        | RACTER | ISTICS                         | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |                        |      |       |                     |  |
|---------------|--------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|---------------------|--|
| Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min.                                                                                                                           | Typical <sup>(2)</sup> | Max. | Units | Conditions          |  |
| OC10          | TccF   | OCx Output Fall Time           | _                                                                                                                              | _                      |      | nsec  | See parameter DO32. |  |
| OC11          | TCCR   | OCx Output Rise Time           |                                                                                                                                |                        |      |       | See parameter DO31. |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

FIGURE 29-9: OC/PWM MODULE TIMING CHARACTERISTICS



TABLE 29-27: SIMPLE OC/PWM MODE TIMING REQUIREMENTS

| AC CHAI      | RACTERIST | rics                           | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |   |    |      |   |  |  |
|--------------|-----------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---|----|------|---|--|--|
| Param<br>No. | Symbol    | Characteristics <sup>(1)</sup> | Min Typical <sup>(2)</sup> Max Units Condition                                                                                 |   |    |      |   |  |  |
| OC15         | TFD       | Fault Input to PWM I/O Change  | _                                                                                                                              | _ | 25 | nsec | _ |  |  |
| OC20         | TFLT      | Fault Input Pulse Width        | 50                                                                                                                             | _ | _  | nsec | _ |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.



TABLE 29-28: SPIx MASTER MODE (CKE = 0) TIMING REQUIREMENTS

| AC CHA        | AC CHARACTERISTICS    |                                            |        | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |      |       |                        |  |  |  |
|---------------|-----------------------|--------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------|------|-------|------------------------|--|--|--|
| Param.<br>No. | Symbol                | Characteristics <sup>(1)</sup>             | Min.   | Typical <sup>(2)</sup>                                                                                                         | Max. | Units | Conditions             |  |  |  |
| SP10          | TscL                  | SCKx Output Low Time (Note 3)              | Tsck/2 | _                                                                                                                              | _    | nsec  | _                      |  |  |  |
| SP11          | TscH                  | SCKx Output High Time (Note 3)             | Tsck/2 | _                                                                                                                              | _    | nsec  | _                      |  |  |  |
| SP20          | TscF                  | SCKx Output Fall Time (Note 4)             | _      | _                                                                                                                              | _    | nsec  | See parameter DO32.    |  |  |  |
| SP21          | TscR                  | SCKx Output Rise Time (Note 4)             | _      | _                                                                                                                              | _    | nsec  | See parameter DO31.    |  |  |  |
| SP30          | TDOF                  | SDOx Data Output Fall Time (Note 4)        | _      | _                                                                                                                              | _    | nsec  | See parameter DO32.    |  |  |  |
| SP31          | TDOR                  | SDOx Data Output Rise Time (Note 4)        | _      | _                                                                                                                              | _    | nsec  | See parameter DO31.    |  |  |  |
| SP35          | TscH2DoV,             | SDOx Data Output Valid after               | _      | _                                                                                                                              | 15   | nsec  | V <sub>DD</sub> > 2.7V |  |  |  |
|               | TscL2DoV              | SCKx Edge                                  | _      | _                                                                                                                              | 20   | nsec  | VDD < 2.7V             |  |  |  |
| SP40          | TDIV2scH,<br>TDIV2scL | Setup Time of SDIx Data Input to SCKx Edge | 10     | _                                                                                                                              | _    | nsec  | _                      |  |  |  |
| SP41          | TSCH2DIL,<br>TSCL2DIL | Hold Time of SDIx Data Input to SCKx Edge  | 10     | _                                                                                                                              | _    | nsec  | _                      |  |  |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

- **2:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
- **3:** The minimum clock period for SCKx is 40 nsec. Therefore, the clock generated in Master mode must not violate this specification.
- 4: Assumes 50 pF load on all SPIx pins.

SP36 SCKx (CKP = 0)SP11 SP10 SP21 SP20 SCKx (CKP = 1)SP35 SP20 SP21 MSb LSb **SDOx** SP30,SP31 SDIX MSb In LSb In SP40 SP41 Note: Refer to Figure 29-1 for load conditions.

FIGURE 29-11: SPIX MODULE MASTER MODE (CKE = 1) TIMING CHARACTERISTICS

TABLE 29-29: SPIX MODULE MASTER MODE (CKE = 1) TIMING REQUIREMENTS

| AC CHA        | ARACTERIS            | псѕ                                       | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature -40°C ≤ TA ≤ +85°Cfor Industrial |                        |      |       |                     |  |
|---------------|----------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|---------------------|--|
| Param.<br>No. | Symbol               | Characteristics <sup>(1)</sup>            | Min.                                                                                                                          | Typical <sup>(2)</sup> | Max. | Units | Conditions          |  |
| SP10          | TscL                 | SCKx Output Low Time (Note 3)             | Tsck/2                                                                                                                        | _                      | _    | nsec  | _                   |  |
| SP11          | TscH                 | SCKx Output High Time (Note 3)            | Tsck/2                                                                                                                        | _                      | _    | nsec  | _                   |  |
| SP20          | TscF                 | SCKx Output Fall Time (Note 4)            |                                                                                                                               | _                      | _    | nsec  | See parameter DO32. |  |
| SP21          | TscR                 | SCKx Output Rise Time (Note 4)            | _                                                                                                                             | _                      | _    | nsec  | See parameter DO31. |  |
| SP30          | TDOF                 | SDOx Data Output Fall Time (Note 4)       | _                                                                                                                             | _                      | _    | nsec  | See parameter DO32. |  |
| SP31          | TDOR                 | SDOx Data Output Rise Time (Note 4)       | _                                                                                                                             | _                      | _    | nsec  | See parameter DO31. |  |
| SP35          | TscH2DoV,            | SDOx Data Output Valid after              | _                                                                                                                             | _                      | 15   | nsec  | VDD > 2.7V          |  |
|               | TscL2DoV             | SCKx Edge                                 | _                                                                                                                             | _                      | 20   | nsec  | VDD < 2.7V          |  |
| SP36          | TDOV2SC,<br>TDOV2SCL | SDOx Data Output Setup to First SCKx Edge | 15                                                                                                                            |                        | _    | nsec  | _                   |  |
| SP40          | TDIV2scH,            | Setup Time of SDIx Data Input             | 15                                                                                                                            |                        |      | nsec  | VDD > 2.7V          |  |
|               | TDIV2scL             | to SCKx Edge                              | 20                                                                                                                            | _                      |      | nsec  | VDD < 2.7V          |  |

- Note 1: These parameters are characterized, but not tested in manufacturing.
  - 2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
  - **3:** The minimum clock period for SCKx is 40 nsec. Therefore, the clock generated in Master mode must not violate this specification.
  - 4: Assumes 50 pF load on all SPIx pins.

TABLE 29-29: SPIx MODULE MASTER MODE (CKE = 1) TIMING REQUIREMENTS (CONTINUED)

| AC CHA        | ARACTERIS | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{Cfor Industrial}$ |      |                        |      |       |            |
|---------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|------|-------|------------|
| Param.<br>No. | Symbol    | Characteristics <sup>(1)</sup>                                                                                                                                        | Min. | Typical <sup>(2)</sup> | Max. | Units | Conditions |
| SP41          | TscH2DIL, | Hold Time of SDIx Data Input                                                                                                                                          | 15   | _                      | _    | nsec  | VDD > 2.7V |
|               | TscL2DIL  | to SCKx Edge                                                                                                                                                          | 20   | _                      | _    | nsec  | VDD < 2.7V |

- Note 1: These parameters are characterized, but not tested in manufacturing.
  - 2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
  - **3:** The minimum clock period for SCKx is 40 nsec. Therefore, the clock generated in Master mode must not violate this specification.
  - 4: Assumes 50 pF load on all SPIx pins.

FIGURE 29-12: SPIX MODULE SLAVE MODE (CKE = 0) TIMING CHARACTERISTICS



TABLE 29-30: SPIx MODULE SLAVE MODE (CKE = 0) TIMING REQUIREMENTS

| AC CHA        | ARACTERIS             | TICS                                               | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |                        |      |       |                     |  |
|---------------|-----------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|---------------------|--|
| Param.<br>No. | Symbol                | Characteristics <sup>(1)</sup>                     | Min.                                                                                                                          | Typical <sup>(2)</sup> | Max. | Units | Conditions          |  |
| SP70          | TscL                  | SCKx Input Low Time (Note 3)                       | Tsck/2                                                                                                                        | _                      | _    | nsec  | _                   |  |
| SP71          | TscH                  | SCKx Input High Time (Note 3)                      | Tsck/2                                                                                                                        | _                      | _    | nsec  | _                   |  |
| SP72          | TscF                  | SCKx Input Fall Time                               | _                                                                                                                             | _                      | _    | nsec  | See parameter DO32. |  |
| SP73          | TscR                  | SCKx Input Rise Time                               | _                                                                                                                             | _                      | _    | nsec  | See parameter DO31. |  |
| SP30          | TDOF                  | SDOx Data Output Fall Time (Note 4)                | _                                                                                                                             | _                      | _    | nsec  | See parameter DO32. |  |
| SP31          | TDOR                  | SDOx Data Output Rise Time (Note 4)                | _                                                                                                                             | _                      | _    | nsec  | See parameter DO31. |  |
| SP35          | TscH2DoV,             | •                                                  | _                                                                                                                             | _                      | 15   | nsec  | VDD > 2.7V          |  |
|               | TscL2DoV              | SCKx Edge                                          | _                                                                                                                             | _                      | 20   | nsec  | VDD < 2.7V          |  |
| SP40          | TDIV2SCH,<br>TDIV2SCL | Setup Time of SDIx Data Input to SCKx Edge         | 10                                                                                                                            | _                      | _    | nsec  | _                   |  |
| SP41          | TscH2DIL,<br>TscL2DIL | Hold Time of SDIx Data Input to SCKx Edge          | 10                                                                                                                            | _                      | _    | nsec  | _                   |  |
| SP50          | TssL2scH,<br>TssL2scL | SSx ↓ to SCKx ↑ or SCKx Input                      | 175                                                                                                                           | _                      | _    | nsec  | _                   |  |
| SP51          | TssH2DoZ              | SSx ↑ to SDOx Output<br>High-Impedance<br>(Note 3) | 5                                                                                                                             |                        | 25   | nsec  | _                   |  |
| SP52          | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                | Tsck + 20                                                                                                                     | _                      | _    | nsec  | _                   |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

**<sup>2:</sup>** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

<sup>3:</sup> The minimum clock period for SCKx is 40 nsec.

<sup>4:</sup> Assumes 50 pF load on all SPIx pins.



FIGURE 29-13: SPIX MODULE SLAVE MODE (CKE = 1) TIMING CHARACTERISTICS

TABLE 29-31: SPIX MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS

| AC CHA        | ARACTERIS             | тісѕ                                       | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial |                        |      |       |                     |  |
|---------------|-----------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|---------------------|--|
| Param.<br>No. | Symbol                | Characteristics <sup>(1)</sup>             | Min.                                                                                                                                                                   | Typical <sup>(2)</sup> | Max. | Units | Conditions          |  |
| SP70          | TscL                  | SCKx Input Low Time (Note 3)               | Tsck/2                                                                                                                                                                 | _                      | _    | nsec  | _                   |  |
| SP71          | TscH                  | SCKx Input High Time (Note 3)              | Tsck/2                                                                                                                                                                 | _                      | _    | nsec  | _                   |  |
| SP72          | TscF                  | SCKx Input Fall Time                       | _                                                                                                                                                                      | 5                      | 10   | nsec  | _                   |  |
| SP73          | TscR                  | SCKx Input Rise Time                       | _                                                                                                                                                                      | 5                      | 10   | nsec  | _                   |  |
| SP30          | TDOF                  | SDOx Data Output Fall Time (Note 4)        | _                                                                                                                                                                      | _                      | _    | nsec  | See parameter DO32. |  |
| SP31          | TDOR                  | SDOx Data Output Rise Time (Note 4)        | _                                                                                                                                                                      | _                      | _    | nsec  | See parameter DO31. |  |
| SP35          | TscH2DoV,             | SDOx Data Output Valid after               | _                                                                                                                                                                      | _                      | 20   | nsec  | VDD > 2.7V          |  |
|               | TscL2DoV              | SCKx Edge                                  | _                                                                                                                                                                      | _                      | 30   | nsec  | VDD < 2.7V          |  |
| SP40          | TDIV2scH,<br>TDIV2scL | Setup Time of SDIx Data Input to SCKx Edge | 10                                                                                                                                                                     | _                      | _    | nsec  | _                   |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

- **2:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
- 3: The minimum clock period for SCKx is 40 nsec.
- 4: Assumes 50 pF load on all SPIx pins.

TABLE 29-31: SPIX MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS (CONTINUED)

| AC CHA        | ARACTERIS             | тісѕ                                               | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |                        |      |       |            |  |
|---------------|-----------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|------------|--|
| Param.<br>No. | Symbol                | Characteristics <sup>(1)</sup>                     | Min.                                                                                                                           | Typical <sup>(2)</sup> | Max. | Units | Conditions |  |
| SP41          | TscH2DIL,<br>TscL2DIL | Hold Time of SDIx Data Input to SCKx Edge          | 10                                                                                                                             | —                      | _    | nsec  | _          |  |
| SP50          | TssL2scH,<br>TssL2scL | SSx ↓ to SCKx ↓ or SCKx ↑ Input                    | 175                                                                                                                            | _                      | _    | nsec  | _          |  |
| SP51          | TssH2DoZ              | SSx ↑ to SDOx Output<br>High-Impedance<br>(Note 4) | 5                                                                                                                              | _                      | 25   | nsec  | ı          |  |
| SP52          | TscH2ssH<br>TscL2ssH  | SSx ↑ after SCKx Edge                              | Tsck + 20                                                                                                                      | _                      | _    | nsec  | _          |  |
| SP60          | TssL2DoV              | SDOx Data Output Valid after SSx Edge              | _                                                                                                                              | _                      | 25   | nsec  | _          |  |

- Note 1: These parameters are characterized, but not tested in manufacturing.
  - 2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
  - 3: The minimum clock period for SCKx is 40 nsec.
  - 4: Assumes 50 pF load on all SPIx pins.

FIGURE 29-14: I2Cx BUS START/STOP BITS TIMING CHARACTERISTICS (MASTER MODE)



FIGURE 29-15: I2Cx BUS DATA TIMING CHARACTERISTICS (MASTER MODE)



TABLE 29-32: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE)

| AC CHA        | RACTER  | ISTICS                               |                        | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |              |                     |                                          |  |    |
|---------------|---------|--------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------|------------------------------------------|--|----|
| Param.<br>No. | Symbol  | Characteristics                      |                        | Min. <sup>(1)</sup>                                                                                                            | Max.         | Units               | Conditions                               |  |    |
| IM10          | TLO:SCL | Clock Low Time                       | 100 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | μs                  | _                                        |  |    |
|               |         |                                      | 400 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | μs                  | _                                        |  |    |
|               |         |                                      | 1 MHz mode (Note 2)    | Трв * (BRG + 2)                                                                                                                | _            | μs                  | _                                        |  |    |
| IM11          | THI:SCL | Clock High Time                      | 100 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | μs                  | _                                        |  |    |
|               |         |                                      | 400 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | μs                  | _                                        |  |    |
|               |         |                                      | 1 MHz mode<br>(Note 2) | Трв * (BRG + 2)                                                                                                                | _            | μs                  | _                                        |  |    |
| IM20          | TF:SCL  | SDAx and SCLx                        | 100 kHz mode           | _                                                                                                                              | 300          | nsec                | CB is specified to be                    |  |    |
|               |         | Fall Time                            | 400 kHz mode           | 20 + 0.1 CB                                                                                                                    | 300          | nsec                | from 10 to 400 pF.                       |  |    |
|               |         |                                      | 1 MHz mode (Note 2)    | _                                                                                                                              | 100          | nsec                |                                          |  |    |
| IM21          | TR:SCL  | SDAx and SCLx<br>Rise Time           | 100 kHz mode           | _                                                                                                                              | 1000         | nsec                | CB is specified to be from 10 to 400 pF. |  |    |
|               |         |                                      | 400 kHz mode           | 20 + 0.1 CB                                                                                                                    | 300          | nsec                |                                          |  |    |
|               |         |                                      | 1 MHz mode (Note 2)    | _                                                                                                                              | 300          | nsec                |                                          |  |    |
| IM25 Tsu      | Tsu:dat | Data Input<br>Setup Time             | 100 kHz mode           | 250                                                                                                                            | _            | nsec                | _                                        |  |    |
|               |         |                                      | 400 kHz mode           | 100                                                                                                                            | _            | nsec                |                                          |  |    |
|               |         |                                      | 1 MHz mode (Note 2)    | 100                                                                                                                            | _            | nsec                |                                          |  |    |
| IM26          | THD:DAT | Data Input<br>Hold Time              | 100 kHz mode           | 0                                                                                                                              | _            | μs                  | _                                        |  |    |
|               |         |                                      | 400 kHz mode           | 0                                                                                                                              | 0.9          | μs                  |                                          |  |    |
|               |         |                                      | 1 MHz mode (Note 2)    | 0                                                                                                                              | 0.3          | μs                  |                                          |  |    |
| IM30          | Tsu:sta | SU:STA Start Condition<br>Setup Time | 100 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | μs                  | Only relevant for                        |  |    |
|               |         |                                      | 400 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | μs                  | Repeated Start condition.                |  |    |
|               |         |                                      |                        |                                                                                                                                |              | 1 MHz mode (Note 2) | Трв * (BRG + 2)                          |  | μs |
| IM31          | THD:STA |                                      | 100 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | μs                  | After this period, the                   |  |    |
|               |         | Hold Time                            | 400 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | μs                  | first clock pulse is generated.          |  |    |
|               |         |                                      | 1 MHz mode (Note 2)    | Трв * (BRG + 2)                                                                                                                | RG + 2) — μs |                     | generated.                               |  |    |
| IM33          | Tsu:sto | Stop Condition                       | 100 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | μs                  |                                          |  |    |
|               |         | Setup Time                           | 400 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | μs                  |                                          |  |    |
|               |         |                                      | 1 MHz mode<br>(Note 2) | Трв * (BRG + 2)                                                                                                                | _            | μs                  |                                          |  |    |
| IM34          | THD:STO | Stop Condition                       | 100 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | nsec                | _                                        |  |    |
|               |         | Hold Time                            | 400 kHz mode           | Трв * (BRG + 2)                                                                                                                | _            | nsec                | 1                                        |  |    |
|               |         |                                      | 1 MHz mode<br>(Note 2) | Трв * (BRG + 2)                                                                                                                | _            | nsec                |                                          |  |    |

**Note 1:** BRG is the value of the  $I^2C^{TM}$  Baud Rate Generator.

<sup>2:</sup> Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

TABLE 29-32: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE) (CONTINUED)

| AC CHARACTERISTICS |         |                        |                        | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial |       |                                      |                        |  |
|--------------------|---------|------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------|------------------------|--|
| Param.<br>No.      | Symbol  | Charact                | Min. <sup>(1)</sup>    | Max.                                                                                                                                                                   | Units | Conditions                           |                        |  |
| IM40               | TAA:SCL | Output Valid           | 100 kHz mode           | _                                                                                                                                                                      | 3500  | nsec                                 | _                      |  |
|                    |         | from Clock             | 400 kHz mode           | _                                                                                                                                                                      | 1000  | nsec                                 | _                      |  |
|                    |         |                        | 1 MHz mode<br>(Note 2) | _                                                                                                                                                                      | 350   | nsec                                 | _                      |  |
| IM45               | TBF:SDA | Bus Free Time          | 100 kHz mode           | 4.7                                                                                                                                                                    | _     | μs                                   | The amount of time the |  |
|                    |         |                        | 400 kHz mode           | 1.3                                                                                                                                                                    | _     | μs                                   | bus must be free       |  |
|                    |         | 1 MHz mode (Note 2)    | 0.5                    | _                                                                                                                                                                      | μs    | before a new transmission can start. |                        |  |
| IM50               | Св      | Bus Capacitive Loading |                        | _                                                                                                                                                                      | 400   | pF                                   | _                      |  |

**Note 1:** BRG is the value of the  $I^2C^{TM}$  Baud Rate Generator.

2: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

FIGURE 29-16: I2Cx BUS START/STOP BITS TIMING CHARACTERISTICS (SLAVE MODE)



FIGURE 29-17: I2Cx BUS DATA TIMING CHARACTERISTICS (SLAVE MODE)



TABLE 29-33: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE)

| AC CHA        | RACTERIS |                             | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |             |      |       |                                             |  |
|---------------|----------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------|------|-------|---------------------------------------------|--|
| Param.<br>No. | Symbol   | Charact                     | eristics Min. I                                                                                                               |             | Max. | Units | Conditions                                  |  |
| IS10          | TLO:SCL  | Clock Low Time              | 100 kHz mode                                                                                                                  | 4.7         | _    | μs    | PBCLK must operate at a minimum of 800 KHz. |  |
|               |          |                             | 400 kHz mode                                                                                                                  | 1.3         | _    | μs    | PBCLK must operate at a minimum of 3.2 MHz. |  |
|               |          |                             | 1 MHz mode (Note 1)                                                                                                           | 0.5         | _    | μs    | _                                           |  |
| IS11          | THI:SCL  | Clock High Time             | 100 kHz mode                                                                                                                  | 4.0         | _    | μs    | PBCLK must operate at a minimum of 800 KHz. |  |
|               |          |                             | 400 kHz mode                                                                                                                  | 0.6         | _    | μs    | PBCLK must operate at a minimum of 3.2 MHz. |  |
|               |          |                             | 1 MHz mode (Note 1)                                                                                                           | 0.5         | _    | μs    | _                                           |  |
| IS20          | TF:SCL   | SCL SDAx and SCLx Fall Time | 100 kHz mode                                                                                                                  | _           | 300  | nsec  | CB is specified to be from                  |  |
|               |          |                             | 400 kHz mode                                                                                                                  | 20 + 0.1 CB | 300  | nsec  | 10 to 400 pF.                               |  |
|               |          |                             | 1 MHz mode (Note 1)                                                                                                           | _           | 100  | nsec  |                                             |  |
| IS21          | TR:SCL   | SDAx and SCLx<br>Rise Time  | 100 kHz mode                                                                                                                  | _           | 1000 | nsec  | CB is specified to be from                  |  |
|               |          |                             | 400 kHz mode                                                                                                                  | 20 + 0.1 CB | 300  | nsec  | 10 to 400 pF.                               |  |
|               |          |                             | 1 MHz mode<br>(Note 1)                                                                                                        | _           | 300  | nsec  |                                             |  |
| IS25          | Tsu:DAT  | Data Input<br>Setup Time    | 100 kHz mode                                                                                                                  | 250         | _    | nsec  |                                             |  |
|               |          |                             | 400 kHz mode                                                                                                                  | 100         | _    | nsec  | _                                           |  |
|               |          |                             | 1 MHz mode<br>(Note 1)                                                                                                        | 100         | _    | nsec  |                                             |  |
| IS26          | THD:DAT  | Data Input<br>Hold Time     | 100 kHz mode                                                                                                                  | 0           | _    | nsec  |                                             |  |
|               |          |                             | 400 kHz mode                                                                                                                  | 0           | 0.9  | μs    | -                                           |  |
|               |          |                             | 1 MHz mode (Note 1)                                                                                                           | 0           | 0.3  | μs    |                                             |  |
| IS30          | Tsu:sta  | Start Condition             | 100 kHz mode                                                                                                                  | 4700        | _    | μs    | Only relevant for Repeated                  |  |
|               |          | Setup Time                  | 400 kHz mode                                                                                                                  | 600         | _    | μs    | Start condition.                            |  |
|               |          |                             | 1 MHz mode (Note 1)                                                                                                           | 250         | _    | μS    |                                             |  |
| IS31          | THD:STA  | Start Condition Hold Time   | 100 kHz mode                                                                                                                  | 4000        | _    | μs    | After this period, the first                |  |
|               |          |                             | 400 kHz mode                                                                                                                  | 600         |      | μs    | clock pulse is generated.                   |  |
|               |          |                             | 1 MHz mode<br>(Note 1)                                                                                                        | 250         | _    | μs    |                                             |  |
| IS33          | Tsu:sto  | Stop Condition              | 100 kHz mode                                                                                                                  | 4000        | _    | μs    |                                             |  |
|               |          | Setup Time                  | 400 kHz mode                                                                                                                  | 600         | _    | μs    | -                                           |  |
|               |          |                             | 1 MHz mode<br>(Note 1)                                                                                                        | 600         | _    | μs    |                                             |  |

**Note 1:** Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

TABLE 29-33: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE) (CONTINUED)

| AC CHA        | RACTERIS |                                   | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |      |       |            |                            |
|---------------|----------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|----------------------------|
| Param.<br>No. | Symbol   | Charact                           | Min.                                                                                                                          | Max. | Units | Conditions |                            |
| IS34          | THD:STO  | D:STO Stop Condition<br>Hold Time | 100 kHz mode                                                                                                                  | 4000 | _     | nsec       |                            |
|               |          |                                   | 400 kHz mode                                                                                                                  | 600  | _     | nsec       | _                          |
|               |          |                                   | 1 MHz mode<br>(Note 1)                                                                                                        | 250  |       | nsec       |                            |
| IS40          | TAA:SCL  | CL Output Valid from Clock        | 100 kHz mode                                                                                                                  | 0    | 3500  | nsec       |                            |
|               |          |                                   | 400 kHz mode                                                                                                                  | 0    | 1000  | nsec       | _                          |
|               |          |                                   | 1 MHz mode<br>(Note 1)                                                                                                        | 0    | 350   | nsec       |                            |
| IS45          | TBF:SDA  | Bus Free Time                     | 100 kHz mode                                                                                                                  | 4.7  | _     | μs         | The amount of time the bus |
|               |          |                                   | 400 kHz mode                                                                                                                  | 1.3  | _     | μs         | must be free before a new  |
|               |          |                                   | 1 MHz mode<br>(Note 1)                                                                                                        | 0.5  | _     | μs         | transmission can start.    |
| IS50          | Св       | Bus Capacitive Lo                 | _                                                                                                                             | 400  | pF    | _          |                            |

**Note 1:** Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

TABLE 29-34: ADC MODULE SPECIFICATIONS

| AC CHARACTERISTICS |           |                                                  | Standard Operating Conditions: 2.5V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |          |                                  |                          |                          |
|--------------------|-----------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------|--------------------------|--------------------------|
| Param.<br>No.      | Symbol    | Characteristics                                  | Min.                                                                                                                                                 | Typical  | Max.                             | Units                    | Conditions               |
| Device             | Supply    |                                                  |                                                                                                                                                      |          |                                  |                          |                          |
| AD01               | AVDD      | Module VDD Supply                                | Greater of<br>VDD – 0.3<br>or 2.5                                                                                                                    | _        | Lesser of<br>VDD + 0.3<br>or 3.6 | V                        | _                        |
| AD02               | AVss      | Module Vss Supply                                | Vss                                                                                                                                                  |          | Vss + 0.3                        | V                        | _                        |
| Referen            | ce Inputs |                                                  |                                                                                                                                                      |          |                                  |                          |                          |
| AD05               | VREFH     | Reference Voltage High                           | AVss + 2.0                                                                                                                                           | 1        | AVDD                             | <b>V</b>                 | (Note 1)                 |
| AD05a              |           |                                                  | 2.5                                                                                                                                                  | _        | 3.6                              | V                        | VREFH = AVDD (Note 3)    |
| AD06               | VREFL     | Reference Voltage Low                            | AVss                                                                                                                                                 | _        | VREFH –<br>2.0                   | V                        | (Note 1)                 |
| AD07               | VREF      | Absolute Reference<br>Voltage<br>(VREFH – VREFL) | 2.0                                                                                                                                                  | _        | AVDD                             | V                        | (Note 3)                 |
| AD08               | IREF      | Current Drain                                    | _                                                                                                                                                    | 250<br>— | 400<br>3                         | μ <b>Α</b><br>μ <b>Α</b> | ADC operating<br>ADC off |
| Analog             | Input     |                                                  |                                                                                                                                                      |          |                                  |                          |                          |
| AD12               | VINH-VINL | Full-Scale Input Span                            | VREFL                                                                                                                                                | _        | VREFH                            | V                        | _                        |

**Note 1:** These parameters are not characterized or tested in manufacturing.

- 2: With no missing codes.
- **3:** These parameters are characterized, but not tested in manufacturing.
- 4: Characterized with 1 kHz sinewave.

TABLE 29-34: ADC MODULE SPECIFICATIONS (CONTINUED)

| AC CHA        | ARACTERIS   | STICS                                                | Standard Operating Conditions: 2.5V to 3.6V (unless otherwise stated)  Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |             |                        |       |                                                                                      |
|---------------|-------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------|-------|--------------------------------------------------------------------------------------|
| Param.<br>No. | Symbol      | Characteristics                                      | Min.                                                                                                                           | Typical     | Max.                   | Units | Conditions                                                                           |
|               | VINL        | Absolute VINL Input Voltage                          | AVss - 0.3                                                                                                                     | _           | AVDD/2                 | V     | _                                                                                    |
|               | VIN         | Absolute Input Voltage                               | AVss - 0.3                                                                                                                     |             | AV <sub>DD</sub> + 0.3 | V     | _                                                                                    |
|               |             | Leakage Current                                      | _                                                                                                                              | ±0.001      | ±0.610                 | μА    | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = $3.3V$<br>Source Impedance = $10K\Omega$ |
| AD17          | Rin         | Recommended<br>Impedance of Analog<br>Voltage Source | _                                                                                                                              | _           | 5K                     | Ω     | (Note 1)                                                                             |
| ADC Ac        | curacy – N  | leasurements with Exte                               | rnal VREF+/VR                                                                                                                  | EF-         |                        |       |                                                                                      |
| AD20c         | Nr          | Resolution                                           | 10                                                                                                                             | 0 data bits |                        | bits  | _                                                                                    |
| AD21c         | INL         | Integral Nonlinearity                                | _                                                                                                                              | _           | <±1                    | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V                                     |
| AD22c         | DNL         | Differential Nonlinearity                            | _                                                                                                                              | _           | <±1                    | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V<br>(Note 2)                         |
| AD23c         | GERR        | Gain Error                                           | _                                                                                                                              | _           | <±1                    | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V                                     |
| AD24n         | EOFF        | Offset Error                                         | _                                                                                                                              | _           | <±1                    | LSb   | VINL = AVSS = 0V,<br>AVDD = 3.3V                                                     |
| AD25c         | _           | Monotonicity                                         | _                                                                                                                              | _           | _                      | _     | Guaranteed                                                                           |
| ADC Ac        | curacy - N  | leasurements with Inter                              | nal VREF+/VRE                                                                                                                  | F-          |                        |       |                                                                                      |
| AD20d         | Nr          | Resolution                                           | 10                                                                                                                             | 0 data bits |                        | bits  | (Note 3)                                                                             |
| AD21d         | INL         | Integral Nonlinearity                                | _                                                                                                                              | _           | <±1                    | LSb   | VINL = AVSS = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3)                                 |
| AD22d         | DNL         | Differential Nonlinearity                            | _                                                                                                                              | _           | <±1                    | LSb   | VINL = AVSS = 0V,<br>AVDD = 2.5V to 3.6V<br>(Notes 2,3)                              |
| AD23d         | GERR        | Gain Error                                           | _                                                                                                                              | _           | <±4                    | LSb   | VINL = AVSS = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3)                                 |
| AD24d         | EOFF        | Offset Error                                         | _                                                                                                                              | _           | <±2                    | LSb   | VINL = AVSS = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3)                                 |
| AD25d         | _           | Monotonicity                                         | _                                                                                                                              | _           | _                      |       | Guaranteed                                                                           |
| Dynami        | ic Performa | ance                                                 |                                                                                                                                |             |                        |       |                                                                                      |
| AD31b         | SINAD       | Signal to Noise and Distortion                       | 55                                                                                                                             | 58.5        | _                      | dB    | (Notes 3,4)                                                                          |
| AD34b         | ENOB        | Effective Number of Bits                             | 9.0                                                                                                                            | 9.5         | _                      | bits  | (Notes 3,4)                                                                          |

**Note 1:** These parameters are not characterized or tested in manufacturing.

- **2:** With no missing codes.
- **3:** These parameters are characterized, but not tested in manufacturing.
- 4: Characterized with 1 kHz sinewave.

TABLE 29-35: 10-BIT CONVERSION RATE PARAMETERS

|                                   | PI             | C32MX 10-            | bit A/D C | onverter Cor    | version Rates     | (Note 2)                                                          |
|-----------------------------------|----------------|----------------------|-----------|-----------------|-------------------|-------------------------------------------------------------------|
| ADC Speed                         | TAD<br>Minimum | Sampling<br>Time Min | Rs Max    | <b>V</b> DD     | Temperature       | ADC Channels Configuration                                        |
| 1 MIPS to 400<br>ksps<br>(Note 1) | 65 ns          | 132 ns               | 500Ω      | 3.0V to<br>3.6V | -40°C to<br>+85°C | ANX SHA ADC                                                       |
| Up to 400 ksps                    | 200 ns         | 200 ns               | 5.0 kΩ    | 2.5V to<br>3.6V | -40°C to<br>+85°C | ANX OF VREF-  VREF- VREF+  or of AVSS AVDD  ANX ADC  ANX OF VREF- |
| Up to 300 ksps                    | 200 ns         | 200 ns               | 5.0 kΩ    | 2.5V to<br>3.6V | -40°C to<br>+85°C | ANX SHA ADC  ANX or VREF-                                         |

Note 1: External VREF+ pins must be used for correct operation.

**2:** These parameters are characterized, but not tested in manufacturing.

TABLE 29-36: A/D CONVERSION TIMING REQUIREMENTS

| AC CHA        | ARACTER          | EISTICS                                                         | Standard Operating Conditions: 2.5V to 3.6V (unless otherwise stated) Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |                        |         |       |                                                      |  |
|---------------|------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------|---------|-------|------------------------------------------------------|--|
| Param.<br>No. | Symbol           | Characteristics                                                 | Min.                                                                                                                          | Typical <sup>(1)</sup> | Max.    | Units | Conditions                                           |  |
| Clock P       | Clock Parameters |                                                                 |                                                                                                                               |                        |         |       |                                                      |  |
| AD50          | TAD              | A/D Clock Period (Note 2)                                       | 65                                                                                                                            | _                      | _       | nsec  | See Table 29-35.                                     |  |
| AD51          | TRC              | A/D Internal RC Oscillator Period                               |                                                                                                                               | 250                    | _       | nsec  | (Note 3)                                             |  |
| Conver        | sion Rate        |                                                                 |                                                                                                                               |                        |         |       |                                                      |  |
| AD55          | TCONV            | Conversion Time                                                 |                                                                                                                               | 12 TAD                 |         | _     | _                                                    |  |
| AD56          | FCNV             | Throughput Rate (Sampling Speed)                                | _                                                                                                                             | _                      | 1000    | KSPS  | AVDD = 3.0V to 3.6V                                  |  |
|               |                  |                                                                 | _                                                                                                                             | _                      | 400     | KSPS  | AVDD = 2.5V to 3.6V                                  |  |
| AD57          | TSAMP            | Sample Time                                                     | 1                                                                                                                             | _                      | 31      | TAD   | TsamP must be ≥ 132 nsec.                            |  |
| Timing        | Paramete         | rs                                                              |                                                                                                                               |                        |         |       |                                                      |  |
| AD60          | TPCS             | Conversion Start from Sample Trigger <sup>(3)</sup>             |                                                                                                                               | 1.0 TAD                |         | _     | Auto-Convert Trigger (SSRC<2:0> = 111) not selected. |  |
| AD61          | TPSS             | Sample Start from Setting Sample (SAMP) bit                     | 0.5 TAD                                                                                                                       | _                      | 1.5 TAD | _     | _                                                    |  |
| AD62          | TCSS             | Conversion Completion to<br>Sample Start (ASAM = 1)<br>(Note 3) | _                                                                                                                             | 0.5 TAD                | _       | _     | _                                                    |  |
| AD63          | TDPU             | Time to Stabilize Analog Stage from A/D OFF to A/D ON (Note 3)  | _                                                                                                                             | _                      | 2       | μs    | _                                                    |  |

**Note 1:** These parameters are characterized, but not tested in manufacturing.

**<sup>2:</sup>** Because the sample caps will eventually lose charge, clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures.

**<sup>3:</sup>** Characterized by design but not tested.

FIGURE 29-18: A/D CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (CHPS<1:0> = 01, SIMSAM = 0, ASAM = 0, SSRC<2:0> = 000)



- 1 Software sets ADxCON. SAMP to start sampling.
- 2 Sampling starts after discharge period. TSAMP is described in the "PIC32MX Family Reference Manual" (DS61132).
- (3) Software clears ADxCON. SAMP to start conversion.
- 4 Sampling ends, conversion sequence starts.
- (5) Convert bit 9.
- 6 Convert bit 8.
- (7) Convert bit 0.
- (8) One TAD for end of conversion.





FIGURE 29-20: PARALLEL SLAVE PORT TIMING



**TABLE 29-37: PARALLEL SLAVE PORT REQUIREMENTS** 

| ., .,              |          | ANALLE SLAVE I ON I NEGOINE                           |                                                                                                                                                               |         |      |       |            |
|--------------------|----------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|------------|
| AC CHARACTERISTICS |          |                                                       | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40 $^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C for Industrial |         |      |       |            |
| Param.<br>No.      | Symbol   | Characteristics <sup>(1)</sup>                        | Min.                                                                                                                                                          | Typical | Max. | Units | Conditions |
| PS1                | TdtV2wrH | Data In Valid before WR or CS Inactive (setup time)   | 20                                                                                                                                                            | _       |      | nsec  | -          |
| PS2                | TwrH2dtl | WR or CS Inactive to Data –<br>In Invalid (hold time) | 40                                                                                                                                                            | _       | _    | nsec  | _          |
| PS3                | TrdL2dtV | RD and CS Active to Data – Out Valid                  | _                                                                                                                                                             | _       | 60   | nsec  | _          |
| PS4                | TrdH2dtI | RD Active or CS Inactive to Data – Out Invalid        | 0                                                                                                                                                             | _       | 10   | nsec  | _          |
| PS5                | Tcs      | CS Active Time                                        | Трв + 40                                                                                                                                                      | _       | _    | nsec  | _          |
| PS6                | Twr      | WR Active Time                                        | Трв + 25                                                                                                                                                      | _       | _    | nsec  | _          |
| PS7                | TRD      | RD Active Time                                        | TPB + 25                                                                                                                                                      | _       | _    | nsec  | _          |

Note 1: These parameters are characterized, but not tested in manufacturing.



PARALLEL MASTER PORT READ TIMING DIAGRAM

TABLE 29-38: PARALLEL MASTER PORT READ TIMING REQUIREMENTS

| AC CHARACTERISTICS |         |                                                                | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)  Operating temperature -40°C ≤ TA ≤ +85°C for Industrial |       |   |      |   |
|--------------------|---------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|---|------|---|
| Param.<br>No.      | Symbol  | Characteristics <sup>(1)</sup>                                 | Min. Typical Max. Units Condition                                                                                              |       |   |      |   |
| PM1                | TLAT    | PMALL/PMALH Pulse Width                                        | _                                                                                                                              | 1 Трв |   | _    | _ |
| PM2                | TADSU   | Address Out Valid to PMALL/PMALH Invalid (address setup time)  | _                                                                                                                              | 2 Трв | _ | _    | _ |
| РМ3                | TADHOLD | PMALL/PMALH Invalid to Address Out Invalid (address hold time) | _                                                                                                                              | 1 Трв | _ | _    | _ |
| PM4                | TAHOLD  | PMRD Inactive to Address Out Invalid (address hold time)       | 5                                                                                                                              | _     | _ | nsec | _ |
| PM5                | TRD     | PMRD Pulse Width                                               | _                                                                                                                              | 1 Трв | _ | _    | _ |
| PM6                | TDSU    | PMRD or PMENB Active to Data In Valid (data setup time)        | 15                                                                                                                             | _     | _ | nsec | _ |
| PM7                | TDHOLD  | PMRD or PMENB Inactive to Data In Invalid (data hold time)     | _                                                                                                                              | 80    | _ | nsec | _ |

Note 1: These parameters are characterized, but not tested in manufacturing.

FIGURE 29-22: PARALLEL MASTER PORT WRITE TIMING DIAGRAM



TABLE 29-39: PARALLEL MASTER PORT WRITE TIMING REQUIREMENTS

| AC CHARACTERISTICS |         |                                                                     | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C $\leq$ TA $\leq$ +85°C for Industrial |       |   |   |            |  |
|--------------------|---------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|---|---|------------|--|
| Param.<br>No.      | Symbol  | Characteristics <sup>(1)</sup>                                      | Min. Typical Max. Units Conditions                                                                                                      |       |   |   | Conditions |  |
| PM11               | Twr     | PMWR Pulse Width                                                    | _                                                                                                                                       | 1 Трв | _ | _ | _          |  |
| PM12               | Tovsu   | Data Out Valid before PMWR or PMENB goes Inactive (data setup time) | e) — 2 TPB — — —                                                                                                                        |       | _ |   |            |  |
| PM13               | TDVHOLD | PMWR or PMEMB Invalid to Data Out Invalid (data hold time)          | _                                                                                                                                       | 1 Трв | _ | _ | _          |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

**TABLE 29-40: OTG ELECTRICAL SPECIFICATIONS** 

| AC CHARACTERISTICS |        |                                   | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40°C $\leq$ TA $\leq$ +85°C for Industrial |   |      |   |                                                                                    |  |
|--------------------|--------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---|------|---|------------------------------------------------------------------------------------|--|
| Param.<br>No.      | Symbol | Characteristics <sup>(1)</sup>    | Min. Typ Max. Units Condition                                                                                                           |   |      |   |                                                                                    |  |
| USB313             | VUSB   | USB Voltage                       | 3.0                                                                                                                                     |   | 3.6  | V | Voltage on bus must<br>be in this range for<br>proper USB operation.               |  |
| USB315             | VILUSB | Input Low Voltage for USB Buffer  | _                                                                                                                                       | _ | 0.8  | V | _                                                                                  |  |
| USB316             | VIHUSB | Input High Voltage for USB Buffer | 2.0                                                                                                                                     | _ | _    | V | _                                                                                  |  |
| USB318             | VDIFS  | Differential Input Sensitivity    | _                                                                                                                                       |   | 0.2  | V | _                                                                                  |  |
| USB319             | VCM    | Differential Common Mode Range    | 0.8                                                                                                                                     | _ | 2.5  | V | The difference<br>between D+ and D-<br>must exceed this value<br>while VCM is met. |  |
| USB320             | Zout   | Driver Output Impedance           | 28.0                                                                                                                                    | _ | 44.0 | Ω | _                                                                                  |  |
| USB321             | Vol    | Voltage Output Low                | 0.0                                                                                                                                     | _ | 0.3  | V | 1.5 k $\Omega$ load connected to 3.6V.                                             |  |
| USB322             | Vон    | Voltage Output High               | 2.8                                                                                                                                     | _ | 3.6  | V | 1.5 $k\Omega$ load connected to ground.                                            |  |

Note 1: These parameters are characterized, but not tested in manufacturing.





**TABLE 29-41: EJTAG TIMING REQUIREMENTS** 

| AC CHARACTERISTICS |            |                                                  | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature -40 $^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C for Industrial |      |       |            |  |
|--------------------|------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------|--|
| Param.<br>No.      | Symbol     | Description <sup>(1)</sup>                       | Min.                                                                                                                                                          | Max. | Units | Conditions |  |
| EJ1                | Ттсксус    | TCK Cycle Time                                   | 25                                                                                                                                                            | _    | nsec  | _          |  |
| EJ2                | Ттскнідн   | TCK High Time                                    | 10                                                                                                                                                            | _    | nsec  | _          |  |
| EJ3                | TTCKLOW    | TCK Low Time                                     | 10                                                                                                                                                            | _    | nsec  | _          |  |
| EJ4                | TTSETUP    | TAP Signals Setup Time Before Rising TCK         | 5                                                                                                                                                             | _    | nsec  | _          |  |
| EJ5                | TTHOLD     | TAP Signals Hold Time After Rising TCK           | 3                                                                                                                                                             | _    | nsec  | _          |  |
| EJ6                | Ттроопт    | TDO Output Delay Time from Falling TCK           | _                                                                                                                                                             | 5    | nsec  | _          |  |
| EJ7                | TTDOZSTATE | TDO 3-State Delay Time from Falling TCK          | _                                                                                                                                                             | 5    | nsec  | _          |  |
| EJ8                | TTRSTLOW   | TRST Low Time                                    | 25                                                                                                                                                            | _    | nsec  | _          |  |
| EJ9                | TRF        | TAP Signals Rise/Fall Time, All Input and Output | _                                                                                                                                                             | _    | nsec  | _          |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

### 30.0 PACKAGING INFORMATION

#### 30.1 **Package Marking Information**

64-Lead TQFP (10x10x1 mm)



100-Lead TQFP (12x12x1 mm)



64-Lead QFN (9x9x0.9 mm)



121-Lead XBGA (10x10x1.1 mm)



Example



Example



Example



Example





### 30.2 Package Details

The following sections give the technical details of the packages.

### 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units        | MILLIMETERS |           |      |  |
|--------------------------|--------------|-------------|-----------|------|--|
| Dimer                    | nsion Limits | MIN         | NOM       | MAX  |  |
| Number of Leads          | N            |             | 64        |      |  |
| Lead Pitch               | е            | 0.50 BSC    |           |      |  |
| Overall Height           | Α            | -           | _         | 1.20 |  |
| Molded Package Thickness | A2           | 0.95        | 1.00      | 1.05 |  |
| Standoff                 | A1           | 0.05        |           | 0.15 |  |
| Foot Length              | L            | 0.45        | 0.60      | 0.75 |  |
| Footprint                | L1           |             | 1.00 REF  |      |  |
| Foot Angle               | ф            | 0°          | 3.5°      | 7°   |  |
| Overall Width            | E            |             | 12.00 BSC |      |  |
| Overall Length           | D            |             | 12.00 BSC |      |  |
| Molded Package Width     | E1           |             | 10.00 BSC |      |  |
| Molded Package Length    | D1           |             | 10.00 BSC |      |  |
| Lead Thickness           | С            | 0.09        | _         | 0.20 |  |
| Lead Width               | b            | 0.17        | 0.22      | 0.27 |  |
| Mold Draft Angle Top     | α            | 11°         | 12°       | 13°  |  |
| Mold Draft Angle Bottom  | β            | 11°         | 12°       | 13°  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Chamfers at corners are optional; size may vary.
- 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085B

## 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN

|                          | MILLIMETERS |          |       |      |
|--------------------------|-------------|----------|-------|------|
| Dimension Limits         |             | MIN      | NOM   | MAX  |
| Contact Pitch            | E           | 0.50 BSC |       |      |
| Contact Pad Spacing      | C1          |          | 11.40 |      |
| Contact Pad Spacing      | C2          |          | 11.40 |      |
| Contact Pad Width (X64)  | X1          |          |       | 0.30 |
| Contact Pad Length (X64) | Y1          |          |       | 1.50 |
| Distance Between Pads    | G           | 0.20     |       |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2085A

## 64-Lead Plastic Quad Flat, No Lead Package (MR) - 9x9x0.9 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-149B Sheet 1 of 2

## 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | Units            |                |          | MILLIMETERS |  |  |  |
|------------------------|------------------|----------------|----------|-------------|--|--|--|
| Dimension              | Dimension Limits |                |          | MAX         |  |  |  |
| Number of Pins         | N                |                | 64       |             |  |  |  |
| Pitch                  | е                |                | 0.50 BSC |             |  |  |  |
| Overall Height         | Α                | 0.80           | 0.90     | 1.00        |  |  |  |
| Standoff               | A1               | 0.00           | 0.02     | 0.05        |  |  |  |
| Contact Thickness      | A3               |                | 0.20 REF |             |  |  |  |
| Overall Width          | Е                |                | 9.00 BSC |             |  |  |  |
| Exposed Pad Width      | E2               | 7.05           | 7.15     | 7.50        |  |  |  |
| Overall Length         | D                |                | 9.00 BSC |             |  |  |  |
| Exposed Pad Length     | D2               | 7.05           | 7.15     | 7.50        |  |  |  |
| Contact Width          | b                | 0.18 0.25 0.30 |          |             |  |  |  |
| Contact Length         | L                | 0.30 0.40 0.50 |          |             |  |  |  |
| Contact-to-Exposed Pad | K                | 0.20           | -        | -           |  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated.
- 3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-149B Sheet 2 of 2

64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [QFN] With 0.40 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Units **MILLIMETERS Dimension Limits** MIN NOM MAX Contact Pitch Ε 0.50 BSC Optional Center Pad Width W2 7.35 Optional Center Pad Length 7.35 T2 Contact Pad Spacing C1 8.90 Contact Pad Spacing C2 8.90 Contact Pad Width (X64) Χ1 0.30 Contact Pad Length (X64) 0.85 Υ1 Distance Between Pads G 0.20

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2149A

## 100-Lead Plastic Thin Quad Flatpack (PT) - 12x12x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            | Units MILLIMETERS |           |      |
|--------------------------|------------------|-------------------|-----------|------|
|                          | Dimension Limits | MIN               | NOM       | MAX  |
| Number of Leads          | N                |                   | 100       |      |
| Lead Pitch               | е                |                   | 0.40 BSC  |      |
| Overall Height           | Α                | 1                 | _         | 1.20 |
| Molded Package Thickness | A2               | 0.95              | 1.00      | 1.05 |
| Standoff                 | A1               | 0.05              | _         | 0.15 |
| Foot Length              | L                | 0.45              | 0.60      | 0.75 |
| Footprint                | L1               | 1.00 REF          |           |      |
| Foot Angle               | ф                | 0°                | 3.5°      | 7°   |
| Overall Width            | E                |                   | 14.00 BSC |      |
| Overall Length           | D                |                   | 14.00 BSC |      |
| Molded Package Width     | E1               |                   | 12.00 BSC |      |
| Molded Package Length    | D1               |                   | 12.00 BSC |      |
| Lead Thickness           | С                | 0.09              | _         | 0.20 |
| Lead Width               | b                | 0.13              | 0.18      | 0.23 |
| Mold Draft Angle Top     | α                | 11°               | 12°       | 13°  |
| Mold Draft Angle Bottom  | β                | 11°               | 12°       | 13°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Chamfers at corners are optional; size may vary.
- 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-100B

## 100-Lead Plastic Thin Quad Flatpack (PT) - 12x12x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                     |    | MILLIM | ETERS    |      |
|---------------------------|----|--------|----------|------|
| Dimension Limits          |    | MIN    | NOM      | MAX  |
| Contact Pitch             | Е  |        | 0.40 BSC |      |
| Contact Pad Spacing       | C1 |        | 13.40    |      |
| Contact Pad Spacing       | C2 |        | 13.40    |      |
| Contact Pad Width (X100)  | X1 |        |          | 0.20 |
| Contact Pad Length (X100) | Y1 |        |          | 1.50 |
| Distance Between Pads     | G  | 0.20   |          |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2100A

## 121-Lead Plastic Thin Profile Ball Grid Array (BG) - 10x10x1.10 mm Body [XBGA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-148A Sheet 1 of 2

## 121-Lead Plastic Thin Profile Ball Grid Array (BG) - 10x10x1.10 mm Body [XBGA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





**DETAIL B** 

| Units                    |        | MILLIMETERS |          |      |
|--------------------------|--------|-------------|----------|------|
| Dimension                | Limits | MIN         | NOM      | MAX  |
| Number of Contacts       | N      |             | 121      |      |
| Contact Pitch            | е      |             | 0.80 BSC |      |
| Overall Height           | Α      | 1.00        | 1.10     | 1.20 |
| Standoff                 | A1     | 0.25        | 0.30     | 0.35 |
| Molded Package Thickness | A2     | 0.55        | 0.60     | 0.65 |
| Overall Width            | E      | 10.00 BSC   |          |      |
| Array Width              | E1     |             | 8.00 BSC |      |
| Overall Length           | D      | 10.00 BSC   |          |      |
| Array Length             | D1     |             | 8.00 BSC | -    |
| Contact Diameter         | b      |             | 0.40 TYP |      |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.
- 3. The outer rows and colums of balls are located with respect to datums A and B.

Microchip Technology Drawing C04-148 Rev A Sheet 2 of 2

### APPENDIX A: REVISION HISTORY

## Revision E (July 2008)

 Updated the PIC32MX340F128H features in Table 1 to include 4 programmable DMA channels.

### Revision F (June 2009)

This revision includes minor typographical and formatting changes throughout the data sheet text.

Global changes include:

- Changed all instances of OSCI to OSC1 and OSCO to OSC2
- Changed all instances of VDDCORE and VDDCORE/VCAP to VCAP/VDDCORE
- Deleted registers in most sections, refer to the related section of the "PIC32MX Family Reference Manual" (DS61132).

The other changes are referenced by their respective section in the following table.

TABLE A-1: MAJOR SECTION UPDATES

| Operation Names - Underta Description          |                                                                                                                                                                                                        |  |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Section Name                                   | Update Description                                                                                                                                                                                     |  |
| "High-Performance, General                     | Added a "Packages" column to Table 1 and Table 2.                                                                                                                                                      |  |
| Purpose and USB 32-bit Flash Microcontrollers" | Corrected all pin diagrams to update the following pin names.                                                                                                                                          |  |
| Microcontrollers                               | Changed PGC1/EMUC1 to PGEC1                                                                                                                                                                            |  |
|                                                | Changed PGD1/EMUD1 to PGED1                                                                                                                                                                            |  |
|                                                | Changed PGC2/EMUC2 to PGEC2                                                                                                                                                                            |  |
|                                                | Changed PGD2/EMUD2 to PGED2                                                                                                                                                                            |  |
|                                                | Shaded appropriate pins in each diagram to indicate which pins are 5V tolerant.                                                                                                                        |  |
|                                                | Added 64-Lead QFN package pin diagrams, one for General Purpose and one for USB.                                                                                                                       |  |
| Section 1.0 "Device Overview"                  | Reconstructed Figure 1-1 to include Timers, ADC and RTCC in the block diagram.                                                                                                                         |  |
| Section 2.0 "Guidelines for                    | Added a new section to the data sheet that provides the following information:                                                                                                                         |  |
| Getting Started with 32-bit                    | Basic Connection Requirements                                                                                                                                                                          |  |
| Microcontrollers"                              | Capacitors                                                                                                                                                                                             |  |
|                                                | Master Clear Pin                                                                                                                                                                                       |  |
|                                                | ICSP™ Pins                                                                                                                                                                                             |  |
|                                                | External Oscillator Pins                                                                                                                                                                               |  |
|                                                | Configuration of Analog and Digital Pins                                                                                                                                                               |  |
|                                                | Unused I/Os                                                                                                                                                                                            |  |
| Section 4.0 "Memory                            | Updated the memory maps, Figure 4-1 through Figure 4-6.                                                                                                                                                |  |
| Organization"                                  | All summary peripheral register maps were relocated to <b>Section 4.0 "Memory Organization"</b> .                                                                                                      |  |
| Section 7.0 "Interrupt<br>Controller"          | Removed the "Address" column from Table 7-1.                                                                                                                                                           |  |
| Section 12.0 "I/O Ports"                       | Added a second paragraph in <b>Section 12.1.3 "Analog Inputs"</b> to clarify that all pins that share ANx functions are analog by default, because the AD1PCFG register has a default value of 0x0000. |  |

TABLE A-1: MAJOR SECTION UPDATES (CONTINUED)

| Section Name                         | Update Description                                                                                                                                                                             |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 26.0 "Special Features"      | Modified bit names and locations in Register 26-5 "DEVID: Device and Revision ID Register".                                                                                                    |
|                                      | Replaced "TSTARTUP" with "TPU", and "64-ms nominal delay" with "TPWRT", in Section 26.3.1 "On-Chip Regulator and POR".                                                                         |
|                                      | The information that appeared in the Watchdog Timer and the Programming and Diagnostics sections of 61143E version of this data sheet has been incorporated into the Special Features section: |
|                                      | Section 26.2 "Watchdog Timer (WDT)"                                                                                                                                                            |
|                                      | Section 26.4 "Programming and Diagnostics"                                                                                                                                                     |
| Section 29.0 "Electrical             | Added the 64-Lead QFN package to Table 29-3.                                                                                                                                                   |
| Characteristics"                     | Updated data in Table 29-5.                                                                                                                                                                    |
|                                      | Updated data in Table 29-7.                                                                                                                                                                    |
|                                      | Updated data in Table 29-4, Table 29-5, Table 29-7 and Table 29-8.                                                                                                                             |
|                                      | Updated data in Table 29-10.                                                                                                                                                                   |
|                                      | Added OS42 parameter to Table 29-17.                                                                                                                                                           |
|                                      | Replaced Table 29-23.                                                                                                                                                                          |
|                                      | Replaced Table 29-24.                                                                                                                                                                          |
|                                      | Replaced Table 29-25.                                                                                                                                                                          |
|                                      | Updated Table 29-36.                                                                                                                                                                           |
| Section 30.0 "Packaging Information" | Added 64-Lead QFN package marking information to Section 30.1 "Package Marking Information".                                                                                                   |
|                                      | Added the 64-Lead QFN (MR) package drawing and land pattern to Section 30.2 "Package Details".                                                                                                 |
| "Product Identification System"      | Added the MR package designator for the 64-Lead (9x9x0.9) QFN.                                                                                                                                 |

## Revision G (April 2010)

The revision includes the following global update:

 Added Note 2 to the shaded table that appears at the beginning of each chapter. This new note provides information regarding the availability of registers and their associated bits. This revision also includes minor typographical and formatting changes throughout the data sheet text. Major updates are referenced by their respective section in the following table.

TABLE A-2: MAJOR SECTION UPDATES

| Section Name                                                                    | Update Description                                                                                                                     |
|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| "High-Performance, General Purpose<br>and USB 32-bit Flash<br>Microcontrollers" | Updated the crystal oscillator range to 3 MHz to 25 MHz (see <b>Peripheral Features</b> :)                                             |
|                                                                                 | Added the 121-pin Ball Grid Array (XBGA) pin diagram.                                                                                  |
|                                                                                 | Updated Table 1: "PIC32MX General Purpose – Features" and Table 2: "PIC32MX USB – Features"                                            |
|                                                                                 | Added the following tables:                                                                                                            |
|                                                                                 | - Table 3: "Pin Names: PIC32MX320F128L, PIC32MX340F128L, and PIC32MX360F128L, and PIC32MX360F512L Devices",                            |
|                                                                                 | - Table 4: "Pin Names: PIC32MX440F128L, PIC32MX460F256L and PIC32MX460F512L Devices"                                                   |
|                                                                                 | Updated the following pins as 5V tolerant:                                                                                             |
|                                                                                 | - 64-pin QFN (USB): Pin 34 (VBUS), Pin 36 (D-/RG3) and Pin 37 (D+/RG2)                                                                 |
|                                                                                 | <ul> <li>64-pin TQFP (USB): Pin 34 (Vbus), Pin 36 (D-/RG3), Pin 37 (D+/RG2) and Pin 42 (IC1/RTCC/INT1/RD8)</li> </ul>                  |
|                                                                                 | - 100-pin TQFP (USB): Pin 54 (V <sub>BUS</sub> ), Pin 56 (D-/RG3) and Pin 57 (D+/RG2)                                                  |
| Section 1.0 "Device Overview"                                                   | Updated the Pinout I/O Descriptions table to include the device pin numbers (see Table 1-1)                                            |
| Section 2.0 "Guidelines for Getting<br>Started with 32-bit Microcontrollers"    | Updated the Ohm value for the low-ESR capacitor from less than 5 to less than 1 (see <b>Section 2.3.1 "Internal Regulator Mode"</b> ). |
|                                                                                 | Labeled the capacitor on the VCAP/VDDCORE pin as CEFC in Figure 2-1.                                                                   |
|                                                                                 | Changed 10 µF capacitor to CEFC capacitor in <b>Section 2.3 "Capacitor on Internal Voltage Regulator (VCAP/VDDCORE)"</b> .             |
| Section 4.0 "Memory Organization"                                               | Updated all register map tables to include the "All Resets" column.                                                                    |
|                                                                                 | Separated the PORT register maps into individual tables (see Table 4-21 through Table 4-34).                                           |
|                                                                                 | In addition, formatting changes were made to improve readability.                                                                      |
| Section 12.0 "I/O Ports"                                                        | Updated the second paragraph of <b>Section 12.1.2 "Digital Inputs"</b> and removed Table 12-1.                                         |
| Section 22.0 "10-bit Analog-to-Digital Converter (ADC)"                         | Updated the ADC Conversion Clock Period Block Diagram (see Figure 22-2).                                                               |
| Section 26.0 "Special Features"                                                 | Extensive updates were made to Section 26.2 "Watchdog Timer (WDT)" and Section 26.3 "On-Chip Voltage Regulator".                       |

## TABLE A-2: MAJOR SECTION UPDATES (CONTINUED)

| Section Name                         | Update Description                                                                                                                                |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 29.0 "Electrical             | Updated the Absolute Maximum Ratings and added Note 3.                                                                                            |
| Characteristics"                     | Added Thermal Packaging Characteristics for the 121-pin XBGA package (see Table 29-3).                                                            |
|                                      | Updated the conditions for parameters DC20, DC21, DC22 and DC23 in Table 29-5.                                                                    |
|                                      | Updated the comments for parameter D321 (CEFC) in Table 29-14.                                                                                    |
|                                      | Updated the SPIx Module Slave Mode (CKE = 1) Timing Characteristics, changing SP52 to SP35 between the MSb and Bit 14 on SDOx (see Figure 29-13). |
| Section 30.0 "Packaging Information" | Added the 121-pin XBGA package marking information and package details.                                                                           |
| "Product Identification System"      | Added the definition for BG (121-lead 10x10x1.1 mm, XBGA).                                                                                        |
|                                      | Added the definition for Speed.                                                                                                                   |

## **INDEX**

| A                                                  | M                                                            |
|----------------------------------------------------|--------------------------------------------------------------|
| AC Characteristics                                 | MPLAB ASM30 Assembler, Linker, Librarian 150                 |
| Internal RC Accuracy                               | MPLAB ICD 3 In-Circuit Debugger System 151                   |
| AC Electrical Specifications                       | MPLAB Integrated Development Environment Software 149        |
| Parallel Master Port Read Requirements 187         | MPLAB PM3 Device Programmer                                  |
| Parallel Master Port Write Requirements            | MPLAB REAL ICE In-Circuit Emulator System 151                |
| Parallel Slave Port Requirements                   | MPLINK Object Linker/MPLIB Object Librarian 150              |
| Assembler                                          |                                                              |
| MPASM Assembler150                                 | Р                                                            |
|                                                    | Packaging19°                                                 |
| В                                                  | Details192                                                   |
| Block Diagrams                                     | Marking19°                                                   |
| A/D Module123                                      | PIC32 Family USB Interface Diagram 100                       |
| Comparator I/O Operating Modes125                  | PICkit 2 Development Programmer/Debugger and                 |
| Comparator Voltage Reference                       | PICkit 2 Debug Express 152                                   |
| Connections for On-Chip Voltage Regulator139       | PICkit 3 In-Circuit Debugger/Programmer and                  |
| Input Capture107                                   | PICkit 3 Debug Express15                                     |
| JTAG Compliant Application Showing                 | Pinout I/O Descriptions (table)22                            |
| Daisy-Chaining of Components                       | Power-on Reset (POR)                                         |
| Output Compare Module109                           | and On-Chip Voltage Regulator 139                            |
| Reset System87                                     |                                                              |
| RTCC121                                            | S                                                            |
| Type B Timer                                       | Serial Peripheral Interface (SPI) 87, 97, 111, 119, 121, 130 |
| UART115                                            | Software Simulator (MPLAB SIM)                               |
| WDT                                                | Special Features                                             |
| Brown-out Reset (BOR)                              |                                                              |
| and On-Chip Voltage Regulator139                   | T                                                            |
| and on-only voltage negulator109                   | Timer1 Module                                                |
| C                                                  | Timing Diagrams                                              |
| C Compilers                                        | 10-bit A/D Conversion (CHPS = 01, SIMSAM = 0,                |
| Hi-Tech C150                                       | ASAM = 0, SSRC = 000)184                                     |
| MPLAB C                                            | I2Cx Bus Data (Master Mode)                                  |
| Comparator                                         | I2Cx Bus Data (Slave Mode)                                   |
| Operation                                          | I2Cx Bus Start/Stop Bits (Master Mode)                       |
| Comparator Voltage Reference                       | I2Cx Bus Start/Stop Bits (Slave Mode)                        |
| Configuring128                                     | Input Capture (CAPx)                                         |
| CPU Module31, 35                                   | OC/PWM                                                       |
| Of O Module                                        | Output Compare (OCx)                                         |
| D                                                  | Parallel Master Port Write                                   |
| DC Characteristics                                 | Parallel Slave Port                                          |
| I/O Pin Input Specifications                       | SPIx Master Mode (CKE = 0)                                   |
| I/O Pin Output Specifications                      | SPIx Master Mode (CKE = 1)                                   |
| Idle Current (IDLE)                                | SPIx Slave Mode (CKE = 0)                                    |
| Operating Current (IDD)                            | SPIx Slave Mode (CKE = 1)                                    |
| Power-Down Current (IPD)157                        | Timer1, 2, 3, 4, 5, 6, 7, 8, 9 External Clock                |
| Program Memory                                     | Transmission (8-bit or 9-bit Data)116                        |
| Temperature and Voltage Specifications             | UART Reception with Receive Overrun                          |
| Demonstration/Development Boards, Evaluation Kits, | Timing Requirements                                          |
| and Starter Kits152                                | CLKO and I/O                                                 |
|                                                    | Timing Specifications                                        |
| Development Support149                             | · .                                                          |
| E                                                  | I2Cx Bus Data Requirements (Master Mode)                     |
| Electrical Characteristics                         | I2Cx Bus Data Requirements (Slave Mode)                      |
| AC                                                 | Output Compare Requirements                                  |
| Errata                                             | Simple OC/PWM Mode Requirements                              |
| Litala19                                           | SPIx Master Mode (CKE = 0) Requirements                      |
| F                                                  | SPIx Master Mode (CKE = 1) Requirements                      |
| Flash Program Memory85                             | SPIx Slave Mode (CKE = 1) Requirements                       |
|                                                    | V                                                            |
| RTSP Operation85                                   | -                                                            |
| I                                                  | VDDCORE/VCAP Pin                                             |
| I/O Ports101, 115                                  | Voltage Reference Specifications                             |
| Parallel I/O (PIO)                                 | Voltage Regulator (On-Chip)                                  |
| ı araller 1/0 (F10) 102                            |                                                              |

## W

| Watchdog Timer       |     |
|----------------------|-----|
| Operation            | 138 |
| WWW. On-Line Support | 19  |

### **Product Identification System**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



#### Examples:

PIC32MX320F032H-40I/PT: General purpose PIC32MX, 32 KB program memory, 64-pin, Industrial temperature, TQFP package.

PIC32MX360F256L-80I/PT: General purpose PIC32MX, 256 KB program memory, 100-pin, Industrial temperature, TQFP package.

#### Flash Memory Family

Architecture MX = 32-bit RISC MCU core

Product Groups 3XX = General purpose microcontroller family

4XX = USB

Flash Memory Family F = Flash program memory

Program Memory Size 32 = 32K

64 = 64K 128 = 128K 256 = 256K 512 = 512K

Speed 40 = 40 MHz

80 = 80 MHz

Pin Count H = 64-pin

= 100-pin

Temperature Range I =  $-40^{\circ}$ C to  $+85^{\circ}$ C (Industrial)

Package PT = 64-Lead (10x10x1 mm) TQFP (Thin Quad Flatpack)

PT = 100-Lead (12x12x1 mm) TQFP (Thin Quad Flatpack) MR = 64-Lead (9x9x0.9 mm) QFN (Plastic Quad Flat)

BG = 121-Lead (10x10x1.1 mm) XBGA (Plastic Thin Profile Ball Grid Array)

Pattern Three-digit QTP, SQTP, Code or Special Requirements (blank otherwise)

ES = Engineering Sample



## WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca. IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario, Canada

Tel: 905-673-0699

Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu Tel: 86-28-8665-5511

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-6578-300 Fax: 886-3-6578-370

Taiwan - Kaohsiung

Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351

Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

01/05/10