# MARLIN: Mixed-Precision Auto-Regressive Parallel Inference on Large Language Models

Anonymous Author(s)

# **Abstract**

As inference on Large Language Models (LLMs) emerges as an important workload in machine learning applications, model weight quantization has become a standard technique for efficient GPU deployment. Quantization not only reduces model size, but has also been shown to yield substantial speedups for single-user inference, due to reduced memory movement, with low accuracy impact. Yet, it remains a key open question whether speedups are achievable also in *batched* settings with multiple parallel clients, which are highly relevant for practical serving. It is unclear whether GPU kernels can be designed to remain practically memorybound, while supporting the substantially increased compute requirements of batched workloads.

In this paper, we resolve this question positively by introducing a new design for Mixed-precision Auto-Regressive LINear kernels, called MARLIN. Concretely, given a model whose weights are compressed via quantization to, e.g., 4 bits per element, MARLIN shows that batchsizes up to 16-32 can be practically supported with close to maximum  $(4\times)$ quantization speedup, and larger batchsizes up to 64-128 with gradually decreasing, but still significant, acceleration. MARLIN accomplishes this via a combination of techniques, such as asynchronous memory access, complex task scheduling and pipelining, and bespoke quantization support. Our experiments show that MARLIN's near-optimal performance on individual LLM layers across different scenarios can also lead to significant end-to-end LLM inference speedups (of up to 2.8×) when integrated with the popular vLLM opensource serving engine. Finally, we show that MARLIN is extensible to further compression techniques, like NVIDIA 2:4 sparsity, leading to additional speedups.

*Keywords:* Large language model (LLM) inference, GPU programming, Batch parallelism

# 1 Introduction

The capabilities of large language models (LLMs) [22, 27, 30] have led to significant research and industrial interest. Consequently, a lot of effort has been dedicated to reducing their computational costs, and notably their inference costs [4, 6, 9, 14, 23, 24, 29]. A large fraction of this work starts from the observation that *generative* workloads—in which a model produces a next token (or word) based on a cached context—can be heavily memory-bound when executed on

GPUs or even CPUs, as the cost of reading the LLM weights dwarfs that of the arithmetic operations.

Reducing memory movement leads to substantial practical speedups by *compressing the network weights*, as shown by various recent works [5, 9, 14, 23], in particular in the context of quantization. Specifically, during inference, weights can often be loaded from GPU memory in quantized form—reducing movement costs—and then dynamically decompressed in registers before multiplication.

A key limitation of existing such *mixed-precision* inference implementations is that they cease to provide significant speedups in the *batched inference* case, that is, when multiple tokens must be generated in parallel. Intuitively, this is because this case has significantly higher arithmetic intensity, making it much harder to fully hide all required computations behind the reduced memory movement.

Yet, the batched scenario is key in large-scale LLM applications: for instance, OpenAI is claimed to produce 100 billion words a day [10]—that is, more than 1 million words a second—providing ample opportunities for parallelism, and in fact *the necessity* for grouping these requests to achieve highest GPU utilization.

**Contribution.** In this work, we investigate software support for LLM inference acceleration via mixed-precision in the general *batched* case. We observe that, across GPU types, quantized LLM generative inference *remains memory-bound* even for fairly large input sizes: in practice, one could still obtain close to the full speedup from reduced memory movement even when 16-32 tokens are being generated in parallel.

Concretely, this is because modern GPUs, such as the ones from NVIDIA's Ampere family, typically have a FLOP-to-byte ratio in the range of 100 to 200 for FP16 operations [15]. Thus, if one would be able to reduce weight precision to 4 bits while maintaining a proportional number of multiply-accumulate operations per quantized weight (in this case, in the range of 25-50), one could theoretically still obtain close to the optimal 4× speedup. Yet, realizing this in practice is highly non-trivial.

In this paper, we present the design and implementation of a family of mixed-precision inference kernels called MARLIN, which achieve near-optimal batched inference speedups due to reduced memory movement on modern, widely available, NVIDIA Ampere GPUs. MARLIN kernels combine various techniques, ranging from advanced task scheduling, partitioning and pipeplining techniques to quantization-specific layout and compute optimizations.

We validate our design both via individual per-layer benchmarks, and end-to-end through an integration with

 

**Figure 1.** Illustration of MARLIN peak performance while increasing batch size, for a single large linear LLM layer, compared with other popular open-source kernels, showing that we can achieve near-optimal performance in this scenario.

vLLM [13], a popular open-source LLM serving engine. Specifically, for 4bit-weight inference, MARLIN obtains speedups of approximately 3.9× relative to FP16 on an inference-optimized NVIDIA A10 GPU and large matrices, for batch sizes of up to 16-32. (See Figure 1). Speedups gradually reduce, towards 1.5× at batch size 128, as the problem becomes compute-bound. Our analysis shows that this is close to optimal. In addition to the base design, we present Sparse-MARLIN, an extension of MARLIN to the 2:4-sparse Tensor Core format, which provides additional speedups of up to 65% relative to the original (dense) variant.

We also extend our benchmarks to end-to-end (full model) results in an industrial inference setting, via a vLLM [13] integration, on top of leading open LLMs such as Llama [28] and Falcon [26], for which accurate 4bit quantization and 2:4 sparsification is possible. According to our end-to-end measurements, the MARLIN kernel dramatically increases the speed of multi-user token generation, achieving up to a 2.8× speedup compared to vLLM's standard precision kernel, at batchsize 16. Sparse-MARLIN further improves performance, providing speedups of up to 3.2×.

Overall, we show, for the first time, that near optimal weight-quantized LLM inference speedups can be achieved also at batchsizes significantly larger than 1. This is done via a new kind of GPU kernel design, which takes full advantage of hardware capabilities specifically mixed-precision, and should be extensible to other compression formats.

# 2 Background

This section provides an overview of GPU architecture, and the CUDA programming and execution model, focusing on the Tensor Core improvements introduced by NVIDIA Ampere, which we utilize extensively. Finally, it provides some background on mixed-precision inference in LLMs.

# 2.1 Graphics Processing Units

NVIDIA GPUs comprise an array of Streaming Multiprocessor (SM) elements that share a DRAM memory, known as Global MEMory (GMEM) and an L2 cache. Each SM is

divided into partitions, which contain various processing blocks. Each processing block includes a warp scheduler, a Register File (RF), and an L0 instruction cache. The processing blocks within an SM share an L1 cache, which can be partially configured as a faster, intermediate memory, referred to as Shared Memory (SMEM). Within each processing block, there are four types of units: Integer Units, Special Function Units, Floating-Point Units (FPU) / CUDA Cores, and Tensor-Core Units (TCU).

TCUs, first introduced in the Volta architecture, primarily target ML workloads by enabling one matrix multiply-and-accumulate (MMA) operation per cycle. This reduces the cost of fetching and decoding multiple instructions needed for such computations. In the Ampere architecture, TCUs can deliver up to 16× more performance on FP16 than fused multiply-add (FMA) operations running on FPUs.

The CUDA programming and execution model is closely related to the architecture specifics described. Three granularity levels are defined, encompassing thread blocks, warps, and threads. The warp is the basic scheduling unit in CUDA, consisting of 32 threads that are executed concurrently. Thread blocks are a collection of warps, scheduled for execution on the same SM. The number of warps, and the number of thread-blocks running simultaneously on each SM is contingent upon hardware limitations, such as the number of warp schedulers, or the SMEM available.



**Figure 2.** Illustration of asynchronous copy operation with and without L1 bypass (right) vs. standard operations (left).

**2.1.1** Modern Tensor Core Units. Ampere GPUs extended their TCUs with respect to previous generations to handle both 1) fine-grained structured sparsity, resulting in Sparse Tensor-Core Units (SPTCs), and 2) async copy operations. First, structured sparsity is enforced through a new 2:4 format, promising a 2× speedup over the original TCUs, and up to 32× over FPUs.

The 2:4 format divides the LHS matrix into vectors of length 4, and for each vector it zeros-out 2 elements, resulting in a 50% sparse matrix. Figure 2 shows a simplified

representation of an SPTC. Two data structures will represent the sparsified matrix: (1) a values structure, depicted in blue, containing the non-zero values, (2) a metadata structure, depicted in purple, containing the position of each non-zero value within each group of 4 elements. The metadata structure will be used by the new hardware components on SPTCs to select just the elements of the RHS matrix that are needed in the computation, skipping the zeroed-out values.

Second, the Ampere architecture also introduces data fetching improvements for enhanced Tensor Core performance. This involves a new asynchronous copy instruction that allows loading data directly from GMEM into SMEM. As depicted in Figure 2 ①, in previous generations it was necessary to first load through L1 cache into RF with global load instructions. Then, the data was transferred to SMEM with shared store instructions, and finally moved into RF with shared load instructions.

Ampere's new asynchronous copy saves SM internal bandwidth by avoiding intermediate RF access. There are two variants of this instruction, "access" that saves data into L1 for subsequent accesses and reuse (Figure 2 ②), and "bypass", which also skips L1 cache (Figure 2 ③).

# 2.2 Mixed-Precision Inference on LLMs

Mixed-precision LLM inference offers the potential to reduce a model's large memory footprint, and correspondingly accelerate memory-bound workloads, by statically compressing pretrained model weights while decompressing them on-the-fly during inference as needed.

**Weight Quantization**. A standard LLM compression approach is weight-only quantization, which reduces the precision in which the weights  $\boldsymbol{W}$  are stored, while leaving the layer inputs  $\boldsymbol{X}$  untouched. This is extremely popular, e.g. [4–6, 9, 14], as it has shown remarkable accuracy robustness even at relatively high compression rates.

Broadly, weight quantization lossily compresses floating-point weights by mapping them to a limited set of integer levels. We focus on uniform quantization, meaning that given a vector  $\mathbf{v} \in \mathbb{R}^n$ , we define

$$Q\left(\boldsymbol{v},b\right) = \left\lfloor \frac{\boldsymbol{v} - \min\left(\boldsymbol{v}\right)}{\max\left(\boldsymbol{v}\right) - \min\left(\boldsymbol{v}\right)} \left(2^{b} - 1\right) \right\rfloor = \left\lfloor \left(\boldsymbol{v} - z\right) / s \right\rceil,$$

where  $\lfloor \cdot \rceil$  rounds to nearest,  $z = z(\boldsymbol{v}) = \min(\boldsymbol{v})$  maps to zero and  $s = s(\boldsymbol{v}) = (\max(\boldsymbol{v}) - \min(\boldsymbol{v}))/(2^b - 1)$  is the scale.

The reconstruction error can be computed as  $\varepsilon_r = \|\boldsymbol{v} - Q(\boldsymbol{v}, b)\|_2$ . We can improve the error by partitioning  $\boldsymbol{v}$  into groups and quantizing each group separately, thus storing s and z values for each group, e.g. of 128 contiguous values.

In this paper, we use perform the actual weight quantization via GPTQ [9], which takes advantage of second-order information to compensate for quantization errors, allowing for only minor accuracy degradation. However, we emphasize that our kernel techniques are independent of any particular quantization algorithm.

# 3 The MARLIN Kernel

# 3.1 Motivation

LLM weight quantization is motivated by the fact that modern GPUs have large FLOPs/Bytes ratios, meaning that they can execute floating point operations much faster than they can read from memory. As an example, an A10 GPU has a FLOPs/Bytes ratio of  $\approx 200$  [16]. Processing one input token takes 2 FLOPs per weight and the GPU can execute 100 FLOPs in the time it takes to load one 4-bit weight. Hence, memory loading will dominate runtime as long as the input batchsize is less than  $b_{\rm opt} \approx 50$ . In fact,  $b_{\rm opt}$  is the batchsize where latency is neither bound by memory nor by compute, i.e., where we achieve the *lowest latency at maximum throughput*. In principle, this is precisely the batchsize that we would like to operate at in practice: any smaller does not yield further speedup and any larger does not improve throughput. (This analysis is further detailed in Section 5.1.)

However, actually implementing such a mixed-precision (FP16-INT4) matrix multiplication (matmul) kernel which fully maximizes essentially all GPU resources, i.e. compute and memory, *simultaneously*, is a major challenge. In the following, we will try to come as close as possible to this goal by designing *MARLIN*, an extremely optimized *Mixed-precision Auto-Regressive LINear* kernel.

# 3.2 Ampere Matrix Multiplication

We begin by describing the general concepts used to implement peak performing (uniform precision) matrix multiplication kernels on GPUs, in particular on Ampere class devices. This discussion closely follows the CUTLASS hierarchical parallelization model [19]. Concretely, we consider the problem of multiplying an  $M \times K$  matrix A with a  $K \times N$  matrix B to produce an  $M \times N$  output matrix C.

SM Level. As a first step, A is partitioned into  $M_{\rm sm} \times K_{\rm sm}$  blocks  ${\bf A}_{\rm sm}[i_{\rm sm},k_{\rm sm}]$ , B into  $K_{\rm sm} \times N_{\rm sm}$  blocks  ${\bf B}_{\rm sm}[k_{\rm sm},j_{\rm sm}]$  and C into  $M_{\rm sm} \times N_{\rm sm}$  blocks  ${\bf C}_{\rm sm}[i_{\rm sm},j_{\rm sm}]$ . Due to the nature of a matrix multiplication, all  ${\bf C}_{\rm sm}[i_{\rm sm},j_{\rm sm}]$  can be computed independently by accumulating the results of  ${\bf A}_{\rm sm}[i_{\rm sm},k_{\rm sm}]{\bf B}_{\rm sm}[k_{\rm sm},j_{\rm sm}]$  over all  $k_{\rm sm}$ . Consequently, computation can be easily parallelized by distributing those  ${\bf C}_{\rm sm}[i_{\rm sm},j_{\rm sm}]$  sub-problems across the GPU's independent compute units, its SMs. At this stage,  ${\bf A}_{\rm sm}[i_{\rm sm},k_{\rm sm}]$  and  ${\bf B}_{\rm sm}[k_{\rm sm},j_{\rm sm}]$  blocks must be loaded from global GPU memory. Similarly,  ${\bf C}_{\rm sm}[i_{\rm sm},j_{\rm sm}]$  must eventually be written back to global storage, but intermediate accumulation can happen directly in registers, as we will discuss next.

Warp Level. Within the sub-problem considered by a single SM, another equivalent partitioning, this time with parameters  $M_{\rm wa}$ ,  $K_{\rm wa}$  and  $N_{\rm wa}$ , is performed. This is in order to assign independent  $C_{\rm wa}[i_{\rm sm},j_{\rm sm}][i_{\rm wa},j_{\rm wa}]$  output accumulation tasks to different warps. Crucially, the SM blocks  $A_{\rm sm}[i_{\rm sm},k_{\rm sm}]$  and  $B_{\rm sm}[k_{\rm sm},j_{\rm sm}]$  can be temporarily stored in shared memory, so that the repeated loading of  $A_{\rm wa}[i_{\rm sm},k_{\rm sm}][i_{\rm wa},k_{\rm wa}]$  and  $B_{\rm wa}[k_{\rm sm},j_{\rm sm}][k_{\rm wa},j_{\rm wa}]$ 

 by different warps is much faster. Meanwhile, outputs  $C_{wa}[i_{sm}, j_{sm}][i_{wa}, j_{wa}]$  are kept in the corresponding warp's registers, eliminating any additional memory access costs during accumulation.

**Tensor Core Level.** Eventually, each warp will repeatedly multiply  $M_{\text{wa}} \times K_{\text{wa}}$  and  $K_{\text{wa}} \times N_{\text{wa}}$  matrices. While the corresponding matrix dimensions are small at this level, they still typically exceed the fundamental Tensor Core  $(M_{tc}, K_{tc}, N_{tc})$ shape. Consequently, one final partitioning step is required. However, unlike before,  $C_{tc}[i_{sm}, j_{sm}][i_{wa}, j_{wa}][i_{tc}, j_{tc}]$  are accumulated sequentially by a single warp. While all data is in registers at this point and there is thus no memory access cost, it is still important to perform the loop over  $k_{tc}$  outermost. This is to remove sequential dependencies between Tensor Core operations as much as possible to maximize throughput. It should be noted that actually utilizing Tensor Cores requires further distribution of matrix elements across threads in very specific patterns. However, this is a forced technical detail rather than another flexible opportunity for parallelization.

# 3.3 Mixed-Precision Challenges

Adapting the above uniform precision matmul to the mixed-precision case while maintaining peak performance, in particular for medium *M* where the operation is (close to) memory-bound, is challenging for the following reasons:

- 1. The various parallelization levels must be very carefully configured to ensure that the loading of the quantized operand  $\bf B$  actually is the kernel's main runtime bottleneck; and not, e.g., repeated reloading of full precision  $\bf A_{sm}$  blocks.
- 2. As runtime is dominated by memory loading, this aspect must hit peak efficiency, despite the significantly compressed representation of **B**.
- 3. For medium *M*, the cost of matmul computations can get close to the overall the memory loading cost, hence requiring extremely careful overlapping to stay close to theoretical performance. Additionally, we also need to manage quantization metadata, making this part even more tricky.
- 4. Partitioning constraints forced by Problem 1 together with the fact that *M* is not very large significantly limit parallelization options. This makes it challenging to achieve peak memory loading and compute on both the SM *and* warp level, respectively. This effect is amplified further by existing model matrix shapes which can be unfavorable for specific GPUs.

Our MARLIN kernel specifically addresses all of the above challenges, eventually allowing it to achieve close to peak performance in several settings.

#### 3.4 Kernel Design

In what follows, we assume that the matrix A is in full FP16 precision, while the matrix B has been (symmetrically) quantized to INT4, either with one FP16 scale per output N, shared between all elements of the corresponding column, or one scale per G consecutive weights in each column, for (K/G)N scales in total.

**Bound By Weight Loading.** Executing our target matmul requires, in theory, touching exactly 16MK + 4KN + 16MN bits of memory (reading both operands and writing the results) while executing exactly MKN multiply-accumulate operations, each counted as 2 FLOPs. If M is relatively small, our problem has low arithmetic intensity. Consequently, it should be completely bound by the cost of reading the quantized weights  $\mathbf{B}$  from global GPU memory.

This holds in theory, but we need to organize computation carefully for this to remain true in practice. In contrast to the previously studied [6, 9] M=1 case, where both A and C are tiny, inputs and outputs now actually have non-negligible size, especially since those operands have  $4\times$  higher bitwidth than our weights. Hence, we need to pick a sufficiently large  $M_{\rm SM}$  to minimize costly reloading of  $A_{\rm sm}$  blocks. At the same time, this reduces the number of  $C_{\rm sm}[i_{\rm sm},j_{\rm sm}]$  subproblems, making it hard to fully utilize all SMs.

The key to working around these problems is exploiting the GPU's L2 cache, which is usually significantly faster than global memory. Additionally, a GPU can load from and L2 to L1 and from global to L2 simultaneously. Thus, we can pipeline these loads and essentially hide the bandwidth cost of the  $\mathbf{A}_{\rm sm}$  block loads completely, as long as the overall required memory traffic does not exceed the L2 bandwidth. Consequently, we will proceed by partitioning C into blocks of size  $M \times K_{\rm sm}$  with  $K_{\rm sm} \in \{64, 128, 256\}$ , i.e., moderately wide tiles of full input batchsize, and then assigning each corresponding independent matmul sub-problem to one SM. At  $K_{\rm sm}=256$ , even batchsize M=64 remains bound by global weight loading.

Maximizing Loading Bandwidth. In order to maximize practical loading bandwidth, we aim to utilize the widest loads possible; on current GPUs 128 bits = 16 bytes per thread. This means one warp can load  $32 \times 32 = 1024$  INT4 weights with a single instruction. To reach peak efficiency, we need to have 8 threads each in a warp read 128 bytes of contiguous memory (assuming 128-byte-aligned addresses), a full cache line. Achieving this for A blocks of shape  $M \times K_{\rm sm}$  mandates a  $K_{\rm sm}$  of at least 64. Since the weights are static during inference and can thus be preprocessed offline, we simplify things by reshuffling  $16 \times 64$  tiles so that they are laid out contiguously in memory and are thus loaded optimally, which also simplifies corresponding indexing.

While we continuously reload  $A_{\rm sm}$  blocks from L2 cache, each element of B is accessed exactly once. Nevertheless, every read will always be put into the L2 cache, potentially evicting parts of A that are still needed by some SMs. To avoid

such cache pollution, we can supply the cp. async instruction with an evict\_first cache-hint, ensuring that unnecessarily stored B data is dropped before any other cache line.

**Shared Memory Layouts.** Overall, we always load asynchronously via Ampere's cp. async instruction from global (or L2) to shared memory; this requires no temporary registers and also makes overlapping these loads with computation much easier. Due to our offline preprocessing of B, we can simply copy to shared memory in contiguous fashion, avoiding any bank conflicts.

In contrast, handling the A fragments requires a lot more care: specifically, we need to ensure that the 16-byte vectors corresponding to indices ij, (i+8)j, i(j+1) and (i+8)(j+1)of each 16 × 16 FP16 A block are stored in different memory banks. Only then can Idmatrix. sync instructions, which load A operand data and distribute it across warp threads to prepare for Tensor Core use, execute in conflict-free manner. This can be achieved by storing 16-byte element ij in an activation tile at location  $i(i \oplus j)$  in the corresponding shared memory tile, where  $\oplus$  denotes the XOR operation [18]. Another key aspect of this index transformation is that if a warp reads a contiguous sub-tile of the global A tile (e.g., the first 4 rows), then it will be written permuted but still overall contiguously into shared memory. Although undocumented, this appears to be necessary in order to avoid bank conflicts on writing, judging by outputs of the NVIDIA profiler.

These index calculations are somewhat complex and potentially slow to take care of dynamically; however, as they only affect a relatively small number of shared memory locations, which remain static throughout the main loop, we can precompute them in registers, accompanied by appropriate unrolling, described below.



**Figure 3.** Several levels of pipelining in the MARLIN kernel.

**Memory Load Pipelining.** The key to simultaneously reaching close to maximum bandwidth and close to maximum compute is to fully overlap memory loading and Tensor Core math. For global to shared memory loads, this can be achieved via cp. async operations, in every iteration prefetching the  $A_{\rm sm}$  and  $B_{\rm sm}$  blocks which will be used P-1 steps in the future, where P is the pipeline depth (we need one more buffer for the current tile). Additionally, we can prefetch the

next sub-tile from shared memory (most GPU operations do not block until they hit a dependency) before accumulating the current partial matmul, for which the operands were already fetched to registers in the previous iteration this technique is also called double buffering [19]. We pick a pipeline depth of P = 4 for two reasons: (a) this seemed sufficient in all of our tests to completely hide latency while fitting into shared memory even for M = 64, and (b) because it is evenly divisible by 2. The latter is crucial as it allows us to smoothly unroll across the full pipeline since after P iterations both the pipeline and the register buffer index will always have the same value of 0. This unrolling makes all shared memory addressing completely static, avoiding slow transformed index calculations (see above) by using some of the extra registers that we have available. Finally, we would like to note that this also seemed to be the most reliable way to make the CUDA compiler correctly order instructions to enable actual double buffering. Figure 3 visualizes the several layers of pipelining used by the MARLIN kernel.



**Figure 4.** Illustration of MARLIN's warp layout. Multiple warps accumulate partial results of the same output tile; see also Algorithm 1 for corresponding pseudocode.

Warp Layout. The computation of  $C_{sm}$  on a single SM must further be subdivided across warps: if done in direct fashion, each warp would compute an  $M \times (N_{\rm sm}/\# {\rm warps})$  tile of the output. In order to reach peak compute throughput, we would like to use at least 4 (as Ampere GPUs have 4 warp schedulers) and ideally 8 warps [25], to have additional latency hiding. However, this leads to small tile sizes, especially at smaller  $N_{\rm sm}$ . This is not only problematic for our memory reshuffling discussed above but also hinders Tensor Core throughput since a small tile-width brings more sequential dependencies (as those consecutive operations must use the same accumulators) into tensor-core operations, which can cause stalls. Instead, we fix the sub-tile width of each warp to 64 and further split the computation across  $K_{\rm sm}$ ; Figure 4 illustrates such a warp layout and Algorithm 1 provides corresponding pseudo-code. Consequently, multiple warps will accumulate partial results of the same  $C_{wa}[i_{sm}, j_{sm}][i_{wa}, j_{wa}]$ in registers. These must then eventually be reduced in shared memory before the final write-out. Yet, this can be done via a logarithmic parallel reduction [11], which typically causes minimal overhead.

 **Algorithm 1:** Warp reduction within a corresponding  $C_{sm}[i_{sm}, j_{sm}]$  sub-problem. The following pseudo-code is executed by all warps, identified via "warp\_idx".

```
C \leftarrow \text{all zeros matrix of shape } M_{\text{wa}} \times N_{\text{wa}}
j \leftarrow \text{warp\_idx mod } (N_{\text{sm}}/N_{\text{wa}})
\text{for } k_{\text{sm}} \leftarrow 1, \dots, K/K_{\text{sm}} \text{ do}
i \leftarrow \lfloor \text{warp\_idx}/(M_{\text{sm}}/M_{\text{wa}}) \rfloor
\text{while } i < K_{\text{sm}}/K_{\text{wa}} \text{ do}
C \leftarrow C + A_{\text{wa}}[i_{\text{sm}}, j_{\text{sm}}][0, i]B_{\text{wa}}[i_{\text{sm}}, j_{\text{sm}}][i, j]
i \leftarrow i + \#\text{warps}/(N_{\text{sm}}/N_{\text{wa}})
\text{end while}
\text{end for}
C_{\text{wa}}[i_{\text{sm}}, j_{\text{sm}}][0, j] \leftarrow \text{parallel reduction of } C \text{ across } j
```

**Dequantization and Tensor Cores.** Doing naive type-casts from INT4 to FP16 is slow; instead, we follow a modified version of the binary manipulations of Kim et al. [12].

We now illustrate this procedure in the simplest case: converting the INT4 located at positions 12-15 in an INT16 to a signed FP16 value. First, we extract just the bits corresponding to our INT4 (via an AND of a mask) and turn bits 1-7 of the result into 0110010 (with an OR); this can be accomplished in a single lop3 instruction, which we however seemingly need to emit explicitly. Now, we have an FP16 number with an exponent of 50 and the last 4 mantissa bits corresponding to our conversion target. Consequently, subtracting the FP16 value with exponent 50 and mantissa 0, will give us the floating point representation of exactly our 4 target bits, unsigned. To make this value signed, we further have to subtract 8, which we can however fuse directly into the last 3 bits of the total value we subtract. A similar strategy works for different bit positions.

Modern GPUs can simultaneously compute with two separate 16-bit operands packed into a single 32-bit register. Hence, we can efficiently dequantize two INT4s in an INT32 at the same time, using the just described procedure. Finally, we want to dequantize directly into the right register layout for subsequent Tensor Core calls. To do this, we again take advantage of the fact that **B** can be preprocessed offline and reorganize weights such that the 16-byte vector read by each thread contains precisely its necessary 8 quantized weights of 4 separate  $16\times16$  Tensor Core blocks. Additionally, within an INT32, weights are stored interleaved, according to the pattern 64207531, to power the previously mentioned parallel decoding.

At the innermost level, we accumulate the results of an  $M \times 16$  times  $16 \times 64$  matmul. We execute this accumulation column-wise, emitting  $16 \times 16$  times  $16 \times 8$  Tensor Core mma. sync instructions. This has the advantage over row-wise execution that we can pipeline the dequantization of the next **B** operand with the Tensor Core math of the current column

**Groups and Instruction Ordering.** For per-output quantization, we can simply scale the final output once before the

global write-out. An interesting observation is that despite these loads not being asynchronous to any computation, it is still critical to perform them via cp.async followed by an immediate wait\_group instruction, to avoid unfavorable main loop instruction reordering by the compiler.

With grouped quantization, which is crucial to maintain the good accuracy, we have to load and apply scaling during the main loop. First, we reorganize scale storage in a similar way as quantized weights (see above), such that the scales required by the same type of thread, for different  $16 \times 16$ blocks, are packed together and can be loaded from shared memory as a single 16-byte vector. In principle, for groupsize 128 and a  $B_{sm}$  tile shape of 64 × 256, we only need to global and shared memory load new scales once every other tile (and here only once during the first sub-tile). However, it appears that the compiler is rather brittle to such irregularities in perhaps the most critical section of the code, leading to unfavorable instructions orderings with 10 - 20% overall slow-down in some shape settings. Instead, we find that reloading scales from shared memory for every sub-tile maintains peak performance. Doing this adds some technically unnecessary shared memory loads, but there is sufficient extra bandwidth to support this at no overhead, while it otherwise preserves the compiler's well pipelined instruction ordering for non-grouped quantization.

**Striped Partitioning.** With all the techniques described so far, we can reach near optimal compute and bandwidth performance, provided matrices are large and can be *perfectly partitioned* across all SMs over the *N* axis. In practice, this is rarely the case. The standard remedy in such a situation is to also partition across the *K* dimension, but for many popular layer shapes and GPU combinations we would need a lot of additional splits to reach an even distribution without significant wave quantization. This in turn adds many global reduction steps, with additional overhead.

Instead, we opt for a *striped* partitioning scheme where the "stripes" of B processed by an SM may span across multiple  $C_{sm}$  tiles (see also Figure 5). Concretely, we first determine the number of  $B_{sm}$  tiles to be processed by each SM  $T = \lceil \text{#tiles}/\text{\#SMs} \rceil$  and then assign (up to) T tiles columnwise starting top-left. Crucially, if we reach the bottom of a tile column but the current SM does not yet own T tiles, we proceed by assigning tiles from the top of the next tile column; in other words, stripes can span across multiple columns. This ensures a roughly uniform distribution of tiles across all SMs, while minimizing the number of required global reduction steps. Overall, this strategy is similar to stream-k partitioning [20].

We implement the global reduction between stripes of the same tile column serially, from bottom to top. The latter approach is most efficient since the bottom-most SM will have its results fastest and the top-most slowest in the presence of any column spill-over. We perform the reduction in FP16 directly in the output buffer to maximize L2 cache hits and



Figure 5. MARLIN's striped partitioning scheme.

thus minimize any global read overheads. This also keeps the operation essentially in-place, requiring only a small extra lock buffer for synchronization.

Finally, we note that for batchsizes  $\gg$  64, we can virtually replicate B for the striped index calculations, followed by a modulo operation to move back into the original matrix, and advance the A pointer to the corresponding size-64 input batch segment. This results in significantly less global reductions for large input batchsizes (as occur during LLM prefills) and noticeably improves compute throughput in this setting.

# 3.5 GPTQ Modifications

The quantization format used by MARLIN, designed for peak inference efficiency, is slightly different than the original GPTQ implementation [9], yet still produces highly accurate models. We also integrate two small improvements into GPTQ: (a) picking group scales by searching for optimal group-wise clipping thresholds similar to [14], and (b) supporting calibration sequences of variable length. We have found these modifications to yield small but consistent accuracy improvements over standard GPTQ, while having the advantage of higher performance. (We also provide a simple conversion script between model formats.)

Figure 6 illustrates perplexity (lower is better) versus model size in bits for our variant of GPTQ versus the original uncompressed models. This shows that MARLIN-quantized models are  $\approx 3.33 \times$  smaller at the same perplexity as the uncompressed baseline. While this is not lossless (the ideal gain would be  $3.87 \times$  at this bit-width and group size), it is a significant improvement, especially given MARLIN's high inference efficiency.

# 4 The Sparse-MARLIN Kernel

To further improve FLOPS/Byte ratios, we can integrate a 2:4 sparsity scheme on top of the 4-bit quantized weight representation. For background, the Sparse Tensor Cores (SPTCs) in the NVIDIA Ampere architecture provide an effective means to execute 50% sparse matrices on specialized hardware units designed for sparse computation. Yet, to harness



**Figure 6.** Pareto curve of Llama2 models quantized to the MARLIN format via GPTQ.

SPTCs, certain modifications and extensions to the previously described MARLIN kernel are required.

First, to accommodate the constraints of the mma.sp instruction, which enables the utilization of the SPTCs and requires sparse matrices as the Left-Hand-Side (LHS) operand in the tensor operation [17], we have designed new specific data layouts. Specifically, the problem of multiplying **A** with **B** is now reformulated under-the-hood as solving  $(\mathbf{B}^{\top}\mathbf{A}^{\top})^{\top}$  to produce  $\mathbf{C}.^1$  However, this reformulation retains all the techniques and optimizations from the dense MARLIN kernel design previously described. Note that **B** can be preprocessed offline as needed, while **A** can be transposed on-the-fly in SMEM with native support via the ldmatrix instruction and its .trans optional qualifier, without incurring performance degradation.

Next, we describe the two new data structures necessary for encoding 2:4 sparse matrices in Sparse-MARLIN, along with their adaptations tailored to address this particular problem: (1) the non-zero values structure, and (2) the metadata indices structure.



Figure 7. Sparse-MARLIN non-zero values structure layout

**Quantized non-zero values.** Figure 7, left side, illustrates a 4-bit quantized matrix **B** of size  $N \times K$  which has been pruned to 2:4 sparsity. The compressed representation of this matrix, depicted in  $\bigcirc$ , will have half the size of the original one in the inner dimension, that is,  $N \times K/2$ . However, as each value is a 4-bit element, we can apply the dense MARLIN

<sup>&</sup>lt;sup>1</sup>Continuing with notation in Section 3, this is multiplying an  $N \times K$  matrix (weight) with an  $K \times M$  matrix (activation) to produce an  $M \times N$  output.



compression approach on top of this to further compress 8 elements in a 32-bit value, as depicted in  $\mathfrak{g}_b$ , with a final size of  $N/8 \times K/2$ .

To maximize memory efficiency, since the weights remain static during inference, each  $64 \times 16$  tile is reshuffled so that each thread loads and stores elements in contiguous memory positions, similar to dense MARLIN. Continuing with Figure 7, the colored elements in the non-zero values structure represent an example of the elements supplied by thread  $T_0$  for one  $64 \times 16$  block of **B**. The paired colors denote elements processed within the same mma. sp instruction, necessitating 4 iterations to compute all elements. This layout ensures the widest 128-bit instructions (4 consecutive 32-bit elements per thread, as shown in  $\P_0$ ) when loading the non-zero value structure from GMEM.

Furthermore, due to the redefinition of the product and since the output C will be an FP16 matrix of shape  $M \times N$ , this layout also ensures 128-bit instructions (e.g., first 8 consecutive output elements in column 0 stored in  $T_0$  registers) when storing the results transposed from RF to GMEM. Thus, this reformulation of the product not only stores the results transposed without incurring performance degradation, but further improves the efficiency of output writing compared to the baseline dense design.

**Metadata indices.** In order to select the elements from the Right-Hand-Side (RHS) operand **A** that will be necessary in the sparse computation, a metadata structure containing the indexes of non-zero elements in the original matrix is required. Figure 8, left side, illustrates the metadata indices structure of **B**. Since this is 2:4 sparsity, indices will be in the range  $0 \sim 3$ , encoded with 2 bits. Based on the data layout described in Figure 7, and considering the sparsity selector constraints of the mma. sp instruction, we propose a new data layout for the metadata structure. The sparsity selector indicates the thread(s) within a group of 4 consecutive threads that will contribute the metadata for the entire group. In the example depicted in Figure 8, the sparsity selector can be either 0 (threads  $T_0$ ,  $T_1$ ) or 1 (threads  $T_2$ ,  $T_3$ ).

First, we have to reorder the rows based on the non-zero values structure previously described, as shown in 20. This

allows us to use 128-bit load instructions from GMEM to SMEM. Then, in order to load the data from SMEM to RF bank-conflict free, we perform a single ldmatrix instruction which will contain all the information for the next 4 mma. sp operations to be executed, and which will distribute the information across threads  $T_0 \sim T_3$  as required. However, a previous data reshuffling is needed, as  $T_3$  shows. This way, threads  $T_3$ ,  $T_4$  will contain the information for the first two iterations, and threads  $T_2$ ,  $T_3$  will have the information for the two remaining ones. Remark that all this pre-processing is done offline once, without runtime overhead.

# 5 Experimental Results

#### 5.1 Kernel Benchmarks

In our first set of experiments, we examine the efficiency of MARLIN relative to an ideal kernel, and compare its performance with other popular 4-bit inference kernels, notably the well-optimized Pytorch kernel [21], the AWQ kernel [14], the open-source ExLlamaV2 kernel [2, 8], and the Bits-and-bytes kernel [4], on a large matrix that can be ideally partitioned on a target GPU. For this, we choose the NVIDIA A10 GPU, which is popular for inference workloads. This allows all kernels to reach close to their best possible performance. All kernels are executed at 4-bit and groupsize 128. (However, scale formats are not 100% identical, due to small differences between the methods.)

Figure 1 shows our results for a large  $72k \times 18k$  matrix. We observe that, while existing kernels achieve relatively close to the optimal  $3.87 \times$  speedup at batchsize 1 (note the 0.125 bits storage overhead of the group scales), their performance degrades quickly as the number of inputs is increased. In contrast, MARLIN delivers close to ideal speedups at all batchsizes, enabling the maximum possible  $3.87 \times$  speedup up to batchsizes around 16-32, and tailing off as we transition from the memory- to the compute-bound matmul regime.

Due to its striped partitioning scheme, MARLIN brings strong performance also on real (smaller) matrices and various GPUs. This is demonstrated in Figure 9, where we benchmark, at batchsize 16, the overall speedup (relative to FP16) across linear layers in popular open-source models [26, 28], showing similar trends. We observe better speedups on commodity GPUs such as the NVIDIA GeForce RTX 3090, and lower speedups on the flagship NVIDIA A100 GPU; this is because the latter has significantly higher bandwidth and compute, which makes overheads such as pipeline startup latency or suboptimal partitioning relatively bigger, especially on small matrices.

Next, we also study what performance can be sustained over longer periods of time, at locked base GPU clock. Interestingly, we find that reduced clock speeds significantly harm the relative speedups of prior kernels, but have no effect on MARLIN's virtually optimal performance (relative to the lower clock setting). This can be observed in Figure 10.



**Figure 9.** MARLIN performance across real layer shapes of popular models.



**Figure 10.** Sustained performance of MARLIN compared with other popular open-source kernels.

Finally, we also tested how MARLIN performed on *very large inputs*, corresponding to the initial prompt-processing "prefill" inference step, while running on a powerful GPU like the A100. We observed that, even in this case, MARLIN is nearly identical to an uncompressed compute-bound matmul up to batchsize 1024, with only  $\approx 10\%$  slow-down at even larger input shapes. We leave optimizations in this particular scenario for future work.

**Roofline Analysis.** To gain a deeper understanding of the computational efficiency of MARLIN, we perform a roofline analysis, which is a widely accepted methodology for evaluating performance potential. Figure 11 shows the roofline analysis of the matrix multiplication operation performed on the MARLIN kernel on an NVIDIA A10 GPU. Several typical weight matrix sizes  $(2^{12}, 2^{13}, 2^{14}, 2^{15})$  are tested during the analysis. The markers on curves are the profiling results with different input batch sizes  $(2^0, 2^1, ..., 2^{16})$ .

First, note that the GPU itself offers different performance levels, depending on whether the boost clock is enabled and can be sustained (see horizontal lines). Generally, we first observe that batchsizes smaller than 64 are memory-bound, while the larger batchsizes are compute-bound, confirming our prior intuition. Further, the MARLIN kernel achieves strong hardware utilization across matrix sizes and arithmetic intensities, with the best results for larger matrices. Interestingly, we observe that for time intensive computations (large matrices and batchsizes), the GPU's clock rate



**Figure 11.** Roofline analysis for the MARLIN kernel, across four different matrix shapes.

is automatically throttled and FLOP/s correspondingly drop towards the base clock limit.

Performance of Sparse-MARLIN. We now turn our attention to further performance improvements due to 2:4 sparsity. Figure 12 illustrates the peak performance of Sparse-MARLIN when compared to the ideal lines, dense variants, as well as popular open-source kernels. This figure again demonstrates strong performance of this implementation, thus validating the extensibility of our kernel design to additional compression formats.



**Figure 12.** Peak performance of MARLIN and Sparse-MARLIN compared with other popular open-source kernels.

#### 5.2 End-to-End Experiments

Next, we validate our approach end-to-end in a realistic LLM serving setting. For this, we examine the performance of MARLIN and its sparse variant when integrated into the popular open-source vLLM serving engine [13].

**Integration with vLLM.** We first compare the end-to-end performance of MARLIN and Sparse-MARLIN with the default 16-bit kernel via a vLLM integration. The GPTQ-quantized models are used for MARLIN and Sparse-MARLIN, while the original unquantized models are used for the base-line. We perform the benchmark using 64 input tokens per sequence in a batch and let the model generate another 64 tokens for each sequence.

Figure 13 shows the total time it takes for the Llama-2-7B model to generate new tokens on NVIDIA A10 in the generation phase, which reflects the output token throughput. The MARLIN kernel has a speedup up to approximately 3×,

VIIM MARIIN

Llama-2-7B Generation Time on NVIDIA A10 (64 Input Tokens, 64 Output Tokens)

1047 1048

1049 1050

1051 1052

1053 1054

1055

1056

1057

1058

1059

1060

1061

1062

1063

1064

1066

1067

1068

1069

1070

1071

1072

1073

1074

1075

1076

1077

1078

1079

1080

1081

1083

1084

1085

1086

1087

1088

1089

1090

1091

1092

1093

1094

1095

1096

1097

1098

1099

1100



992

994

996

998

1000

1001

1002

1003

1004

1005

1006

1007

1008

1009

1011

1012

1013

1015

1016

1017

1018

1019

1020

1021

1022

1023

1024

1025

1026

1027

1028

1030

1031

1032

1033

1034

1035

1036

1037

1038

1039

1041

1042

1043

1044

1045



GPU and Model Types. Next, Table 1 shows MARLIN speedups under a variety of settings using several popular (quantized) models on different GPU types. In addition, for large models, we also examine the impact of sharding the weight matrices across multiple GPUs, supported by vLLM.

Table 1. End-to-end generative speedup of MARLIN compared with the vLLM FP16 baseline.

|             | CDI           | , |                                 |      |      | D 1  | C*   |      |      |      |
|-------------|---------------|---|---------------------------------|------|------|------|------|------|------|------|
| LLM Model   | GPU<br>Type # |   | Batch Size 1 2 4 8 16 32 64 128 |      |      |      |      |      |      |      |
| Llama-2-7B  | A10           | 1 | 2.93                            | 3.19 | 3.02 | 2.90 | 2.74 | 2.26 | 1.78 | 1.20 |
| Llama-2-13B | A6000         | 1 | 3.17                            | 3.13 | 3.07 | 2.97 | 2.77 | 2.39 | 2.01 | 1.23 |
| Yi-34B      | A100          | 1 | 2.90                            | 2.88 | 2.86 | 2.79 | 2.69 | 2.36 | 1.71 | 1.18 |
| Llama-2-70B | A6000         | 4 | 2.84                            | 2.87 | 2.93 | 2.84 | 2.67 | 2.02 | 1.74 | 1.23 |
|             |               | 8 | 2.10                            | 2.04 | 2.26 | 2.19 | 2.06 | 1.43 | 1.42 | 1.11 |
|             | A100          | 2 | 2.55                            | 2.59 | 2.57 | 2.53 | 2.42 | 2.08 | 1.52 | 1.19 |
|             |               | 4 | 2.02                            | 1.97 | 2.01 | 1.99 | 1.97 | 1.63 | 1.29 | 1.14 |
|             |               | 8 | 1.38                            | 1.42 | 1.44 | 1.44 | 1.44 | 1.19 | 1.04 | 1.07 |
| Falcon-180B | A6000         | 8 | 2.24                            | 2.06 | 1.90 | 1.67 | 1.55 | 1.37 | 1.38 | 1.27 |
|             | A100          | 8 | 1.76                            | 1.74 | 1.76 | 1.75 | 1.70 | 1.65 | 1.29 | 1.08 |

We find that MARLIN improves the performance in all scenarios. The largest speedups happen when inference is memory-bound (up to batchsize  $\approx$  16) and the GPUs are weaker or fewer in number. The finding is natural as overheads are relatively more costly when the absolute runtime of core operations is lower. This suggests that MARLIN is particularly beneficial in resource-constrained environments.

Client Counts. Finally, we perform a serving benchmark in a simulated server-client setting and measured the standard TPOT metric (Time Per Output Token, the average latency to generate an output token for each queried sequence) under different querying intensities (queries-per-second or QPS), which influences the average batch size per inference.

Figure 14 shows the results of Llama-2-7B on an NVIDIA RTX A6000 GPU. We observe that MARLIN achieves approximately 2.8× latency reduction, while Sparse-MARLIN provides about 3.3× speedup, noticing that speedups relative to FP16 are stable across QPS values.



Figure 14. Serving benchmark of MARLIN and Sparse-MARLIN compared with the vLLM FP16 baseline.

### Related Work

Due to space constraints, we focus on closely related work about providing efficient support for quantized LLM inference. As noted previously, there is already significant work on accurate LLM weight quantization, with popular methods such as GPTQ [9] and AWQ [14], as well as explorations of round-to-nearest (RTN) quantization [6], which is usually less accurate. The MARLIN parallelization approach can be generalized to these quantization methods. In fact, since the original release of our kernel for the GPTO format, a version of MARLIN supporting AWQ has been introduced independently in vLLM.

More broadly, LLM quantization methods can also consider compressing both weights and activations [4], with advanced methods such as SmoothQuant [29] or QuaRot [1]. However, quantization of activations tends to be more complex, due to the emergence of large "outlier" values [4]. As such, those approaches tend to either target lower 8bit precision, or require more complex additional processing steps, such as via rotation matrices [1]. The MARLIN approach is extensible to this case, for instance, recent independent follow-up to MARLIN extended our approach to the case where activations are quantized to 8 bits, while weights are quantized to 4 bits [31].

# **Discussion and Future Work**

We have presented MARLIN, a general approach for implementing mixed-precision kernels for LLM generative inference, which achieves near-optimal efficiency by leveraging new GPU hardware instructions and parallelization techniques. Specifically, we have shown that MARLIN and its sparse counterpart reach near-optimal per-layer efficiency, and can lead to speedups of up to 3× in real-world deployment scenarios, at moderate accuracy impact. In terms of future work, a natural direction is investigating MARLIN support for the recently proposed and more complex techniques for "extreme" compression via vector quantization [3, 7], which require more complex decompression. Another direction is to investigate MARLIN support for additional forms of mixed precision, such as the ones arising from activation compression or sparsity.

# References

1101

1102

1103

1104

1105

1106

1107

1109

1110

1111

1112

1113

1114

1115

1116

1117

1118

1119

1120

1121

1122

1123

1124

1125

1126

1127

1128

1129

1130

1131

1132

1133

1134

1135

1136

1137

1138

1139

1140

1141

1143

1144

1145

1146

1147

1148

1149

1150

1153

1154

1155

- Saleh Ashkboos, Amirkeivan Mohtashami, Maximilian L Croci, Bo Li, Martin Jaggi, Dan Alistarh, Torsten Hoefler, and James Hensman. 2024.
   Quarot: Outlier-free 4-bit inference in rotated llms. arXiv preprint arXiv:2404.00456 (2024).
- [2] Arnav Chavan, Raghav Magazine, Shubham Kushwaha, Mérouane Debbah, and Deepak Gupta. 2024. Faster and Lighter LLMs: A Survey on Current Challenges and Way Forward. arXiv preprint arXiv:2402.01799 (2024).
- [3] Jerry Chee, Yaohui Cai, Volodymyr Kuleshov, and Christopher De Sa. 2023. QuIP: 2-Bit Quantization of Large Language Models With Guarantees. arXiv:2307.13304 [cs.LG]
- [4] Tim Dettmers, Mike Lewis, Younes Belkada, and Luke Zettlemoyer. 2022. LLM.int8(): 8-bit Matrix Multiplication for Transformers at Scale. Advances in Neural Information Processing Systems 35: Annual Conference on Neural Information Processing Systems 2022, NeurIPS 2022 (2022).
- [5] Tim Dettmers, Ruslan Svirschevski, Vage Egiazarian, Denis Kuznedelev, Elias Frantar, Saleh Ashkboos, Alexander Borzunov, Torsten Hoefler, and Dan Alistarh. 2023. SpQR: A Sparse-Quantized Representation for Near-Lossless LLM Weight Compression. arXiv preprint arXiv:2306.03078 (2023).
- [6] Tim Dettmers and Luke Zettlemoyer. 2022. The case for 4-bit precision: k-bit Inference Scaling Laws. arXiv preprint arXiv:2212.09720 (2022).
- [7] Vage Egiazarian, Andrei Panferov, Denis Kuznedelev, Elias Frantar, Artem Babenko, and Dan Alistarh. 2024. Extreme compression of large language models via additive quantization. arXiv preprint arXiv:2401.06118 (2024).
- [8] ExLlamaV2. 2024. Exllamav2: A memory efficient fork of HF Transformers optimized for LLaMA models. https://github.com/turboderp/ exllamav2. Accessed: 2024-08-15.
- [9] Elias Frantar, Saleh Ashkboos, Torsten Hoefler, and Dan Alistarh. 2022. GPTQ: Accurate Post-Training Quantization for Generative Pre-trained Transformers. arXiv preprint arXiv:2210.17323 (2022).
- [10] Andrew Griffin. 2024. ChatGPT creators OpenAI are generating 100 billion words per day, CEO says. https://www.independent.co.uk/tech/ chatgpt-openai-words-sam-altman-b2494900.html
- [11] Mark Harris et al. 2007. Optimizing parallel reduction in CUDA. Nvidia developer technology (2007).
  - [12] Young Jin Kim, Rawn Henry, Raffy Fahim, and Hany Hassan Awadalla. 2022. Who Says Elephants Can't Run: Bringing Large Scale MoE Models into Cloud Scale Production. arXiv preprint arXiv:2211.10017 (2022).
- [13] Woosuk Kwon, Zhuohan Li, Siyuan Zhuang, Ying Sheng, Lianmin Zheng, Cody Hao Yu, Joseph Gonzalez, Hao Zhang, and Ion Stoica. 2023. Efficient memory management for large language model serving with pagedattention. In Proceedings of the 29th Symposium on Operating Systems Principles. 611–626.
- [14] Ji Lin, Jiaming Tang, Haotian Tang, Shang Yang, Xingyu Dang, and Song Han. 2023. AWQ: Activation-aware Weight Quantization for LLM Compression and Acceleration. arXiv preprint arXiv:2306.00978 (2023)
- [15] NVIDIA. 2020. NVIDIA A100 Tensor Core GPU Architecture. https://images.nvidia.com/aem-dam/en-zz/Solutions/data-center/nvidia-ampere-architecture-whitepaper.pdf.
- [16] NVIDIA. 2022. NVIDIA A10 Datasheet. https://www.nvidia.com/ content/dam/en-zz/Solutions/Data-Center/a10/pdf/datasheetnew/nvidia-a10-datasheet.pdf.
- [17] NVIDIA. 2022. NVIDIA Instruction Set. https://docs.nvidia.com/cuda/parallel-thread-execution/index.html#warp-level-matrix-instructions-for-sparse-mma.
- instructions-for-sparse-mma.
   [18] NVIDIA. 2024. CUTLASS Convolution. https://github.com/NVIDIA/cutlass/blob/main/media/docs/implicit\_gemm\_convolution.md.
  - [19] NVIDIA. 2024. Efficient GEMM in CUDA. https://github.com/NVIDIA/ cutlass/blob/main/media/docs/efficient\_gemm.md.

- [20] Muhammad Osama, Duane Merrill, Cris Cecka, Michael Garland, and John D Owens. 2023. Stream-k: Work-centric parallel decomposition for dense matrix-matrix multiplication on the GPU. In ACM SIGPLAN Annual Symposium on Principles and Practice of Parallel Programming.
- [21] Adam Paszke, Sam Gross, Francisco Massa, Adam Lerer, James Bradbury, Gregory Chanan, Trevor Killeen, Zeming Lin, Natalia Gimelshein, Luca Antiga, et al. 2019. Pytorch: An imperative style, high-performance deep learning library. Advances in neural information processing systems 32 (2019).
- [22] Alec Radford, Jeffrey Wu, Rewon Child, David Luan, Dario Amodei, and Ilya Sutskever. 2019. Language models are unsupervised multitask learners. OpenAl blog 1, 8 (2019), 9.
- [23] Wenqi Shao, Mengzhao Chen, Zhaoyang Zhang, Peng Xu, Lirui Zhao, Zhiqian Li, Kaipeng Zhang, Peng Gao, Yu Qiao, and Ping Luo. 2023. OmniQuant: Omnidirectionally Calibrated Quantization for Large Language Models. arXiv:2308.13137 [cs.LG]
- [24] Ying Sheng, Lianmin Zheng, Binhang Yuan, Zhuohan Li, Max Ryabinin, Beidi Chen, Percy Liang, Christopher Ré, Ion Stoica, and Ce Zhang. 2023. Flexgen: High-throughput generative inference of large language models with a single gpu. In *International Conference* on Machine Learning. PMLR, 31094–31116.
- [25] Wei Sun, Ang Li, Tong Geng, Sander Stuijk, and Henk Corporaal. 2022. Dissecting tensor cores via microbenchmarks: Latency, throughput and numeric behaviors. *IEEE Transactions on Parallel and Distributed* Systems 34, 1 (2022), 246–261.
- [26] TII UAE. 2023. The Falcon Family of Large Language Models. https://huggingface.co/tiiuae.
- [27] Hugo Touvron, Thibaut Lavril, Gautier Izacard, Xavier Martinet, Marie-Anne Lachaux, Timothée Lacroix, Baptiste Rozière, Naman Goyal, Eric Hambro, Faisal Azhar, et al. 2023. Llama: Open and efficient foundation language models. arXiv preprint arXiv:2302.13971 (2023).
- [28] Hugo Touvron, Louis Martin, Kevin Stone, Peter Albert, Amjad Almahairi, Yasmine Babaei, Nikolay Bashlykov, Soumya Batra, Prajjwal Bhargava, Shruti Bhosale, et al. 2023. Llama 2: Open foundation and fine-tuned chat models. arXiv preprint arXiv:2307.09288 (2023).
- [29] Guangxuan Xiao, Ji Lin, Mickael Seznec, Julien Demouth, and Song Han. 2022. SmoothQuant: Accurate and Efficient Post-Training Quantization for Large Language Models. arXiv preprint arXiv:2211.10438 (2022).
- [30] Susan Zhang, Stephen Roller, Naman Goyal, Mikel Artetxe, Moya Chen, Shuohui Chen, Christopher Dewan, Mona Diab, Xian Li, Xi Victoria Lin, et al. 2022. OPT: Open pre-trained transformer language models. arXiv preprint arXiv:2205.01068 (2022).
- [31] Ying Zhang, Peng Zhang, Mincong Huang, Jingyang Xiang, Yujie Wang, Chao Wang, Yineng Zhang, Lei Yu, Chuan Liu, and Wei Lin. 2024. QQQ: Quality Quattuor-Bit Quantization for Large Language Models. arXiv:2406.09904 [cs.LG]

1157 1158 1159

1160 1161

1162 1163 1164

1165 1166

1167 1168 1169

1170 1171

1172 1173 1174

1175 1176 1177

1178 1179

1180 1181

1183 1184

1185 1186 1187

> 1188 1189 1190

1191 1192

1193 1194 1195

> 1196 1197 1198

1199 1200

1201 1202

> 1204 1205

> 1206 1207 1208

1209 1210