## 1 Implementation of Flip-Flop D and SR Latch with discrete logic gates

Using the schematic on Figure 1 the logic gates were implemented on a PCB.



Figure 1: Schematic of the SR Latch (on the left) and Flip-Flop D (on the right)

The resulting circuits were tested and compared to their resulting counterparts as shown in Table 1 and Table 2.

| Symbol              | Parameter                 | 74HC74 |      |          | Ex    | Unit     |          |                  |
|---------------------|---------------------------|--------|------|----------|-------|----------|----------|------------------|
|                     |                           | MIN    | NOM  | MAX      | MIN   | NOM      | MAX      |                  |
| $V_{CC}$            | Supply Voltage            | 2      | 5    | 6        | 1.5   | 5        | ?        | V                |
| $V_{IH}$            | High-level input voltage  | 3.15   | _    | _        | 2.64  | -        | _        | V                |
| $V_{IL}$            | Low-level input voltage   | _      | _    | 1.35     | _     | -        | 2.57     | V                |
| $V_I$               | Input voltage             | 0      | _    | $V_{CC}$ | 0     | -        | $V_{CC}$ | V                |
| $V_O$               | Output voltage            | 0      | _    | $V_{CC}$ | -0.2  | -        | $V_{CC}$ | V                |
| $\Delta t/\Delta v$ | Input rise and fall time  | _      | _    | 0.5      | -     | -        | 16.05    | $\mu \mathrm{s}$ |
| $V_{OH}$            | High-level output voltage | 3.84   | 4.3  | _        | 3,725 | $V_{CC}$ | _        | V                |
| $V_{OL}$            | Low-level output voltage  | _      | 0.17 | 0.4      | -     | -0.2     | 1.0875   | V                |
| $t_{pd}$            | Phase Difference          | -      | 20   | 44       | -     | 28       | 380      | ns               |

Table 1: Comparison of measured circuit characteristics for the Flip-Flop D

| Symbol    | Parameter                 | SN54279 |     |      | Ex   | Unit |            |    |
|-----------|---------------------------|---------|-----|------|------|------|------------|----|
|           |                           | MIN     | N/T | MAX  | MIN  | N/T  | MAX        |    |
| $V_{CC}$  | Supply Voltage            | 4.75    | 5   | 5.25 | 0.7  | 5    | ?          | V  |
| $V_{IH}$  | High-level input voltage  | 2       | _   | _    | 3.79 | _    | _          | V  |
| $V_{IL}$  | Low-level input voltage   | _       | _   | 0.8  | _    | -    | $1.35^{1}$ | V  |
| $V_{OH}$  | High-level output voltage | 2.4     | 3.4 | _    | 3.88 | 5    | _          | V  |
| $V_{OL}$  | Low-level output voltage  | _       | 0.2 | 0.4  | _    | 0    | 0.06       | V  |
| $t_{pHL}$ | Phase Difference          | -       | 9   | 15   | _    | -    | 10         | ns |
| $t_{pLH}$ | Phase Difference          | _       | 12  | 22   | _    | -    | 20         | ns |

Table 2: Comparison of measured circuit characteristics for the Latch SR