## 1 Exercise 2: The Effect of the Noise Margin

Having three different technology integrated circuits, 74HC02, 74HCT02 and 74LS02, we compare the noise margin between them and analyze the possible results when loading them with each other us follow:



Figure 1.1: Logical circuit

-Input(V): Input voltage; -*X*: First component name; -*Y*: Second component name; -*q*: First result voltage; -*Q*: Final result

## 1.1 THEORETICALLY

From the data-sheet of the components we obtain the following data when the power supply is 4.5V in the 74HC02 and 74HCT02 and around 5V for 74LS02:



Figure 1.2: Theoretical Noise Margin in Input and Output

Within the mentioned values of power supply, the fanout of the components were: 74HC02 and 74HCT02 are 20, with  $I_l = \pm 1 \mu A$  and  $I_o = -20 \mu A$ ; and 74LS02 is 80, with  $I_l = 0.1 mA$  and  $I_o = 8mA$ . As we load the components together, to avoid hurting the circuit, the maximum fanout allow shall be the minimum of the components, this is to say 20 in this case when we load HC with LS or HCT with LS.

Connecting the circuit like the figure  $\ref{eq:total_eq}$  being X the second column and Y the forth column, analyzing the possible results would be:

| Input(V)                                                                                                                                                       | 74HC02      |              | a                                                                              | 74LS02      |              | 0                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|--------------------------------------------------------------------------------|-------------|--------------|-----------------------------|
|                                                                                                                                                                | Logic Input | Logic Output | q                                                                              | Logic Input | Logic Output | Q                           |
| 0 <v<1.35< td=""><td>0</td><td>1</td><td>4.4<v<5< td=""><td>1</td><td>0</td><td>0<v<0.5< td=""></v<0.5<></td></v<5<></td></v<1.35<>                            | 0           | 1            | 4.4 <v<5< td=""><td>1</td><td>0</td><td>0<v<0.5< td=""></v<0.5<></td></v<5<>   | 1           | 0            | 0 <v<0.5< td=""></v<0.5<>   |
| 1.35 <v<3.15< td=""><td rowspan="3">?</td><td rowspan="3">?</td><td>0<v<0.8< td=""><td>0</td><td>1</td><td>2.7<v<5< td=""></v<5<></td></v<0.8<></td></v<3.15<> | ?           | ?            | 0 <v<0.8< td=""><td>0</td><td>1</td><td>2.7<v<5< td=""></v<5<></td></v<0.8<>   | 0           | 1            | 2.7 <v<5< td=""></v<5<>     |
|                                                                                                                                                                |             |              | 0.8 <v<2< td=""><td>?</td><td>?</td><td>0.5<v<2.7< td=""></v<2.7<></td></v<2<> | ?           | ?            | 0.5 <v<2.7< td=""></v<2.7<> |
|                                                                                                                                                                |             |              | 2 <v<4.4< td=""><td>1</td><td>0</td><td>0<v<0.5< td=""></v<0.5<></td></v<4.4<> | 1           | 0            | 0 <v<0.5< td=""></v<0.5<>   |
| 3.15 <v<5< td=""><td>1</td><td>0</td><td>0<v<0.1< td=""><td>0</td><td>1</td><td>2.7<v<5< td=""></v<5<></td></v<0.1<></td></v<5<>                               | 1           | 0            | 0 <v<0.1< td=""><td>0</td><td>1</td><td>2.7<v<5< td=""></v<5<></td></v<0.1<>   | 0           | 1            | 2.7 <v<5< td=""></v<5<>     |

Table 1.1: 74HC02 load to 74LS02

| Input(V)                                                                                                                                                           | 74LS02      |              | a                                                                                    | 74HC02      |              | 0                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|--------------------------------------------------------------------------------------|-------------|--------------|-----------------------------|
|                                                                                                                                                                    | Logic Input | Logic Output | q                                                                                    | Logic Input | Logic Output | l Q                         |
| 0 <v<0.8< td=""><td>0</td><td rowspan="2">1</td><td>2.7<v<3.15< td=""><td>?</td><td>?</td><td>0.1<v<4.4< td=""></v<4.4<></td></v<3.15<></td></v<0.8<>              | 0           | 1            | 2.7 <v<3.15< td=""><td>?</td><td>?</td><td>0.1<v<4.4< td=""></v<4.4<></td></v<3.15<> | ?           | ?            | 0.1 <v<4.4< td=""></v<4.4<> |
|                                                                                                                                                                    | U           |              | 3.15 <v<5< td=""><td>1</td><td>0</td><td>0<v<0.1< td=""></v<0.1<></td></v<5<>        | 1           | 0            | 0 <v<0.1< td=""></v<0.1<>   |
| 0.8 <v<2< td=""><td rowspan="2">;</td><td rowspan="2"><b>;</b></td><td>0.5<v<1.35< td=""><td>0</td><td>1</td><td>4.4<v<5< td=""></v<5<></td></v<1.35<></td></v<2<> | ;           | <b>;</b>     | 0.5 <v<1.35< td=""><td>0</td><td>1</td><td>4.4<v<5< td=""></v<5<></td></v<1.35<>     | 0           | 1            | 4.4 <v<5< td=""></v<5<>     |
|                                                                                                                                                                    |             |              | 1.35 <v<2.7< td=""><td>?</td><td>?</td><td>0.1<v<4.4< td=""></v<4.4<></td></v<2.7<>  | ?           | ?            | 0.1 <v<4.4< td=""></v<4.4<> |
| 2 <v<5< td=""><td>1</td><td>0</td><td>0<v<0.5< td=""><td>0</td><td>1</td><td>4.4<v<5< td=""></v<5<></td></v<0.5<></td></v<5<>                                      | 1           | 0            | 0 <v<0.5< td=""><td>0</td><td>1</td><td>4.4<v<5< td=""></v<5<></td></v<0.5<>         | 0           | 1            | 4.4 <v<5< td=""></v<5<>     |

Table 1.2: 74LS02 load to 74HC02

| Input(V)                                                                                                                                                  | 74LS02      |              | a                                                                              | 74HCT02     |              | Q                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|--------------------------------------------------------------------------------|-------------|--------------|-----------------------------|
|                                                                                                                                                           | Logic Input | Logic Output | q                                                                              | Logic Input | Logic Output | \ \Q                        |
| 0 <v<0.8< td=""><td>0</td><td>1</td><td>2.7<v<5< td=""><td>1</td><td>0</td><td>4.4<v<5< td=""></v<5<></td></v<5<></td></v<0.8<>                           | 0           | 1            | 2.7 <v<5< td=""><td>1</td><td>0</td><td>4.4<v<5< td=""></v<5<></td></v<5<>     | 1           | 0            | 4.4 <v<5< td=""></v<5<>     |
| 0.8 <v<2< td=""><td rowspan="3">ş</td><td rowspan="3">?</td><td>0.5<v<0.8< td=""><td>0</td><td>1</td><td>4.4<v<5< td=""></v<5<></td></v<0.8<></td></v<2<> | ş           | ?            | 0.5 <v<0.8< td=""><td>0</td><td>1</td><td>4.4<v<5< td=""></v<5<></td></v<0.8<> | 0           | 1            | 4.4 <v<5< td=""></v<5<>     |
|                                                                                                                                                           |             |              | 0.8 <v<2< td=""><td>?</td><td>?</td><td>0.1<v<4.4< td=""></v<4.4<></td></v<2<> | ?           | ?            | 0.1 <v<4.4< td=""></v<4.4<> |
|                                                                                                                                                           |             |              | 2 <v<2.7< td=""><td>1</td><td>0</td><td>0<v<0.1< td=""></v<0.1<></td></v<2.7<> | 1           | 0            | 0 <v<0.1< td=""></v<0.1<>   |
| 2 <v<5< td=""><td>1</td><td>0</td><td>0<v<0.5< td=""><td>0</td><td>1</td><td>4.4<v<5< td=""></v<5<></td></v<0.5<></td></v<5<>                             | 1           | 0            | 0 <v<0.5< td=""><td>0</td><td>1</td><td>4.4<v<5< td=""></v<5<></td></v<0.5<>   | 0           | 1            | 4.4 <v<5< td=""></v<5<>     |

Table 1.3: 74LS02 load to 74HCT02

| Input(V)                                                                                                                                                  | 74HCT02     |              | a                                                                              | 74LS02      |              | 0                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|--------------------------------------------------------------------------------|-------------|--------------|-----------------------------|
|                                                                                                                                                           | Logic Input | Logic Output | q                                                                              | Logic Input | Logic Output | l Q                         |
| 0 <v<0.8< td=""><td>0</td><td>1</td><td>4.4<v<5< td=""><td>1</td><td>0</td><td>0<v<0.5< td=""></v<0.5<></td></v<5<></td></v<0.8<>                         | 0           | 1            | 4.4 <v<5< td=""><td>1</td><td>0</td><td>0<v<0.5< td=""></v<0.5<></td></v<5<>   | 1           | 0            | 0 <v<0.5< td=""></v<0.5<>   |
| 0.8 <v<2< td=""><td rowspan="3">ş</td><td rowspan="3">?</td><td>0.1<v<0.8< td=""><td>0</td><td>1</td><td>2.7<v<5< td=""></v<5<></td></v<0.8<></td></v<2<> | ş           | ?            | 0.1 <v<0.8< td=""><td>0</td><td>1</td><td>2.7<v<5< td=""></v<5<></td></v<0.8<> | 0           | 1            | 2.7 <v<5< td=""></v<5<>     |
|                                                                                                                                                           |             |              | 0.8 <v<2< td=""><td>?</td><td>?</td><td>0.5<v<2.7< td=""></v<2.7<></td></v<2<> | ?           | ?            | 0.5 <v<2.7< td=""></v<2.7<> |
|                                                                                                                                                           |             |              | 2 <v<4.4< td=""><td>1</td><td>0</td><td>0<v<0.5< td=""></v<0.5<></td></v<4.4<> | 1           | 0            | 0 <v<0.5< td=""></v<0.5<>   |
| 2 <v<5< td=""><td>1</td><td>0</td><td>0<v<0.1< td=""><td>0</td><td>1</td><td>2.7<v<5< td=""></v<5<></td></v<0.1<></td></v<5<>                             | 1           | 0            | 0 <v<0.1< td=""><td>0</td><td>1</td><td>2.7<v<5< td=""></v<5<></td></v<0.1<>   | 0           | 1            | 2.7 <v<5< td=""></v<5<>     |

Table 1.4: 74HCT02 load to 74LS02

Therefore we expect when loading the components there will be are some irregularities in the Q output value when the input value aren't the recommended in the data-sheet.

## 1.2 EXPERIMENTALLY

Building the circuit in the figure **??** with the power supply to the integrated circuits equal to 5V with a square signal, altering its maximum value. The measured result were:



Figure 1.3: 74HC02 load to 74LS02



Figure 1.4: 74LS02 load to 74HC02



Figure 1.5: 74LS02 load to 74HCT02



Figure 1.6: 74HCT02 load to 74LS02

Analyzing the results in Q it is clear that the irregularities are odd to find, this could be because the manufacturer always leaves a bigger margin to ovoid conflicts within each unique component. Moreover as mention in the theoretical table when the input voltage isn't a logical input, in other words the supply voltage is in the prohibited zone because the circuit cannot decide if the the value of the voltage is low or high, the output value q could mean something in the second component leading to misunderstandings or errors in the logical function. In the other hand, we can notice that using the HCT with the LS integrated circuits, their irregularity is lower in amplitude and not so define as HC with LS, cause their input noise margin are similar.