# Computer Organization - Verilog - HW2

Email: iustCompOrg+4012@gmail.com



In this assignment you are tasked to create simple fixed point circuitry to be later used as an integrated FPU (Fixed/Floating Point Unit) in your RISC-V core. Any RISC-V processor implementation must support a base integer ISA (In our case, RV32I). In addition, an implementation may support one or more extensions. The standard instruction-set extension for single-precision floating-point, which is named "F", adds single-precision floating-point computational instructions compliant with the IEEE 754-2008 arithmetic standard.

But in this problem, you are going to create a <u>Fixed-Point Unit</u> and related circuitry to make your RISC-V core capable of running the FADD and FSQRT instructions rather approximately. (i.e. It will be less precise than single precision floating point)

As you know a RISC-V core includes a register file with 32 registers each having the length of XLEN (XLEN = 32 for RV32I). RISC-V standard specifies a new register file again with 32 registers each having the length of FLEN (FLEN = 32 for RV32IF). This new registers will be exclusively used for "F" extension instructions and will not be treated as having integer values.

RV32F standard extension instructions that are required to be implemented in your RISC-V core:

| FLEN-1 |     | 0 |
|--------|-----|---|
|        | f0  |   |
|        | f1  |   |
|        | f2  |   |
|        | f3  |   |
|        | f4  |   |
|        | f5  |   |
|        | f6  |   |
|        | f7  |   |
|        | f8  |   |
|        | f9  |   |
|        | f10 |   |
|        | f11 |   |
|        | f12 |   |
|        | f13 |   |
|        | f14 |   |
|        | f15 |   |
|        | f16 |   |
|        | f17 |   |
|        | f18 |   |
|        | f19 |   |
|        | f20 |   |
|        | f21 |   |
|        | f22 |   |
|        | f23 |   |
|        | f24 |   |
|        | f25 |   |
|        | f26 |   |
|        | f27 |   |
| _      | f28 |   |
|        | f29 |   |
|        | f30 |   |
|        | f31 |   |
|        |     |   |

**FLEN** 

FLW, FSW, FADD, FSQRT

| 31-25     | 24-20 | 19-15 | 14-12 | 11-7     | 6-0     |    |
|-----------|-------|-------|-------|----------|---------|----|
| imm[11:   | :0]   | rs1   | 010   | rd       | 0000111 |    |
| imm[11:5] | rs2   | rs1   | 010   | imm[4:0] | 0100111 |    |
| 0000000   | rs2   | rs1   | rm    | rd       | 1010011 | F  |
| 0101100   | 00000 | rs1   | rm    | rd       | 1010011 | F: |

FLW FSW FADD FSQRT

## **Fixed Point Numbers:**

With decimal numbers, we're used to the idea of using a decimal separator such as a point or a comma to separate integer and fractional parts. We can do the same thing in binary and use the bits to represent any powers of two we want.

For example, think of 6.75 as being  $4 + 2 + \frac{1}{2} + \frac{1}{4}$ .

In binary this can be shown as:

| 8 | 4 | 2 | 1 | $\frac{1}{2}$ | $\frac{1}{4}$ | $\frac{1}{8}$ | $\frac{1}{16}$ |
|---|---|---|---|---------------|---------------|---------------|----------------|
| 0 | 1 | 1 | 0 | 1             | 1             | 0             | 0              |

In this style we can separate the fractional part with a point. We are choosing to interpret the values as being fixed point, but from the hardware logic point of view it's just an 8-bit integer. If we comply with a rule that the position of the fixed point is consistent, we'll get the expected result from mathematical operations.

#### **Q** Notation

To express the number of integer and fractional bits we use Q number format: Qi.f where i is the number of integer bits and f is the number of fractional bits. For example 0110.1100 has four integer and four fractional bits, so is Q4.4.

All the usual binary math yields correct results when used with fixed-point numbers. Addition works in the same way as for integers:

We can also do subtraction using two's complement to express negative numbers:

## Range and Precision

Using two's complement, a 4-bit value ranges from -8 to +7. [ $1000 \rightarrow 0111$ ]

A 4-bit fraction can represent numbers as small as  $\frac{1}{16}$  and as large as  $\frac{15}{16}$ . [0001  $\rightarrow$  1111]

Therefore, Q4.4 notation ranges from -8 to +7.9375 with a precision of 0.0625.

• **Problem 1)** Find the range and precision of Q22.10.

## **Converting to and from Integers**

Conversion to and from regular binary integers simply requires using the appropriate left or right shift. For example, if we're using Q16.16 format we need to left-shift an integer 16 positions to create the Q16.16 fixed-point number:

Now we can perform all arithmetic operations on this number with other Q16.16 numbers. For example, let's add decimal 14.84375 to this number:

If you need to convert a Q16.16 number back to a regular integer, you have to right-shift 16 positions:

Using the fixed-point Q22.10 notation you don't need to include additional FPU hardware for your RISC-V core to be capable of executing FADD, FSW, FLW. But the control unit needs to be altered to accommodate these new instructions. In the next section you are going to learn about square root calculation and hardware implementation.

#### **Square Root Calculation**

In this part you are going to design an Algorithmic State Machine (ASM) to calculate the square of integer and fixed-point numbers. Although lower-latency methods exist, the method explained here includes a straightforward digit-by-digit approach, using only subtraction and bit shifts. Most square roots are irrational, so the algorithm would result only an approximate answer. The number we're finding the root of is known as the *radicand*. To explain this algorithm, consider the following example:

Consider the radicand to be 10101001 (169 in decimal).

This algorithm works with pairs of digits. Before calculations, radicand is split into pairs starting with the least significant. Our radicand here becomes 10 10 10 01.



There are no more pairs of digits, and the result of our last step is 0, so our answer is exact 1101 (13 in decimal):

1 1 0 1  $\rightarrow$  One digit for each pair of digits in the radicand

• **Problem 2)** Design the module, SQRT\_int, in *Verilog* based on the algorithm above. Write a *testbench* for your module and check the results.

Now that you are familiar square root calculation, you are going to add support for fixed-point calculation. Supporting fixed-point square roots is straightforward: we just run more iterations to account for the fractional digits. Unlike with division, there's no possibility of overflow, as the root of the radicand greater than 1 is always smaller that the radicand itself.

Your new version of sqrt module needs a new parameter *FBITS* for the fractional bits in the radicand. Using the Q22.10 format parameters will be set as follows:

For this new radicand you need to perform  $\frac{32+10}{2}$  iterations.

• **Problem 3)** Design the module, SQRT, in *Verilog* which gets an *integer* input and return a *fixed-point* value. Write a *testbench* for your module and check the results.

#### Notes:

Send all your assignment related files (*Top module* and *Testbench* [.v] and [.vvp] and [.vcd] files) along with a <u>detailed report</u> in [.pdf] format all in one zip file to the email address of the class.

For this assignment you can work in groups of two, each participant must submit the assignment individually with their respective name and student number.

If you have any questions regarding this assignment, feel free to contact us.

Please submit your homework, simulations and projects in the following format:

Name\_StudentNumber\_Verilog\_HW2 (BillGates\_12345678\_Verilog\_HW2)

Good Luck!