







# **LEARNING OBJECTIVES**

- Heterogeneous parallel programming
- Learn about the SYCL specification and its implementations
- Learn about the components of a SYCL implementation
- Learn about how a SYCL source file is compiled
- Learn where to find useful resources for SYCL





#### SUPERCOMPUTING LANDSCAPE AT EXASCALE

- Need for high levels of performance driving use of accelerators
- Many, but not all, large supercomputers using GPUs:
  - LUMI at EuroHPC JU: AMD Trento CPU and AMD MI250X GPUs (4 per node)
  - Perlmutter at NERSC: AMD EPYC Milan CPUs and NVIDIA A100 GPUs
  - Frontier at ORNL: AMD EPYC custom CPUs and Radeon Instinct GPUs (4 per node)
  - Aurora at ALCF: Intel Xeon Sapphire Rapids CPUs and Xe Ponte Vecchio
     GPUs (6 per node)
  - El Capitan at LLNL: AMD EPYC Genoa CPUs and Radeon Instinct GPUs (4 per node)

Multiple vendor solutions to get to Exascale





## PERFORMANCE PORTABLE HETEROGENEOUS PROGRAMMING

- Scientific applications need to be performant across a range of processors
- Need to write applications in (heterogeneous) parallel programming model
  - Open Standards: SYCL, OpenMP, ...
  - DSLs and abstractions: Kokkos, Raja, ...
  - Language parallelism: ISO C++, Fortran, ...











SYCL is a single source, high-level, standard C++ programming model, that can target a range of heterogeneous platforms



A first example of SYCL code. Elements will be explained in coming sections!

```
1 #include <CL/sycl.hpp>
 3 int main(int argc, char *argv[]) {
     std::vector<float> dA{2.3}, dB{3.2}, d0{7.9};
     try {
       auto asyncHandler = [&](sycl::exception list eL) {
         for (auto &e : eL)
           std::rethrow exception(e);
10
       };
       sycl::queue gpuQueue{sycl::default selector{}, asyncHandler};
11
12
       sycl::buffer bufA{dA.data(), sycl::range{dA.size()}};
13
                                                                Managing the data
14
       sycl::buffer bufB{dB.data(), sycl::range{dB.size()}};
15
       sycl::buffer buf0{d0.data(), sycl::range{d0.size()}};
16
17
       gpuQueue.submit([&](sycl::handler &cgh) {
         sycl::accessor inA(bufA, cgh, sycl::read only);
18
         sycl::accessor inB(bufB, cgh, sycl::read only);
19
                                                                                   Work unit
         sycl::accessor out(buf0, cgh, sycl::write only);
20
21
22
         cgh.parallel for(sycl::range{dA.size()},
                                                                                    Device code
                          [=](sycl::id<1>i) { out[i] = inA[i] + inB[i]; });
23
       });
24
25
26
       gpuQueue.wait and throw();
27
     } catch (sycl::exception &e) {
SYCL and the SYCL logo are trademarks of
31 }
```



# SYCL<sub>TM</sub>

# SYCL IS...

- SYCL extends C++ in two key ways:
  - heterogeneous memory
  - heterogeneous parallel compute
- SYCL is modern C++, with APIs for
  - device discovery (and information)
  - device control (kernels of work, memory)
- SYCL doesn't add extensions to the core language
- SYCL is an open standard
  - multivendor and multiarchitecture support





SYCL is a **single source**, high-level, standard C++ programming model, that can target a range of heterogeneous platforms



- SYCL allows you to write both host CPU and device code in the same C++ source file
- This requires two compilation passes; one for the host code and one for the device code





SYCL is a single source, **high-level**, standard C++ programming model, that can target a range of heterogeneous platforms

- SYCL provides high-level abstractions over common boilerplate code
  - Platform/device selection
  - Buffer creation and data movement
  - Kernel function compilation
  - Dependency management and scheduling
- High-level abstractions are good for productivity
  - SYCL has layers of abstractions when control is needed





SYCL is a single source, high-level **standard C++** programming model, that can target a range of heterogeneous platforms

```
arrav view<float> a, b, c;

std::vector<float> a, b, c;

#pragma parallel_for
for(int i = 0; i < a.size(); i++) {
    c[i
    }

    __global__ vec_add(float *a, float *b, float *c) {
        return c[i] = a[i] + b[i];
    }

    float *a, *b, *c;
    vec_add<<pre>range
cgh.parallel_for(range, [=](cl::sycl::id<2> idx) {
    c(idx] = a[idx] + b[idx];
});
```

- SYCL allows you to write standard
   C++
  - SYCL 2020 is based on C++17
- Unlike the other implementations shown on the left there are:
  - No language extensions
  - No pragmas
  - No mandatory attributes





## SYCL AND ISO C++

- ISO C++ has some notion of concurrency via threads and futures
- and data parallelism via algorithm and numeric libraries
- Assumes single execution space and single memory
- No control of where to run (yet)
- No asynchrony of algorithms (yet)

SYCL is aligning with and helping shape the future for heterogeneous compute in C++





SYCL is a single source, high-level standard C++ programming model, that can **target a** range of heterogeneous platforms



- SYCL can target any device supported by its backend
- SYCL can target a number of different backends

SYCL has been designed to be implemented on top of a variety of backends. Current implementations support backends such as OpenCL, CUDA, HIP, OpenMP and others.





# **SYCL SPECIFICATION**







#### SYCL IMPLEMENTATIONS







#### SYCL IMPLEMENTATIONS







#### IMPLEMENTATIONS OF A STANDARD

- SYCL is a standard
- Document defines behaviour of API:
  - Platform, device model
  - Memory and execution model
  - What the APIs are and what they do
- Implementations (like DPC++, hipSYCL, etc) implement the standard
  - Once conformant, guarenteed all APIs are supported by the implementation





#### WHAT A SYCL IMPLEMENTATION LOOKS LIKE



- The SYCL interface is a C++ template library that developers can use to access the features of SYCL
- The same interface is used for both the host and device code
- The host is generally the CPU and is used to dispatch the parallel execution of kernels
- The device is the parallel unit used to execute the kernels, such as a GPU





# WHERE TO GET STARTED WITH SYCL

- Visit <a href="https://sycl.tech">https://sycl.tech</a> to find out about all the SYCL book, implementations, tutorials, news, and videos
- Visit <a href="https://www.khronos.org/sycl/">https://www.khronos.org/sycl/</a> to find the latest SYCL specifications
- Checkout the documentation provided with one of the SYCL implementations.



# **QUESTIONS**







#### **EXERCISE**

Code\_Exercises/Exercise\_01\_Compiling\_with\_SYCL/source.cpp

Configure your environment for using SYCL and compile a source file with the SYCL compiler.

**Task**: Include the SYCL header and successfully build and run a binary.





## INTEL DEVCLOUD

- 1. Read the README for the SYCL Academy isc23 branch
- 2. Register for the Intel DevCloud
- 3. Follow instructions to use the Jupyter Lab console

https://devcloud.intel.com/oneapi/get\_started/