# How to Affect Synchronization of Multi-Threaded Applications by Altering Processors' States

**Graduating**Luca Sannino 1542194

Advisor Christian Napoli

**Co-Advisor** Romolo Marotta



Faculty of Ingegneria dell'Informazione, Informatica e Statistica Department of Ingegneria Informatica, Automatica e Gestionale Master Degree in Engineering in Computer Science

A/A 2020/2021

#### The Rise of the ICT Industry...

- ICT: <u>Information and Communication Technology</u>.
   Term used to define all the technology that deals with sending, storing and retrieving digital information.
- The <u>worldwide growth of internet users</u> has brought an increasing interest in the use of digital services, leading as well to the <u>rise of</u> <u>the ICT industry</u>.
- Consequently, the number of <u>data centers</u> being built is <u>continuously increasing</u> to accommodate such high traffic.



#### ... And Why It Is a Problem for Us!

- These centers need to <u>store huge amounts of data</u>, to <u>work 24/7</u> and to <u>resist to damage</u> by supporting redundancy.
- They have to consume high amounts of energy in order to power and cool themselves: as of 2017, it is estimated that ITC accounts for 2% of worldwide CO<sup>2</sup> emissions!
- Since servers' computation accounts for about 40% of the total energy consumption, it is critical for <u>High Performance</u> <u>Computing</u> to find new ways to <u>optimize</u> the computation and <u>reduce energy consumption</u>.



# Identifying a Possible Area for Optimization

- These centers generally contain <u>multi-core architectures</u> that support <u>parallel computing</u>.
- This enables them to run <u>multi-threaded applications</u> that rely on <u>synchronization algorithms</u> to commit to a sequence of operations that ensures the <u>consistency</u> of the data.
- These algorithms can be quite <u>expensive</u>, namely in those phases of the execution where processors often <u>waste their clocks at full</u> <u>power by spinning</u> until the running threads are able to access the critical section.



## Optimizing Synchronization... Is It Possible?

- Processors can target a variety of different <u>hardware states</u> that can drastically alter their usual behavior.
- It is in my interest to study what they bring to the <u>tradeoff between</u> <u>energy consumption and performance</u> in a running application.
- More precisely:

Is it possible to <u>save up on energy consumption</u> by targeting specific hardware states during <u>spinlock-based</u> synchronization <u>without</u> <u>downgrading the performance</u> to a degree that the end user would consider <u>unacceptable</u>?

NOTE: For this investigation we have targeted the x86 ISA with a focus on Intel processors.

#### So... What Are These CPU Hardware States?

- Part of a standard called <u>Advanced Configuration and Power Interface</u>, which acts as an abstract interface that <u>links together hardware and software</u> so that systems can <u>perform power management</u>.
- What types of hardware states are available?
  - Throttling States, which directly affect processors' clock modulation.
  - Performance States, which alter processors' voltage and frequency.
  - CPU Power States, which are able to put to sleep various processors' components.



# Why Do These Hardware States Even Exist?

- To <u>reduce the power consumption</u> of a processor!
- Reasons for why a processor needs to run under a new state can vary, but generally include:
  - The processor is reaching a <u>critical temperature</u> that can damage its internal components.
  - The processor is <u>inactive</u> and it can afford to safely enter a sleep state so that it doesn't waste away its resources.
  - The processor is consuming more energy than the user would like.
- They can be changed either due to <u>automated hardware</u>
   <u>mechanisms and control algorithms</u> carried out by BIOS and OS, or
   as a consequence of <u>user-made policies</u> enforced by software.

# **Throttling States (T-States)**

- They allow to change a processor's <u>clock modulation</u>.
- Altering the duty cycle of a processor does not mean slowing down the signal of the clock, but it is about enabling a <u>modulation signal</u> that, while active, <u>inhibits the clock signal from being applied</u> on the processor.



#### **Software-Controlled T-States**

 Software can trigger T-States through a model-specific register called IA32\_CLOCK\_MODULATION.



- On-Demand Clock Modulation Enable: If set to 1, enables clock modulation.
- On-Demand Clock Modulation Duty Cycle: It accepts a 3-bit control value that allows to trigger a T-State. Software can only alter duty modulation by 12.5% intervals.

### **T-States – Advantages and Disadvantages**

+ <u>Encodings</u> used to set T-States are <u>architecture-independent</u>, making optimizations that rely on them more <u>portable</u> by default.

| Duty Cycle Field Encoding | Duty Cycle      |
|---------------------------|-----------------|
| 000B                      | Reserved        |
| 001B                      | 12.5% (Default) |
| 010B                      | 25.0%           |
| 011B                      | 37.5%           |
| 100B                      | 50.0%           |
| 101B                      | 63.5%           |
| 110B                      | 75%             |
| 111B                      | 87.5%           |

- + They can be enabled with <u>little to no latency</u>: in some processors, the worst case scenario is a 43.5 µs delay.
- They only affect the power consumption to a certain degree, since voltage and frequency are unchanged.
- Performance is <u>slightly more downgraded than what is expected</u>
   from the percentage belonging to a state.

## **Performance States (P-States)**

- They allow to alter the <u>voltage and frequency</u> of a processor.
- Software can trigger P-States through a model-specific register called IA32\_PERF\_CTL.



- Enhanced Intel Speedstep Technology Transition Target: It accepts a 16-bit control value that allows to target a P-State.
- Intel Dynamic Acceleration Technology / Turbo DISENGAGE: It disables boost mode, which allows processor to target higher performances if there is enough thermal headroom available.

# P-States – Advantages and Disadvantages

- By altering both voltage and frequency, they can lead to more impactful optimizations than T-States.
- There's a <u>non-negligible latency</u> between a state transition completion and its request, which in more modern processors can reach up to 500 us.



- The <u>control values</u> used to define the various performance configurations <u>are different</u> for each processor's architecture.

## **CPU Power States (C-States)**

- They allow the processor to put some of its components to <u>sleep</u>.
- There are various C-States, and what each of them precisely does may be different relative to the processor's architecture, but generally:
  - Co: Active. Every component of the CPU is fully active.
  - C1: Halt. The processor halts its execution and disables its core clock.
  - C2: Stop Clock. The processor disables both the core and bus clocks.
  - <u>C3: Deep Sleep</u>. The processor directly stops the clock generator, and flushes its L1 and L2 caches.
  - C4: Deeper Sleep. Same as C3, but the voltage and frequency is kept even lower.

#### **MONITOR** and **MWAIT**

- Software can manually target a C-State by taking advantage of a pair of privileged x86 instructions, <u>MONITOR</u> and <u>MWAIT</u>.
  - MONITOR: This instruction triggers the monitoring of an address that has been specified as input. If a store in that address range is detected, MONITOR is notified and wakes up any thread that is waiting with MWAIT.
  - MWAIT: If paired with MONITOR, any thread that encounters this instruction will put the processor in a input-selected T-State until one of the three following events happen: MONITOR is triggered by a store in the monitored range address, or an external signal or a machine exception is detected.

## **C-States – Advantages and Disadvantages**

- + C-States affect power consumption to a <a href="higher">higher</a> degree than P-States and with <a href="lower latencies">lower latencies</a> too.
- Studies on recent Intel processors have shown that these <u>latencies</u>
   are <u>slightly increasing</u> over the years, with up to ~40 µs when
   waking up from a deeper sleep state.



- The more is disabled in a C-State, the higher is the latency when waking up from that state.

### From Theory to Practice

 Triggering these states require the running software to have <u>unrestricted access to hardware</u>, and the only way to achieve that is to make it run under <u>kernel mode</u>.

 <u>Linux</u> is a <u>open-source OS</u>, where the functionalities of its kernel are provided by multiple <u>modules</u> that can be freely loaded and unloaded at any moment's notice according to the current

necessities of the system.

The solution?

We create and load a <u>new</u> module that allows software to request new states!



## **Introducing Powerctl**

- It is a <u>Linux kernel module</u> that introduces a <u>suite of system calls</u>
  that <u>allow user-space software to change hardware states</u> by writing
  on the MSRs responsible of such states' transitions or by executing
  privileged operations.
- Why system calls?

Because they allow software to target new states while keeping <u>latency as low as possible</u>, in contrast to other solutions that are based on the utilization of the pseudo-file system.

 This is <u>critical</u> since we want to request these states on the fly during synchronization.

### **Powerctl – The Probing System**

- Since threads request new states that end up changing the behavior of the whole processor, we inevitably have situations where other threads that do not target alternative performance profiles are nonetheless subjected to such changes if assigned to a depowered CPU!
- How to avoid this issue?

We introduce a <u>probing system</u> and a <u>thread-safe internal data</u> <u>structure</u> that keeps track of all the various requests, so that Powerctl can always <u>enforce the correct performance profile</u> for each thread after a context switch while keeping <u>latency at minimum</u>.

## **Testing Powerctl – Methodology I**

- To test Powerctl, we first created <u>custom waiting policies</u> for <u>MCS</u>.
- Why MCS?

Because it can be considered the <u>state of the art</u> in terms of spinlock algorithms, since it ensures a <u>FIFO policy</u>, <u>lack of memory contention</u> and a relatively <u>small space cost</u>.

What are these custom waiting policies?

These policies allow a <u>thread to target a hardware state when it</u> <u>fails to acquire the lock</u>, so that it keeps spinning in a depowered processor. <u>When it acquires the lock, it then restores the processor</u> to its default settings.

# **Testing Powerctl – Methodology II**

- We then tried these custom waiting policies on <u>benchmark tests</u> that differ in various aspects, such as the <u>us sizes of the critical and non-critical sections</u>, and the <u>number of active cores</u>.
- Each single test was performed <u>multiple times</u> in order to minimize the possible effects of outlier executions.
- We were interested in the <u>efficiency</u> of the execution, which is the ratio between the <u>throughput</u> (expressed in number of lines executed in the critical section per second) and the <u>energy</u> <u>consumption</u> (expressed in Joules).
- The system used to perform these benchmark tests was equipped with an <u>Intel Xeon Silver 4210 processor at 2.20 GHz, with 20</u> <u>physical cores</u> equally divided on two NUMA nodes.

























## **Conclusions and Looking Ahead**

- We could identify scenarios where our custom waiting policies brought tangible benefits to the efficiency, meaning that changing hardware states during spinlock-based synchronization is a strategy that is worth looking into for further expansions and experimenting.
- In particular we intend to:
  - Add <u>new features</u> to Powerctl, such as the ability to support <u>hyper-threading</u>.
  - Apply these custom waiting policies to <u>other spinlock algorithms</u> besides MCS, so to possibly find new better candidates.
  - Accurately test C-States, which in preliminary tests have shown great potential, and <u>further benchmark scenarios that differ in the size of the</u> <u>critical section</u>, since we have seen it has a great impact on the efficiency.
  - Apply Powerctl, once it has been enhanced with positive improvements, to a <u>robust benchmark suite for parallel applications</u> (ex. Splash-3), so to predict how its benefits would carry over to real applications.

#### **Thanks for Your Attention!**

- Interested in the topic? Here is a brief list of my main sources:
  - ➤ B. Whitehead, D. Andrews, A. Shah e G. Maidment, «Assessing the environmental impact of data centres part 1: Background, energy use and metrics,» *Building and Environment,* vol. 82, pp. 151-159, 2014.
  - Intel® 64 and IA-32 Architectures Software Developer's Manual Volume 3B
  - R. Schöne, T. Ilsche, M. Bielert, D. Molka e D. Hackenberg, «Software Controlled Clock Modulation for Energy Efficiency Optimization on Intel Processors,» 2016.
  - P. Jay Salzman, M. Burian e O. Pomerantz, The Linux Kernel Module Programming Guide, 2007.