Table 9. Legend/abbreviations used in the pinout table

| Name                 | Abbreviation       | Definition                                                                                         |
|----------------------|--------------------|----------------------------------------------------------------------------------------------------|
| Pin name             |                    | specified in brackets below the pin name, the pin function during and after as the actual pin name |
|                      | S                  | Supply pin                                                                                         |
| Pin type             | I                  | Input only pin                                                                                     |
|                      | I/O                | Input / output pin                                                                                 |
|                      | FT                 | 5 V tolerant I/O                                                                                   |
| I/O structure        | TTa                | 3.3 V tolerant I/O directly connected to ADC                                                       |
| I/O structure        | В                  | Dedicated BOOT0 pin                                                                                |
|                      | RST                | Bidirectional reset pin with weak pull-up resistor                                                 |
| Notes                | Unless otherwise   | specified by a note, all I/Os are set as floating inputs during and after reset                    |
| Alternate functions  | Functions selected | d through GPIOx_AFR registers                                                                      |
| Additional functions | Functions directly | selected/enabled through peripheral registers                                                      |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions

|         |         |          | Pin nu                  | ımbeı   | r        |         |          |                                                      |          |                 |       |                                                                           |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|---------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                       | Additional<br>functions |
| 1       | 1       | B2       | A2                      | 1       | D8       | 1       | A3       | PE2                                                  | I/O      | FT              | -     | TRACECLK, SPI4_SCK, SAI1_MCLK_A, ETH_MII_TXD3, FMC_A23, EVENTOUT          | -                       |
| 2       | 2       | C1       | A1                      | 2       | C10      | 2       | A2       | PE3                                                  | I/O      | FT              | -     | TRACED0,<br>SAI1_SD_B, FMC_A19,<br>EVENTOUT                               | -                       |
| 3       | 3       | C2       | B1                      | 3       | B11      | 3       | A1       | PE4                                                  | I/O      | FT              | -     | TRACED1, SPI4_NSS,<br>SAI1_FS_A, FMC_A20,<br>DCMI_D4, LCD_B0,<br>EVENTOUT | -                       |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |           | Pin nu                  | ımbeı   | r        |         |          |                                                      |          |                 |            |                                                                                          |                              |
|---------|---------|-----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|------------|------------------------------------------------------------------------------------------|------------------------------|
| LQFP100 | LQFP144 | UFBGA169  | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes      | Alternate functions                                                                      | Additional functions         |
| 4       | 4       | D1        | B2                      | 4       | D9       | 4       | B1       | PE5                                                  | I/O      | FT              | -          | TRACED2, TIM9_CH1,<br>SPI4_MISO,<br>SAI1_SCK_A,<br>FMC_A21, DCMI_D6,<br>LCD_G0, EVENTOUT | -                            |
| 5       | 5       | D2        | В3                      | 5       | E8       | 5       | B2       | PE6                                                  | I/O      | FT              | 1          | TRACED3, TIM9_CH2,<br>SPI4_MOSI,<br>SAI1_SD_A, FMC_A22,<br>DCMI_D7, LCD_G1,<br>EVENTOUT  | -                            |
| -       | ı       | -         | ı                       | -       | -        | ı       | G6       | $V_{SS}$                                             | S        | -               | -          | -                                                                                        | -                            |
| -       | ı       | -         | ı                       | -       | -        | ı       | F5       | $V_{DD}$                                             | S        | -               | -          | -                                                                                        | -                            |
| 6       | 6       | E5        | C1                      | 6       | C11      | 6       | C1       | $V_{BAT}$                                            | S        | -               | -          | -                                                                                        | -                            |
| -       | -       | NC<br>(3) | D2                      | 7       | -        | 7       | C2       | PI8                                                  | I/O      | FT              | (4)<br>(5) | EVENTOUT                                                                                 | TAMP_2                       |
| 7       | 7       | E4        | D1                      | 8       | D10      | 8       | D1       | PC13                                                 | I/O      | FT              | (4)<br>(5) | EVENTOUT                                                                                 | TAMP_1                       |
| 8       | 8       | E1        | E1                      | 9       | D11      | 9       | E1       | PC14-<br>OSC32_IN<br>(PC14)                          | I/O      | FT              | (4)<br>(5) | EVENTOUT                                                                                 | OSC32_IN                     |
| 9       | 9       | F1        | F1                      | 10      | E11      | 10      | F1       | PC15-<br>OSC32_OUT<br>(PC15)                         | I/O      | FT              | (4)<br>(5) | EVENTOUT                                                                                 | OSC32_<br>OUT <sup>(6)</sup> |
| -       | -       | -         | -                       | -       | -        | -       | G5       | $V_{DD}$                                             | S        | -               | -          | -                                                                                        | -                            |
| -       | -       | E2        | D3                      | 11      | -        | 11      | E4       | PI9                                                  | I/O      | FT              | -          | CAN1_RX, FMC_D30,<br>LCD_VSYNC,<br>EVENTOUT                                              | -                            |
| -       | -       | E3        | E3                      | 12      | -        | 12      | D5       | PI10                                                 | I/O      | FT              | -          | ETH_MII_RX_ER,<br>FMC_D31,<br>LCD_HSYNC,<br>EVENTOUT                                     | -                            |
| -       | -       | NC<br>(3) | E4                      | 13      | -        | 13      | F3       | PI11                                                 | I/O      | FT              | -          | OTG_HS_ULPI_DIR,<br>EVENTOUT                                                             | -                            |
| -       | -       | F6        | F2                      | 14      | E7       | 14      | F2       | V <sub>SS</sub>                                      | S        | -               | -          | -                                                                                        | -                            |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |           | Pin nu                  | ımbe    | r        |         |          | -                                                    |          |                 |       |                                                                               |                         |
|---------|---------|-----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169  | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                           | Additional<br>functions |
| -       | -       | F4        | F3                      | 15      | E10      | 15      | F4       | $V_{DD}$                                             | S        | -               | -     | -                                                                             | -                       |
| -       | 10      | F2        | E2                      | 16      | F11      | 16      | D2       | PF0                                                  | I/O      | FT              | ı     | I2C2_SDA, FMC_A0,<br>EVENTOUT                                                 | -                       |
| -       | 11      | F3        | Н3                      | 17      | E9       | 17      | E2       | PF1                                                  | I/O      | FT              | 1     | I2C2_SCL, FMC_A1,<br>EVENTOUT                                                 | -                       |
| -       | 12      | G5        | H2                      | 18      | F10      | 18      | G2       | PF2                                                  | I/O      | FT              | -     | I2C2_SMBA, FMC_A2,<br>EVENTOUT                                                | -                       |
| -       | ı       | -         | -                       | -       | -        | 19      | E3       | PI12                                                 | I/O      | FT              | 1     | LCD_HSYNC,<br>EVENTOUT                                                        | -                       |
| -       | ı       | -         | -                       | -       | -        | 20      | G3       | PI13                                                 | I/O      | FT              | 1     | LCD_VSYNC,<br>EVENTOUT                                                        | -                       |
| -       | 1       | -         | -                       | -       | -        | 21      | НЗ       | PI14                                                 | I/O      | FT              |       | LCD_CLK, EVENTOUT                                                             | -                       |
| -       | 13      | G4        | J2                      | 19      | G11      | 22      | H2       | PF3                                                  | I/O      | FT              | (6)   | FMC_A3, EVENTOUT                                                              | ADC3_IN9                |
| -       | 14      | G3        | J3                      | 20      | F9       | 23      | J2       | PF4                                                  | I/O      | FT              | (6)   | FMC_A4, EVENTOUT                                                              | ADC3_<br>IN14           |
| -       | 15      | Н3        | K3                      | 21      | F8       | 24      | K3       | PF5                                                  | I/O      | FT              | (6)   | FMC_A5, EVENTOUT                                                              | ADC3_<br>IN15           |
| 10      | 16      | G7        | G2                      | 22      | H7       | 25      | H6       | V <sub>SS</sub>                                      | S        | -               | -     | -                                                                             | -                       |
| 11      | 17      | G8        | G3                      | 23      | -        | 26      | H5       | $V_{DD}$                                             | S        | -               | 1     | -                                                                             | -                       |
| -       | 18      | NC<br>(3) | K2                      | 24      | G10      | 27      | K2       | PF6                                                  | I/O      | FT              | (6)   | TIM10_CH1,<br>SPI5_NSS,<br>SAI1_SD_B,<br>UART7_Rx,<br>FMC_NIORD,<br>EVENTOUT  | ADC3_IN4                |
| -       | 19      | NC<br>(3) | K1                      | 25      | F7       | 28      | K1       | PF7                                                  | I/O      | FT              | (6)   | TIM11_CH1,<br>SPI5_SCK,<br>SAI1_MCLK_B,<br>UART7_Tx,<br>FMC_NREG,<br>EVENTOUT | ADC3_IN5                |



Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |           | Pin nu                  | ımbeı   | r        |         |          |                                                      |          |                 |       |                                                                                          |                       |
|---------|---------|-----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|------------------------------------------------------------------------------------------|-----------------------|
| LQFP100 | LQFP144 | UFBGA169  | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                      | Additional functions  |
| -       | 20      | NC<br>(3) | L3                      | 26      | H11      | 29      | L3       | PF8                                                  | I/O      | FT              | (6)   | SPI5_MISO,<br>SAI1_SCK_B,<br>TIM13_CH1,<br>FMC_NIOWR,<br>EVENTOUT                        | ADC3_IN6              |
| -       | 21      | NC<br>(3) | L2                      | 27      | G8       | 30      | L2       | PF9                                                  | I/O      | FT              | (6)   | SPI5_MOSI,<br>SAI1_FS_B,<br>TIM14_CH1, FMC_CD,<br>EVENTOUT                               | ADC3_IN7              |
| -       | 22      | H1        | L1                      | 28      | G9       | 31      | L1       | PF10                                                 | I/O      | FT              | (6)   | FMC_INTR,<br>DCMI_D11, LCD_DE,<br>EVENTOUT                                               | ADC3_IN8              |
| 12      | 23      | G2        | G1                      | 29      | J11      | 32      | G1       | PH0-OSC_IN<br>(PH0)                                  | I/O      | FT              | -     | EVENTOUT                                                                                 | OSC_IN <sup>(6)</sup> |
| 13      | 24      | G1        | H1                      | 30      | H10      | 33      | H1       | PH1-<br>OSC_OUT<br>(PH1)                             | I/O      | FT              | 1     | EVENTOUT                                                                                 | OSC_OUT               |
| 14      | 25      | H2        | J1                      | 31      | Н9       | 34      | J1       | NRST                                                 | I/O      | RS<br>T         | -     | -                                                                                        | -                     |
| 15      | 26      | G6        | M2                      | 32      | Н8       | 35      | M2       | PC0                                                  | I/O      | FT              | (6)   | OTG_HS_ULPI_STP,<br>FMC_SDNWE,<br>EVENTOUT                                               | ADC123_<br>IN10       |
| 16      | 27      | H5        | М3                      | 33      | K11      | 36      | М3       | PC1                                                  | I/O      | FT              | (6)   | ETH_MDC,<br>EVENTOUT                                                                     | ADC123_<br>IN11       |
| 17      | 28      | H6        | M4                      | 34      | J10      | 37      | M4       | PC2                                                  | I/O      | FT              | (6)   | SPI2_MISO,<br>I2S2ext_SD,<br>OTG_HS_ULPI_DIR,<br>ETH_MII_TXD2,<br>FMC_SDNE0,<br>EVENTOUT | ADC123_<br>IN12       |
| 18      | 29      | H7        | M5                      | 35      | J9       | 38      | L4       | PC3                                                  | I/O      | FT              | (6)   | SPI2_MOSI/I2S2_SD,<br>OTG_HS_ULPI_NXT,<br>ETH_MII_TX_CLK,<br>FMC_SDCKE0,<br>EVENTOUT     | ADC123_<br>IN13       |
| 19      | 30      | -         | -                       | 36      | G7       | 39      | J5       | $V_{DD}$                                             | S        | -               | -     | -                                                                                        | -                     |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  | ımbe    | r        |         |          | -                                                    |          |                 |       |                                                                                                     |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                 | Additional<br>functions |
| -       | 1       | -        | -                       | -       | -        | -       | J6       | V <sub>SS</sub>                                      | S        | -               | -     | -                                                                                                   | -                       |
| 20      | 31      | J1       | M1                      | 37      | K10      | 40      | M1       | V <sub>SSA</sub>                                     | S        | -               | -     | -                                                                                                   | -                       |
| -       | -       | J2       | N1                      | -       | -        | -       | N1       | V <sub>REF</sub>                                     | S        | -               | -     | -                                                                                                   | -                       |
| 21      | 32      | J3       | P1                      | 38      | L11      | 41      | P1       | V <sub>REF+</sub>                                    | S        | -               | -     | -                                                                                                   | -                       |
| 22      | 33      | J4       | R1                      | 39      | L10      | 42      | R1       | $V_{DDA}$                                            | S        | -               | -     | -                                                                                                   | -                       |
| 23      | 34      | J5       | N3                      | 40      | K9       | 43      | N3       | PA0-WKUP<br>(PA0)                                    | I/O      | FT              | (7)   | TIM2_CH1/TIM2_ETR,<br>TIM5_CH1, TIM8_ETR,<br>USART2_CTS,<br>UART4_TX,<br>ETH_MII_CRS,<br>EVENTOUT   | ADC123_<br>IN0/WKUP     |
| 24      | 35      | K1       | N2                      | 41      | K8       | 44      | N2       | PA1                                                  | I/O      | FT              | (6)   | TIM2_CH2, TIM5_CH2,<br>USART2_RTS,<br>UART4_RX,<br>ETH_MII_RX_CLK/ETH<br>_RMII_REF_CLK,<br>EVENTOUT | ADC123_<br>IN1          |
| 25      | 36      | K2       | P2                      | 42      | L9       | 45      | P2       | PA2                                                  | I/O      | FT              | (6)   | TIM2_CH3, TIM5_CH3,<br>TIM9_CH1,<br>USART2_TX,<br>ETH_MDIO,<br>EVENTOUT                             | ADC123_<br>IN2          |
| 1       | 1       | L2       | F4                      | 43      | -        | 46      | K4       | PH2                                                  | I/O      | FT              | -     | ETH_MII_CRS,<br>FMC_SDCKE0,<br>LCD_R0, EVENTOUT                                                     | -                       |
| -       | -       | L1       | G4                      | 44      | -        | 47      | J4       | PH3                                                  | I/O      | FT              | -     | ETH_MII_COL,<br>FMC_SDNE0,LCD_R1,<br>EVENTOUT                                                       | -                       |
| -       | -       | M2       | H4                      | 45      | -        | 48      | H4       | PH4                                                  | I/O      | FT              | -     | I2C2_SCL,<br>OTG_HS_ULPI_NXT,<br>EVENTOUT                                                           | -                       |
| -       | ı       | L3       | J4                      | 46      | -        | 49      | J3       | PH5                                                  | I/O      | FT              | -     | I2C2_SDA, SPI5_NSS,<br>FMC_SDNWE,<br>EVENTOUT                                                       | -                       |



Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  |         |          |         |          |                                                      |          |                 |       | deminitions (continued                                                                                | ,                           |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-------------------------------------------------------------------------------------------------------|-----------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                   | Additional<br>functions     |
| 26      | 37      | K3       | R2                      | 47      | M11      | 50      | R2       | PA3                                                  | I/O      | FT              | (6)   | TIM2_CH4, TIM5_CH4,<br>TIM9_CH2,<br>USART2_RX,<br>OTG_HS_ULPI_D0,<br>ETH_MII_COL,<br>LCD_B5, EVENTOUT | ADC123_<br>IN3              |
| 27      | 38      | -        | -                       |         | -        | 51      | K6       | $V_{SS}$                                             | S        | -               | -     | -                                                                                                     | -                           |
| -       | -       | M1       | L4                      | 48      | N11      | -       | L5       | BYPASS_<br>REG                                       | ı        | FT              | -     | -                                                                                                     | -                           |
| 28      | 39      | J11      | K4                      | 49      | J8       | 52      | K5       | $V_{DD}$                                             | S        | -               | -     | -                                                                                                     | -                           |
| 29      | 40      | N2       | N4                      | 50      | M10      | 53      | N4       | PA4                                                  | I/O      | ТТа             | (6)   | SPI1_NSS, SPI3_NSS/I2S3_WS, USART2_CK, OTG_HS_SOF, DCMI_HSYNC, LCD_VSYNC, EVENTOUT                    | ADC12_<br>IN4 /DAC_<br>OUT1 |
| 30      | 41      | M3       | P4                      | 51      | M9       | 54      | P4       | PA5                                                  | I/O      | ТТа             | (6)   | TIM2_CH1/TIM2_ETR,<br>TIM8_CH1N,<br>SPI1_SCK,<br>OTG_HS_ULPI_CK,<br>EVENTOUT                          | ADC12_<br>IN5/DAC_<br>OUT2  |
| 31      | 42      | N3       | P3                      | 52      | N10      | 55      | P3       | PA6                                                  | I/O      | FT              | (6)   | TIM1_BKIN, TIM3_CH1, TIM8_BKIN, SPI1_MISO, TIM13_CH1, DCMI_PIXCLK, LCD_G2, EVENTOUT                   | ADC12_<br>IN6               |
| 32      | 43      | K4       | R3                      | 53      | L8       | 56      | R3       | PA7                                                  | I/O      | FT              | (6)   | TIM1_CH1N, TIM3_CH2, TIM8_CH1N, SPI1_MOSI, TIM14_CH1, ETH_MII_RX_DV/ETH_ RMII_CRS_DV, EVENTOUT        | ADC12_<br>IN7               |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  | ımbeı   | •        |         |          |                                                      |          |                 |       |                                                                                |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|--------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                            | Additional<br>functions |
| 33      | 44      | L4       | N5                      | 54      | M8       | 57      | N5       | PC4                                                  | I/O      | FT              | (6)   | ETH_MII_RXD0/ETH_<br>RMII_RXD0,<br>EVENTOUT                                    | ADC12_<br>IN14          |
| 34      | 45      | M4       | P5                      | 55      | N9       | 58      | P5       | PC5                                                  | I/O      | FT              | (6)   | ETH_MII_RXD1/ETH_<br>RMII_RXD1,<br>EVENTOUT                                    | ADC12_<br>IN15          |
| -       | -       | -        | -                       | -       | J7       | 59      | L7       | V <sub>DD</sub>                                      | S        | -               | -     | -                                                                              | -                       |
| -       | ı       | ı        | ı                       | -       | -        | 60      | L6       | VSS                                                  | S        | -               | -     | -                                                                              | -                       |
| 35      | 46      | N4       | R5                      | 56      | N8       | 61      | R5       | PB0                                                  | I/O      | FT              | (6)   | TIM1_CH2N, TIM3_CH3, TIM8_CH2N, LCD_R3, OTG_HS_ULPI_D1, ETH_MII_RXD2, EVENTOUT | ADC12_<br>IN8           |
| 36      | 47      | K5       | R4                      | 57      | K7       | 62      | R4       | PB1                                                  | I/O      | FT              | (6)   | TIM1_CH3N, TIM3_CH4, TIM8_CH3N, LCD_R6, OTG_HS_ULPI_D2, ETH_MII_RXD3, EVENTOUT | ADC12_<br>IN9           |
| 37      | 48      | L5       | M6                      | 58      | L7       | 63      | M5       | PB2-BOOT1<br>(PB2)                                   | I/O      | FT              | -     | EVENTOUT                                                                       | -                       |
| -       | ı       | ı        | ı                       | -       | ı        | 64      | G4       | PI15                                                 | I/O      | FT              | -     | LCD_R0, EVENTOUT                                                               | -                       |
| -       | ı       | ı        | ı                       | -       | 1        | 65      | R6       | PJ0                                                  | I/O      | FT              | -     | LCD_R1, EVENTOUT                                                               | -                       |
| -       | -       | -        | -                       | -       | -        | 66      | R7       | PJ1                                                  | I/O      | FT              | -     | LCD_R2, EVENTOUT                                                               | -                       |
| -       | -       | -        | -                       | -       | -        | 67      | P7       | PJ2                                                  | I/O      | FT              | -     | LCD_R3, EVENTOUT                                                               | -                       |
| -       | -       | -        | -                       | -       | -        | 68      | N8       | PJ3                                                  | I/O      | FT              | -     | LCD_R4, EVENTOUT                                                               | -                       |
| -       | -       | -        | -                       | -       | -        | 69      | M9       | PJ4                                                  | I/O      | FT              | -     | LCD_R5, EVENTOUT                                                               | -                       |
| -       | 49      | M5       | R6                      | 59      | M7       | 70      | P8       | PF11                                                 | I/O      | FT              | -     | SPI5_MOSI,<br>FMC_SDNRAS,<br>DCMI_D12,<br>EVENTOUT                             | -                       |
| -       | 50      | N5       | P6                      | 60      | N7       | 71      | M6       | PF12                                                 | I/O      | FT              | -     | FMC_A6, EVENTOUT                                                               | -                       |
| -       | 51      | G9       | M8                      | 61      | -        | 72      | K7       | $V_{SS}$                                             | S        |                 | -     | -                                                                              | -                       |



Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  | ımbeı   | ٢        |         |          |                                                      |          |                 |       |                                                       |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                   | Additional<br>functions |
| -       | 52      | D10      | N8                      | 62      | -        | 73      | L8       | $V_{DD}$                                             | S        |                 | -     | -                                                     | -                       |
| -       | 53      | M6       | N6                      | 63      | K6       | 74      | N6       | PF13                                                 | I/O      | FT              | -     | FMC_A7, EVENTOUT                                      | -                       |
| -       | 54      | K7       | R7                      | 64      | L6       | 75      | P6       | PF14                                                 | I/O      | FT              | -     | FMC_A8, EVENTOUT                                      | -                       |
| -       | 55      | L7       | P7                      | 65      | M6       | 76      | M8       | PF15                                                 | I/O      | FT              | -     | FMC_A9, EVENTOUT                                      | -                       |
| -       | 56      | N6       | N7                      | 66      | N6       | 77      | N7       | PG0                                                  | I/O      | FT              | -     | FMC_A10, EVENTOUT                                     | -                       |
| -       | 57      | M7       | M7                      | 67      | K5       | 78      | M7       | PG1                                                  | I/O      | FT              | -     | FMC_A11, EVENTOUT                                     | -                       |
| 38      | 58      | N7       | R8                      | 68      | L5       | 79      | R8       | PE7                                                  | I/O      | FT              | 1     | TIM1_ETR, UART7_Rx,<br>FMC_D4, EVENTOUT               | -                       |
| 39      | 59      | J8       | P8                      | 69      | M5       | 80      | N9       | PE8                                                  | I/O      | FT              | 1     | TIM1_CH1N,<br>UART7_Tx, FMC_D5,<br>EVENTOUT           | -                       |
| 40      | 60      | K8       | P9                      | 70      | N5       | 81      | P9       | PE9                                                  | I/O      | FT              | -     | TIM1_CH1, FMC_D6,<br>EVENTOUT                         | -                       |
| -       | 61      | J6       | M9                      | 71      | НЗ       | 82      | K8       | V <sub>SS</sub>                                      | S        |                 | -     | -                                                     | -                       |
| -       | 62      | G10      | N9                      | 72      | J5       | 83      | L9       | $V_{DD}$                                             | S        |                 | -     | -                                                     | -                       |
| 41      | 63      | L8       | R9                      | 73      | J4       | 84      | R9       | PE10                                                 | I/O      | FT              | -     | TIM1_CH2N, FMC_D7,<br>EVENTOUT                        | -                       |
| 42      | 64      | M8       | P10                     | 74      | K4       | 85      | P10      | PE11                                                 | I/O      | FT              | -     | TIM1_CH2, SPI4_NSS,<br>FMC_D8, LCD_G3,<br>EVENTOUT    | -                       |
| 43      | 65      | N8       | R10                     | 75      | L4       | 86      | R10      | PE12                                                 | I/O      | FT              | 1     | TIM1_CH3N,<br>SPI4_SCK, FMC_D9,<br>LCD_B4, EVENTOUT   | -                       |
| 44      | 66      | Н9       | N11                     | 76      | N4       | 87      | R12      | PE13                                                 | I/O      | FT              | 1     | TIM1_CH3,<br>SPI4_MISO, FMC_D10,<br>LCD_DE, EVENTOUT  | -                       |
| 45      | 67      | J9       | P11                     | 77      | M4       | 88      | P11      | PE14                                                 | I/O      | FT              | -     | TIM1_CH4,<br>SPI4_MOSI, FMC_D11,<br>LCD_CLK, EVENTOUT | -                       |
| 46      | 68      | K9       | R11                     | 78      | L3       | 89      | R11      | PE15                                                 | I/O      | FT              | -     | TIM1_BKIN, FMC_D12,<br>LCD_R7, EVENTOUT               | -                       |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  | ımbeı   | -        |         |          |                                                      |          |                 |       | ,                                                                                                               |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                             | Additional<br>functions |
| 47      | 69      | L9       | R12                     | 79      | М3       | 90      | P12      | PB10                                                 | I/O      | FT              | 1     | TIM2_CH3, I2C2_SCL,<br>SPI2_SCK/I2S2_CK,<br>USART3_TX,<br>OTG_HS_ULPI_D3,<br>ETH_MII_RX_ER,<br>LCD_G4, EVENTOUT | -                       |
| 48      | 70      | M9       | R13                     | 80      | N3       | 91      | R13      | PB11                                                 | I/O      | FT              | 1     | TIM2_CH4, I2C2_SDA,                                                                                             | -                       |
| 49      | 71      | N9       | M10                     | 81      | N2       | 92      | L11      | V <sub>CAP_1</sub>                                   | S        | -               | -     | -                                                                                                               | -                       |
| -       | ı       | -        | ı                       | -       | H2       | 93      | K9       | $V_{SS}$                                             | S        | -               | -     | -                                                                                                               | -                       |
| 50      | 72      | F8       | N10                     | 82      | J6       | 94      | L10      | $V_{DD}$                                             | S        | -               | -     | -                                                                                                               | -                       |
| -       | -       | -        | -                       | -       | -        | 95      | M14      | PJ5                                                  | I/O      | -               | -     | LCD_R6, EVENTOUT                                                                                                | -                       |
| 1       | -       | N10      | M11                     | 83      | -        | 96      | P13      | PH6                                                  | I/O      | FT              | -     | I2C2_SMBA, SPI5_SCK, TIM12_CH1, ETH_MII_RXD2, FMC_SDNE1, DCMI_D8, EVENTOUT                                      | -                       |
| -       | -       | M10      | N12                     | 84      | -        | 97      | N13      | PH7                                                  | I/O      | FT              | ı     | I2C3_SCL, SPI5_MISO,<br>ETH_MII_RXD3,<br>FMC_SDCKE1,<br>DCMI_D9, EVENTOUT                                       | -                       |
| -       | -       | L10      | M12                     | 85      | -        | 98      | P14      | PH8                                                  | I/O      | FT              | 1     | I2C3_SDA, FMC_D16,<br>DCMI_HSYNC,<br>LCD_R2, EVENTOUT                                                           | -                       |
| -       | -       | K10      | M13                     | 86      | -        | 99      | N14      | PH9                                                  | I/O      | FT              | 1     | I2C3_SMBA,<br>TIM12_CH2,<br>FMC_D17, DCMI_D0,<br>LCD_R3, EVENTOUT                                               | -                       |
| -       | -       | N11      | L13                     | 87      | -        | 100     | P15      | PH10                                                 | I/O      | FT              | -     | TIM5_CH1, FMC_D18,<br>DCMI_D1, LCD_R4,<br>EVENTOUT                                                              | -                       |



Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  |         |          |         |          |                                                      |          |                 |       | deminitions (continued                                                                                                       | ,                       |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                                          | Additional<br>functions |
| -       | ı       | M11      | L12                     | 88      | -        | 101     | N15      | PH11                                                 | I/O      | FT              | ı     | TIM5_CH2, FMC_D19,<br>DCMI_D2, LCD_R5,<br>EVENTOUT                                                                           | -                       |
| -       | ı       | L11      | K12                     | 89      | 1        | 102     | M15      | PH12                                                 | I/O      | FT              | 1     | TIM5_CH3, FMC_D20,<br>DCMI_D3, LCD_R6,<br>EVENTOUT                                                                           | -                       |
| -       | -       | E7       | H12                     | 90      | -        | -       | K10      | $V_{SS}$                                             | S        | -               | -     | -                                                                                                                            | -                       |
| -       | -       | H8       | J12                     | 91      | -        | 103     | K11      | $V_{DD}$                                             | S        | -               | -     | -                                                                                                                            | -                       |
| 51      | 73      | N12      | P12                     | 92      | M2       | 104     | L13      | PB12                                                 | I/O      | FT              | 1     | TIM1_BKIN, I2C2_SMBA, SPI2_NSS/I2S2_WS, USART3_CK, CAN2_RX, OTG_HS_ULPI_D5, ETH_MII_TXD0/ETH_R MII_TXD0, OTG_HS_ID, EVENTOUT | -                       |
| 52      | 74      | M12      | P13                     | 93      | N1       | 105     | K14      | PB13                                                 | I/O      | FT              | 1     | TIM1_CH1N, SPI2_SCK/I2S2_CK, USART3_CTS, CAN2_TX, OTG_HS_ULPI_D6, ETH_MII_TXD1/ETH_R MII_TXD1, EVENTOUT                      | OTG_HS_<br>VBUS         |
| 53      | 75      | M13      | R14                     | 94      | K3       | 106     | R14      | PB14                                                 | I/O      | FT              | 1     | TIM1_CH2N, TIM8_CH2N, SPI2_MISO, I2S2ext_SD, USART3_RTS, TIM12_CH1, OTG_HS_DM, EVENTOUT                                      | -                       |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  | ımber   | •        |         |          |                                                      |          |                 |       |                                                                                                      |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                  | Additional<br>functions |
| 54      | 76      | L13      | R15                     | 95      | J3       | 107     | R15      | PB15                                                 | I/O      | FT              | -     | RTC_REFIN,<br>TIM1_CH3N,<br>TIM8_CH3N,<br>SPI2_MOSI/I2S2_SD,<br>TIM12_CH2,<br>OTG_HS_DP,<br>EVENTOUT | -                       |
| 55      | 77      | L12      | P15                     | 96      | L2       | 108     | L15      | PD8                                                  | I/O      | FT              | -     | USART3_TX,<br>FMC_D13, EVENTOUT                                                                      | -                       |
| 56      | 78      | K13      | P14                     | 97      | M1       | 109     | L14      | PD9                                                  | I/O      | FT              | -     | USART3_RX,<br>FMC_D14, EVENTOUT                                                                      | -                       |
| 57      | 79      | K11      | N15                     | 98      | H4       | 110     | K15      | PD10                                                 | I/O      | FT              | -     | USART3_CK,<br>FMC_D15, LCD_B3,<br>EVENTOUT                                                           | -                       |
| 58      | 80      | H10      | N14                     | 99      | K2       | 111     | N10      | PD11                                                 | I/O      | FT              | -     | USART3_CTS,<br>FMC_A16, EVENTOUT                                                                     | -                       |
| 59      | 81      | J13      | N13                     | 100     | Н6       | 112     | M10      | PD12                                                 | I/O      | FT              | -     | TIM4_CH1,<br>USART3_RTS,<br>FMC_A17, EVENTOUT                                                        | -                       |
| 60      | 82      | K12      | M15                     | 101     | H5       | 113     | M11      | PD13                                                 | I/O      | FT              | -     | TIM4_CH2, FMC_A18,<br>EVENTOUT                                                                       | -                       |
| -       | 83      | -        | -                       | 102     | -        | 114     | J10      | V <sub>SS</sub>                                      | S        |                 | -     | -                                                                                                    | -                       |
| -       | 84      | F7       | J13                     | 103     | L1       | 115     | J11      | $V_{DD}$                                             | S        |                 | -     | -                                                                                                    | -                       |
| 61      | 85      | H11      | M14                     | 104     | J2       | 116     | L12      | PD14                                                 | I/O      | FT              | -     | TIM4_CH3, FMC_D0,<br>EVENTOUT                                                                        | -                       |
| 62      | 86      | J12      | L14                     | 105     | K1       | 117     | K13      | PD15                                                 | I/O      | FT              | -     | TIM4_CH4, FMC_D1,<br>EVENTOUT                                                                        | -                       |
| -       | -       | -        | -                       | -       | -        | 118     | K12      | PJ6                                                  | I/O      | FT              | -     | LCD_R7, EVENTOUT                                                                                     | -                       |
| -       | -       | 1        | 1                       | -       | 1        | 119     | J12      | PJ7                                                  | I/O      | FT              | -     | LCD_G0, EVENTOUT                                                                                     | -                       |
| -       | -       | -        | -                       | -       | -        | 120     | H12      | PJ8                                                  | I/O      | FT              | -     | LCD_G1, EVENTOUT                                                                                     | -                       |
| -       | -       | -        | -                       | -       | -        | 121     | J13      | PJ9                                                  | I/O      | FT              | -     | LCD_G2, EVENTOUT                                                                                     | -                       |
| -       | -       | -        | -                       | -       | -        | 122     | H13      | PJ10                                                 | I/O      | FT              | -     | LCD_G3, EVENTOUT                                                                                     | -                       |
| -       | -       | -        | -                       | -       | -        | 123     | G12      | PJ11                                                 | I/O      | FT              | -     | LCD_G4, EVENTOUT                                                                                     | -                       |



Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |           | Pin nu                  | ımber   | -        |         |          | •                                                    |          |                 |       |                                                                                               |                         |
|---------|---------|-----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169  | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                           | Additional<br>functions |
| -       | -       | -         | -                       | -       | -        | 124     | H11      | VDD                                                  | I/O      | FT              | -     | -                                                                                             | -                       |
| -       | -       | -         | -                       | -       | -        | 125     | H10      | VSS                                                  | I/O      | FT              | -     | -                                                                                             | -                       |
| -       | -       | -         | -                       | -       | -        | 126     | G13      | PK0                                                  | I/O      | FT              | -     | LCD_G5, EVENTOUT                                                                              | -                       |
| -       | ı       | -         | ı                       | -       | ı        | 127     | F12      | PK1                                                  | I/O      | FT              | -     | LCD_G6, EVENTOUT                                                                              | -                       |
| -       | ı       | -         | i                       | ı       | 1        | 128     | F13      | PK2                                                  | I/O      | FT              | -     | LCD_G7, EVENTOUT                                                                              | -                       |
| -       | 87      | H13       | L15                     | 106     | J1       | 129     | M13      | PG2                                                  | I/O      | FT              | -     | FMC_A12, EVENTOUT                                                                             | -                       |
| 1       | 88      | NC<br>(3) | K15                     | 107     | G3       | 130     | M12      | PG3                                                  | I/O      | FT              | -     | FMC_A13, EVENTOUT                                                                             | -                       |
| -       | 89      | H12       | K14                     | 108     | G5       | 131     | N12      | PG4                                                  | I/O      | FT              | -     | FMC_A14/FMC_BA0,<br>EVENTOUT                                                                  | -                       |
| -       | 90      | G13       | K13                     | 109     | G6       | 132     | N11      | PG5                                                  | I/O      | FT              | -     | FMC_A15/FMC_BA1,<br>EVENTOUT                                                                  | -                       |
| -       | 91      | G11       | J15                     | 110     | G4       | 133     | J15      | PG6                                                  | I/O      | FT              | -     | FMC_INT2, DCMI_D12,<br>LCD_R7, EVENTOUT                                                       | -                       |
| -       | 92      | G12       | J14                     | 111     | H1       | 134     | J14      | PG7                                                  | I/O      | FT              | -     | USART6_CK,<br>FMC_INT3, DCMI_D13,<br>LCD_CLK, EVENTOUT                                        | -                       |
| 1       | 93      | F13       | H14                     | 112     | G2       | 135     | H14      | PG8                                                  | I/O      | FT              | -     | SPI6_NSS,<br>USART6_RTS,<br>ETH_PPS_OUT,<br>FMC_SDCLK,<br>EVENTOUT                            | -                       |
| -       | 94      | J7        | G12                     | 113     | D2       | 136     | G10      | V <sub>SS</sub>                                      | S        |                 | -     | -                                                                                             | -                       |
| -       | 95      | E6        | H13                     | 114     | G1       | 137     | G11      | $V_{DD}$                                             | S        |                 | -     | -                                                                                             | -                       |
| 63      | 96      | F9        | H15                     | 115     | F2       | 138     | H15      | PC6                                                  | I/O      | FT              | -     | TIM3_CH1, TIM8_CH1,<br>I2S2_MCK,<br>USART6_TX,<br>SDIO_D6, DCMI_D0,<br>LCD_HSYNC,<br>EVENTOUT | -                       |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  |         |          |         |          |                                                      |          |                 |       | eminions (commueu                                                                       |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                     | Additional<br>functions |
| 64      | 97      | F10      | G15                     | 116     | F3       | 139     | G15      | PC7                                                  | I/O      | FT              | -     | TIM3_CH2, TIM8_CH2,<br>I2S3_MCK,<br>USART6_RX,<br>SDIO_D7, DCMI_D1,<br>LCD_G6, EVENTOUT | -                       |
| 65      | 98      | F11      | G14                     | 117     | E4       | 140     | G14      | PC8                                                  | I/O      | FT              | -     | TIM3_CH3, TIM8_CH3,<br>USART6_CK,<br>SDIO_D0, DCMI_D2,<br>EVENTOUT                      | -                       |
| 66      | 99      | F12      | F14                     | 118     | E3       | 141     | F14      | PC9                                                  | I/O      | FT              | -     | MCO2, TIM3_CH4,<br>TIM8_CH4, I2C3_SDA,<br>I2S_CKIN, SDIO_D1,<br>DCMI_D3, EVENTOUT       | -                       |
| 67      | 100     | E13      | F15                     | 119     | F1       | 142     | F15      | PA8                                                  | I/O      | FT              | -     | MCO1, TIM1_CH1,<br>I2C3_SCL,<br>USART1_CK,<br>OTG_FS_SOF,<br>LCD_R6, EVENTOUT           | -                       |
| 68      | 101     | E8       | E15                     | 120     | E2       | 143     | E15      | PA9                                                  | I/O      | FT              | -     | TIM1_CH2,<br>I2C3_SMBA,<br>USART1_TX,<br>DCMI_D0, EVENTOUT                              | OTG_FS_<br>VBUS         |
| 69      | 102     | E9       | D15                     | 121     | D5       | 144     | D15      | PA10                                                 | I/O      | FT              | -     | TIM1_CH3,<br>USART1_RX,<br>OTG_FS_ID,<br>DCMI_D1, EVENTOUT                              | -                       |
| 70      | 103     | E10      | C15                     | 122     | D4       | 145     | C15      | PA11                                                 | I/O      | FT              | -     | TIM1_CH4, USART1_CTS, CAN1_RX, LCD_R4, OTG_FS_DM, EVENTOUT                              | -                       |
| 71      | 104     | E11      | B15                     | 123     | E1       | 146     | B15      | PA12                                                 | I/O      | FT              | -     | TIM1_ETR, USART1_RTS, CAN1_TX, LCD_R5, OTG_FS_DP, EVENTOUT                              | -                       |



Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  | ımber   | •        |         |          | -                                                    |          |                 |       |                                                                                          |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                      | Additional<br>functions |
| 72      | 105     | E12      | A15                     | 124     | D3       | 147     | A15      | PA13<br>(JTMS-<br>SWDIO)                             | I/O      | FT              | -     | JTMS-SWDIO,<br>EVENTOUT                                                                  | -                       |
| 73      | 106     | D12      | F13                     | 125     | D1       | 148     | E11      | V <sub>CAP_2</sub>                                   | S        |                 | -     | -                                                                                        | -                       |
| 74      | 107     | J10      | F12                     | 126     | D2       | 149     | F10      | $V_{SS}$                                             | S        |                 | -     | -                                                                                        | -                       |
| 75      | 108     | H4       | G13                     | 127     | C1       | 150     | F11      | $V_{DD}$                                             | S        |                 | -     | -                                                                                        | -                       |
| -       | -       | D13      | E12                     | 128     | -        | 151     | E12      | PH13                                                 | I/O      | FT              | -     | TIM8_CH1N,<br>CAN1_TX, FMC_D21,<br>LCD_G2, EVENTOUT                                      | -                       |
| -       | -       | C13      | E13                     | 129     | -        | 152     | E13      | PH14                                                 | I/O      | FT              | -     | TIM8_CH2N,<br>FMC_D22, DCMI_D4,<br>LCD_G3, EVENTOUT                                      | -                       |
| -       | ı       | C12      | D13                     | 130     | ı        | 153     | D13      | PH15                                                 | I/O      | FT              | 1     | TIM8_CH3N,<br>FMC_D23, DCMI_D11,<br>LCD_G4, EVENTOUT                                     | -                       |
| -       | -       | B13      | E14                     | 131     | -        | 154     | E14      | PI0                                                  | I/O      | FT              | -     | TIM5_CH4,<br>SPI2_NSS/I2S2_WS <sup>(8)</sup> ,<br>FMC_D24, DCMI_D13,<br>LCD_G5, EVENTOUT | -                       |
| -       | 1       | C11      | D14                     | 132     | -        | 155     | D14      | PI1                                                  | I/O      | FT              | -     | SPI2_SCK/I2S2_CK <sup>(8)</sup> ,<br>FMC_D25, DCMI_D8,<br>LCD_G6, EVENTOUT               | -                       |
| -       | -       | B12      | C14                     | 133     | -        | 156     | C14      | PI2                                                  | I/O      | FT              | 1     | TIM8_CH4,<br>SPI2_MISO,<br>I2S2ext_SD,FMC_D26,<br>DCMI_D9, LCD_G7,<br>EVENTOUT           | -                       |
| -       | -       | A12      | C13                     | 134     | -        | 157     | C13      | PI3                                                  | I/O      | FT              | -     | TIM8_ETR,<br>SPI2_MOSI/I2S2_SD,<br>FMC_D27, DCMI_D10,<br>EVENTOUT                        | -                       |
| -       | 1       | D11      | D9                      | 135     | F5       | -       | F9       | $V_{SS}$                                             | S        |                 | -     | -                                                                                        | -                       |
| -       | -       | D3       | C9                      | 136     | A1       | 158     | E10      | $V_{DD}$                                             | S        |                 | -     | -                                                                                        | -                       |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  | ımber   | •        |         |          |                                                      |          |                 |       |                                                                                       |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|---------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                   | Additional<br>functions |
| 76      | 109     | A11      | A14                     | 137     | B1       | 159     | A14      | PA14<br>(JTCK-<br>SWCLK)                             | I/O      | FT              | -     | JTCK-SWCLK/<br>EVENTOUT                                                               | -                       |
| 77      | 110     | B11      | A13                     | 138     | C2       | 160     | A13      | PA15<br>(JTDI)                                       | I/O      | FT              | -     | JTDI,<br>TIM2_CH1/TIM2_ETR,<br>SPI1_NSS,<br>SPI3_NSS/I2S3_WS,<br>EVENTOUT             | -                       |
| 78      | 111     | C10      | B14                     | 139     | A2       | 161     | B14      | PC10                                                 | I/O      | FT              | -     | SPI3_SCK/I2S3_CK,<br>USART3_TX,<br>UART4_TX, SDIO_D2,<br>DCMI_D8, LCD_R2,<br>EVENTOUT | -                       |
| 79      | 112     | B10      | B13                     | 140     | B2       | 162     | B13      | PC11                                                 | I/O      | FT              | -     | I2S3ext_SD,<br>SPI3_MISO,<br>USART3_RX,<br>UART4_RX, SDIO_D3,<br>DCMI_D4, EVENTOUT    | -                       |
| 80      | 113     | A10      | A12                     | 141     | С3       | 163     | A12      | PC12                                                 | I/O      | FT              | -     | SPI3_MOSI/I2S3_SD,<br>USART3_CK,<br>UART5_TX, SDIO_CK,<br>DCMI_D9, EVENTOUT           | -                       |
| 81      | 114     | D9       | B12                     | 142     | В3       | 164     | B12      | PD0                                                  | I/O      | FT              | -     | CAN1_RX, FMC_D2,<br>EVENTOUT                                                          | -                       |
| 82      | 115     | C9       | C12                     | 143     | C4       | 165     | C12      | PD1                                                  | I/O      | FT              | -     | CAN1_TX, FMC_D3,<br>EVENTOUT                                                          | -                       |
| 83      | 116     | В9       | D12                     | 144     | A3       | 166     | D12      | PD2                                                  | I/O      | FT              | 1     | TIM3_ETR, UART5_RX, SDIO_CMD, DCMI_D11, EVENTOUT                                      | -                       |
| 84      | 117     | A9       | D11                     | 145     | B4       | 167     | C11      | PD3                                                  | I/O      | FT              | -     | SPI2_SCK/I2S2_CK,<br>USART2_CTS,<br>FMC_CLK, DCMI_D5,<br>LCD_G7, EVENTOUT             | -                       |



67/241

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |           | Pin nu                  |         |          |         |          |                                                      |          |                 |       | deminitions (continued)                                                                       |                         |
|---------|---------|-----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169  | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                           | Additional<br>functions |
| 85      | 118     | D8        | D10                     | 146     | B5       | 168     | D11      | PD4                                                  | I/O      | FT              | -     | USART2_RTS,<br>FMC_NOE,<br>EVENTOUT                                                           | -                       |
| 86      | 119     | C8        | C11                     | 147     | A4       | 169     | C10      | PD5                                                  | I/O      | FT              | -     | USART2_TX,<br>FMC_NWE,<br>EVENTOUT                                                            | -                       |
| -       | 120     | -         | D8                      | 148     | -        | 170     | F8       | V <sub>SS</sub>                                      | S        |                 | -     | -                                                                                             | -                       |
| -       | 121     | D6        | C8                      | 149     | C5       | 171     | E9       | $V_{DD}$                                             | S        |                 | -     | -                                                                                             | -                       |
| 87      | 122     | В8        | B11                     | 150     | F4       | 172     | B11      | PD6                                                  | I/O      | FT              | 1     | SPI3_MOSI/I2S3_SD,<br>SAI1_SD_A,<br>USART2_RX,<br>FMC_NWAIT,<br>DCMI_D10, LCD_B2,<br>EVENTOUT | -                       |
| 88      | 123     | A8        | A11                     | 151     | A5       | 173     | A11      | PD7                                                  | I/O      | FT              | ı     | USART2_CK,<br>FMC_NE1/FMC_NCE2,<br>EVENTOUT                                                   | -                       |
| -       | -       | ı         | -                       | 1       | ı        | 174     | B10      | PJ12                                                 | I/O      | FT              | -     | LCD_B0, EVENTOUT                                                                              | -                       |
| -       | -       | ı         | -                       | -       | ı        | 175     | В9       | PJ13                                                 | I/O      | FT              | -     | LCD_B1, EVENTOUT                                                                              | -                       |
| -       | -       | -         | -                       | -       | -        | 176     | C9       | PJ14                                                 | I/O      | FT              | -     | LCD_B2, EVENTOUT                                                                              | -                       |
| -       | -       | -         | -                       | -       | -        | 177     | D10      | PJ15                                                 | I/O      | FT              | -     | LCD_B3, EVENTOUT                                                                              | -                       |
| -       | 124     | NC<br>(3) | C10                     | 152     | E5       | 178     | D9       | PG9                                                  | I/O      | FT              | -     | USART6_RX,<br>FMC_NE2/FMC_NCE3,<br>DCMI_VSYNC <sup>(9)</sup> ,<br>EVENTOUT                    | -                       |
| -       | 125     | C7        | B10                     | 153     | C6       | 179     | C8       | PG10                                                 | I/O      | FT              | -     | LCD_G3,<br>FMC_NCE4_1/FMC_N<br>E3, DCMI_D2,<br>LCD_B2, EVENTOUT                               | -                       |
| -       | 126     | В7        | В9                      | 154     | В6       | 180     | B8       | PG11                                                 | I/O      | FT              | 1     | ETH_MII_TX_EN/ETH_<br>RMII_TX_EN,<br>FMC_NCE4_2,<br>DCMI_D3, LCD_B3,<br>EVENTOUT              | -                       |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |           | Pin nu                  | ımber   | •        |         |          |                                                      |          |                 |       |                                                                                  |                         |
|---------|---------|-----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|----------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169  | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                              | Additional<br>functions |
| -       | 127     | A7        | B8                      | 155     | A6       | 181     | C7       | PG12                                                 | I/O      | FT              | 1     | SPI6_MISO,<br>USART6_RTS,<br>LCD_B4, FMC_NE4,<br>LCD_B1, EVENTOUT                | -                       |
| -       | 128     | NC<br>(3) | A8                      | 156     | D6       | 182     | В3       | PG13                                                 | I/O      | FT              | -     | SPI6_SCK, USART6_CTS, ETH_MII_TXD0/ETH_R MII_TXD0, FMC_A24, EVENTOUT             | -                       |
| -       | 129     | NC<br>(3) | A7                      | 157     | F6       | 183     | A4       | PG14                                                 | I/O      | FT              | -     | SPI6_MOSI,<br>USART6_TX,<br>ETH_MII_TXD1/ETH_R<br>MII_TXD1, FMC_A25,<br>EVENTOUT | -                       |
| -       | 130     | D7        | D7                      | 158     | -        | 184     | F7       | V <sub>SS</sub>                                      | S        |                 | -     | -                                                                                | -                       |
| -       | 131     | L6        | C7                      | 159     | E6       | 185     | E8       | $V_{DD}$                                             | S        |                 | -     | -                                                                                | -                       |
| -       | -       | -         | -                       | -       | -        | 186     | D8       | PK3                                                  | I/O      | FT              | -     | LCD_B4, EVENTOUT                                                                 | -                       |
| -       | -       | ı         | ı                       | -       | ı        | 187     | D7       | PK4                                                  | I/O      | FT              | 1     | LCD_B5, EVENTOUT                                                                 | -                       |
| -       | -       | ı         | ı                       | ı       | ı        | 188     | C6       | PK5                                                  | I/O      | FT              | 1     | LCD_B6, EVENTOUT                                                                 | -                       |
| -       | -       | -         | -                       | -       | -        | 189     | C5       | PK6                                                  | I/O      | FT              | -     | LCD_B7, EVENTOUT                                                                 | _                       |
| -       | -       | -         | -                       | -       | -        | 190     | C4       | PK7                                                  | I/O      | FT              | -     | LCD_DE, EVENTOUT                                                                 | -                       |
| -       | 132     | C6        | В7                      | 160     | A7       | 191     | В7       | PG15                                                 | I/O      | FT              | 1     | USART6_CTS,<br>FMC_SDNCAS,<br>DCMI_D13,<br>EVENTOUT                              | -                       |
| 89      | 133     | В6        | A10                     | 161     | В7       | 192     | A10      | PB3<br>(JTDO/TRACE<br>SWO)                           | I/O      | FT              | -     | JTDO/TRACESWO,<br>TIM2_CH2, SPI1_SCK,<br>SPI3_SCK/I2S3_CK,<br>EVENTOUT           | -                       |
| 90      | 134     | A6        | A9                      | 162     | C7       | 193     | A9       | PB4<br>(NJTRST)                                      | I/O      | FT              | -     | NJTRST, TIM3_CH1,<br>SPI1_MISO,<br>SPI3_MISO,<br>I2S3ext_SD,<br>EVENTOUT         | -                       |



Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

|         |         |          | Pin nu                  | ımbeı   | •        |         |          | -                                                    |          |                 |       |                                                                                                                         |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                                     | Additional<br>functions |
| 91      | 135     | D5       | A6                      | 163     | C8       | 194     | A8       | PB5                                                  | I/O      | FT              | -     | TIM3_CH2, I2C1_SMBA, SPI1_MOSI, SPI3_MOSI/I2S3_SD, CAN2_RX, OTG_HS_ULPI_D7, ETH_PPS_OUT, FMC_SDCKE1, DCMI_D10, EVENTOUT | -                       |
| 92      | 136     | C5       | В6                      | 164     | A8       | 195     | В6       | PB6                                                  | I/O      | FT              | -     | TIM4_CH1, I2C1_SCL,<br>USART1_TX,<br>CAN2_TX,<br>FMC_SDNE1,<br>DCMI_D5, EVENTOUT                                        | -                       |
| 93      | 137     | B5       | B5                      | 165     | В8       | 196     | В5       | PB7                                                  | I/O      | FT              | -     | TIM4_CH2, I2C1_SDA,<br>USART1_RX, FMC_NL,<br>DCMI_VSYNC,<br>EVENTOUT                                                    | -                       |
| 94      | 138     | A5       | D6                      | 166     | C9       | 197     | E6       | воото                                                | I        | В               | -     | -                                                                                                                       | V <sub>PP</sub>         |
| 95      | 139     | D4       | A5                      | 167     | A9       | 198     | A7       | PB8                                                  | I/O      | FT              | -     | TIM4_CH3,<br>TIM10_CH1,<br>I2C1_SCL, CAN1_RX,<br>ETH_MII_TXD3,<br>SDIO_D4, DCMI_D6,<br>LCD_B6, EVENTOUT                 | -                       |
| 96      | 140     | C4       | B4                      | 168     | В9       | 199     | B4       | PB9                                                  | I/O      | FT              | -     | TIM4_CH4, TIM11_CH1, I2C1_SDA, SPI2_NSS/I2S2_WS, CAN1_TX, SDIO_D5, DCMI_D7, LCD_B7, EVENTOUT                            | -                       |
| 97      | 141     | B4       | A4                      | 169     | B10      | 200     | A6       | PE0                                                  | I/O      | FT              | -     | TIM4_ETR,<br>UART8_RX,<br>FMC_NBL0, DCMI_D2,<br>EVENTOUT                                                                | -                       |

|         |         |          | Pin nu                  | ımbeı   | •        |         |          |                                                      |          |                 |       |                                                           |                         |
|---------|---------|----------|-------------------------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------|-------------------------|
| LQFP100 | LQFP144 | UFBGA169 | UFBGA176 <sup>(2)</sup> | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                       | Additional<br>functions |
| 98      | 142     | A4       | A3                      | 170     | A10      | 201     | A5       | PE1                                                  | I/O      | FT              | -     | UART8_Tx,<br>FMC_NBL1, DCMI_D3,<br>EVENTOUT               | -                       |
| 99      | -       | F5       | D5                      | -       | ı        | 202     | F6       | $V_{SS}$                                             | S        |                 | -     | -                                                         | -                       |
| -       | 143     | C3       | C6                      | 171     | A11      | 203     | E5       | PDR_ON                                               | S        |                 | -     | -                                                         | -                       |
| 100     | 144     | K6       | C5                      | 172     | D7       | 204     | E7       | $V_{DD}$                                             | S        |                 | -     | -                                                         | -                       |
| -       | -       | В3       | D4                      | 173     | -        | 205     | C3       | PI4                                                  | I/O      | FT              | -     | TIM8_BKIN,<br>FMC_NBL2, DCMI_D5,<br>LCD_B4, EVENTOUT      | -                       |
| -       | ı       | А3       | C4                      | 174     | ı        | 206     | D3       | PI5                                                  | I/O      | FT              | ı     | TIM8_CH1,<br>FMC_NBL3,<br>DCMI_VSYNC,<br>LCD_B5, EVENTOUT | -                       |
| -       | -       | A2       | C3                      | 175     | ı        | 207     | D6       | Pl6                                                  | I/O      | FT              | -     | TIM8_CH2, FMC_D28,<br>DCMI_D6, LCD_B6,<br>EVENTOUT        | -                       |
| -       | -       | B1       | C2                      | 176     | -        | 208     | D4       | PI7                                                  | I/O      | FT              | -     | TIM8_CH3, FMC_D29,<br>DCMI_D7, LCD_B7,<br>EVENTOUT        | -                       |

Table 10. STM32F437xx and STM32F439xx pin and ball definitions (continued)

- 1. Function availability depends on the chosen device.
- 2. On the UFBGA176 package, the balls F6, F7, F8, F9, F10, G6, G7, G8, G9, G10, H6, H7, H8, H9, H10, J6, J7, J8, J9, J10, K6, K7, K8, K9, and K10 are connected to VSS. Their purpose is heat dissipation and package mechanical stability
- 3. NC (not-connected) pins are not bonded. They must be configured by software to output push-pull and forced to 0 in the output data register to avoid extra current consumption in low power modes.
- PC13, PC14, PC15 and PI8 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 and PI8 in output mode is limited:

   The speed should not exceed 2 MHz with a maximum load of 30 pF.

  - These I/Os must not be used as a current source (e.g. to drive an LED).
- 5. Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). For details on how to manage these I/Os, refer to the RTC register description sections in the STM32F4xx reference manual, available from the STMicroelectronics website:
- 6. FT = 5 V tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1).
- 7. If the device is delivered in an WLCSP143, UFBGA169, UFBGA176, LQFP176 or TFBGA216 package, and the BYPASS\_REG pin is set to  $V_{DD}$  (Regulator OFF/internal reset ON mode), then PA0 is used as an internal Reset (active low).
- 8. PI0 and PI1 cannot be used for I2S2 full-duplex mode.
- 9. The DCMI\_VSYNC alternate function on PG9 is only available on silicon revision 3.



DS9484 Rev 12 71/241