

## AN1200.24

Recommended SX1276 Settings for LoRaWAN Network Operation

## AN1200.24 SEMTECH SX1276 Settings for LoRaWAN



### **Table of Content**

| 1 | Int   | rodi | uction                                  | 3   |
|---|-------|------|-----------------------------------------|-----|
| 2 | Up]   | link | Transmissions                           | 3   |
| : | 2.1   | LoRa | a Mode                                  | 3   |
| : | 2.2   | GFSI | K Mode                                  | 4   |
| 3 | Do    | wnl  | ink Reception Slots Following an Uplink | 5   |
|   |       |      | A Mode                                  |     |
|   | 3.1.3 | 1    | Register Settings                       | 6   |
|   | 3.1.2 | 2    | RX Window Precise Timing                | 6   |
| 3 | 3.2   | GFSI | K Mode                                  | 12  |
|   | 3.2.2 | 1    | Register Settings                       | 12  |
|   | 3.2.2 | 2    | RX Window Precise Timing in GFSK Mode   | 14  |
| 4 | Rai   | ndo  | m Number Generation for Cryptography    | .15 |



#### Introduction 1

This application note presents the recommended setup of the SX1276 radio transceiver operating in a LoRaWAN network.

### **Uplink Transmissions**

#### 2.1 LoRa Mode

Uplink transmissions can use the following LoRa settings:

- 1. LoRa modulation with 125 kHz bandwidth, SF7 to SF12.
- 2. LoRa modulation with 250 kHz bandwidth, SF7 only. Corresponding to the high speed channel

The following radio settings should be used:

| SX1276 Register (address) | Register bit field (bit #) | Values           | Note                                              |
|---------------------------|----------------------------|------------------|---------------------------------------------------|
| RegOpMode (0x01)          | LongRangeMode[7]           | <b>'1'</b>       | LoRa mode enabled                                 |
|                           | Mode[2:0]                  | '011'            | Tx mode                                           |
| RegPaRamp (0x0A)          | PaRamp[3:0]                | '1000'           | 50 us PA Ramp-up time                             |
| RegModemConfig1 (0x1D)    | Bw[7:4]                    | '0111' or '1000' | '0111' for 125kHz modulation Bandwidth            |
|                           |                            |                  | '1000' for 250kHz modulation Bandwidth            |
|                           | CodingRate[3:1]            | '001'            | 4/5 error coding rate                             |
|                           | ImplicitHeaderModeOn[0]    | '0'              | Packets have up-front header                      |
| RegModemConfig2 (0x1E)    | SpreadingFactor[7:4]       | '0111' to '1100' | with 125kHz bandwidth :<br>'0111' (SF7) = 6kbit/s |
|                           |                            |                  | '1100' (SF12) = 300 bit/s                         |
|                           |                            |                  | (only SF7 is supported with 250kHz BW)            |
|                           | RxPayloadCrcOn[2]          | <b>'1'</b>       | CRC enable                                        |
| RegModemConfig3 (0x26)    | LowDataRateOptimize[0]     | '0' or '1'       | '0' when Spreading Factor is <= 10                |
|                           |                            |                  | '1' when Spreading Factor is >= 11                |
| RegSyncWord (0x39)        | LoRa sync word             | 0x34             | Set sync word for LoRaWAN networks                |
|                           |                            |                  | (default is 0x12 for other networks)              |
| ReginvertiQ (0x33)        | IQ inversion bits          | 0x27             | This is the default value                         |
| RegInvertIQ2 (0x3B)       | IQ inversion bits          | 0x1d             | This is the default value                         |

All registers not explicitly mentioned can stay with their default value.

# EMTECH SX1276 Settings for LoRaWAN

#### 2.2 GFSK Mode

The LoRaWAN specification defines a high speed uplink channel using 50kbit/s GFSK modulation. The following radio settings should be used (all settings omitted should be left to their default value)

#### **General and Transmitter settings**

- Modulation = FSK
- Fdev = +/-25kHz (modulation index = 1)
- Bit rate setting = 50kbit/s
- Gaussian filter ON
- Filter setting: BT=0.5
- Output Power setting: hardware dependent
- PA selection: hardware dependent

| SX1276 Register (address) | Register bit field (bit #) | Values       | Note                                |
|---------------------------|----------------------------|--------------|-------------------------------------|
| RegOpMode (0x01)          | LongRangeMode[7]           | '0'          | FSK/OOK mode enable                 |
|                           | ModulationType[6:5]        | '00'         | FSK Modulation scheme               |
|                           | Mode[2:0]                  | <b>'011'</b> | Tx mode                             |
| RegPaRamp (0x0A)          | ModulationShaping[6:5]     | '10'         | Gaussian filter BT = 0.5            |
| RegBitrateMsb (0x02)      | BitRate[15:8]              | 0x02         | BitRate set to 50kbps               |
| RegBitrateLsb (0x03)      | BitRate[7:0]               | 0x80         |                                     |
| RegFdevMsb (0x04)         | Fdev[13:8]                 | 0x01         | Frequency deviation set to +/-25kHz |
| RegFdevLsb (0x05)         | Fdev[7:0]                  | 0x99         |                                     |

#### Frame and Packet Handler settings



**Figure 1: Packet Handler Format** 

- Packet Mode: this mode inserts a PHY header to support variable payload length
- Preamble Length = 5 bytes
- Sync Word= 3 bytes: 0xC194C1
- Variable Length frame format
- DC-free data encoding = Whitening
- CrcOn=1, CrcAutoclearOn=1





| SX1276 Register (address) | Register bit field (bit #) | Values     | Note                                   |  |
|---------------------------|----------------------------|------------|----------------------------------------|--|
| RegPreambleMsb (0x25)     | PreambleSize[15:8]         | 0x00       | 5 Bytes of preamble for each packet    |  |
| RegPreambleLsb (0x26)     | PreambleSize[7:0]          | 0x05       |                                        |  |
| RegSyncConfig (0x27)      | AutoRestartRxMode[7:6]     | '00'       | AutoRestart OFF                        |  |
|                           | PreamblePolarity[5]        | '0'        | Preamble 0xAA                          |  |
|                           | SyncOn[4]                  | <b>'1'</b> | Sync Address enable                    |  |
|                           | SyncSize[2:0]              | '002'      | 3 Bytes of Sync Word                   |  |
| RegPacketConfig1 (0x30)   | PacketFormat[7]            | <b>'1'</b> | Variable length packets                |  |
|                           | DcFree[6:5]                | '10'       | Whitening encoding enable              |  |
|                           | CrcOn[4]                   | <b>'1'</b> | Enable CRC calculation                 |  |
|                           | CrcAutoClearOff[3]         | '0'        | Clear FIFO when CRC check fails        |  |
|                           | AddressFiltering[2:1]      | '00'       | No address filtering                   |  |
|                           | CrcWhiteningType[0]        | '0'        | CCITT CRC and Whitening implementation |  |
| RegPacketConfig2 (0x31)   | DataMode[6]                | <b>'1'</b> | Packet Mode                            |  |
| RegSyncValue1 (0x28)      | SyncValue[63:56]           | 0xC1       | Sync Address is 0xC194C1               |  |
| RegSyncValue2 (0x29)      | SyncValue[55:48]           | 0x94       |                                        |  |
| RegSyncValue2 (0x2A)      | SyncValue[47:40]           | 0xC1       |                                        |  |

### 3 Downlink Reception Slots Following an Uplink

A LoRaWAN node opens two reception slots for potential downlink communications after each uplink transmissions. The delay between the end of a transmission (signaled by the TxDone IRQ) and the beginning of the reception slot is constant and defined extremely precisely to minimize the reception current overhead on the end-point side. Most of the time this reception slot will not be used by the gateways, id no frame will be received. Therefore, to minimize the current consumption the radio is programmed to listen to the channel for the minimum time required to detect with certainty the presence or absence of a preamble. In the absence of a preamble, the radio goes back to stand-by mode.



#### 3.1 LORA Mode

#### 3.1.1 Register Settings

In LoRa mode this is achieved simply by using the Receive Single mode.

| SX1276 Register (address)  | Register bit field (bit #) | Values           | Note                                                                                                                                                                                                            |
|----------------------------|----------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RegOpMode (0x01)           | LongRangeMode[7]           | <b>'1'</b>       | LoRa mode enable                                                                                                                                                                                                |
|                            | Mode[2:0]                  | '110'            | Receive Single mode                                                                                                                                                                                             |
| RegLna (0x0C)              | LnaGain[7:5]               | '001'            | LNA gain set to the maximum value                                                                                                                                                                               |
|                            | LnaBoostHf[1:0]            | '11'             | LNA Boost enable                                                                                                                                                                                                |
| RegModemConfig1 (0x1D)     | Bw[7:4] CodingRate[3:1]    | '0111' or '1000' | '0111' for 125kHz modulation Bandwidth<br>'1000' for 250kHz modulation Bandwidth<br>4/5 error coding rate                                                                                                       |
|                            | ImplicitHeaderModeOn[0]    | <b>'</b> 0'      | Packets have up-front header                                                                                                                                                                                    |
| RegModemConfig2 (0x1E)     | SpreadingFactor[7:4]       | '0111' to '1100' | with 125kHz bandwidth: '0111' (SF7) = 6kbit/s '1100' (SF12) = 300 bit/s (only SF7 is supported with 250kHz BW)                                                                                                  |
|                            | RxPayloadCrcOn[2]          | '1'              | CRC enable                                                                                                                                                                                                      |
|                            | SymbTimeout[1:0]           | '00'             |                                                                                                                                                                                                                 |
| RegSymbTimeoutLsb (0x1F)   | SymbTimeout[7:0]           | 0x05 or 0x08     | 0x05 when Spreading Factor is >= 10<br>0x08 when Spreading Factor is <= 9<br>Length of the receiver window in<br>symbols. If no preamble is detected<br>during this time, the receiver goes back<br>to stand-by |
| RegModemConfig3 (0x26)     | LowDataRateOptimize[3]     | '0' or '1'       | '0' when Spreading Factor is <= 10                                                                                                                                                                              |
|                            |                            |                  | '1' when Spreading Factor is >= 11                                                                                                                                                                              |
|                            | AgcAutoOn[2]               | <b>'1'</b>       | LNA gain set by internal AGC loop                                                                                                                                                                               |
| RegMaxPayloadLength (0x23) | PayloadMaxLength[7:0]      | 0x40             | Sets the maximum possible downlink                                                                                                                                                                              |
|                            |                            |                  | payload size to 64 bytes. Packets with<br>payload greater than this threshold will<br>not be demodulated, receiver will<br>immediately go back to "stand-by" low<br>power mode                                  |
| RegSyncWord (0x39)         | LoRa sync word             | 0x34             | Set sync word for LoRaWAN networks (default is 0x12 for other networks)                                                                                                                                         |
| RegInvertIQ (0x33)         | IQ inversion bits          | 0x67             | Optimised for inverted IQ                                                                                                                                                                                       |
| RegInvertIQ2 (0x3B)        | IQ invertion bits          | 0x19             | Optimised for inverted IQ                                                                                                                                                                                       |
| Test36 (0x36)              | See SX1276 errata note     | 0x02             | 500kHz Rx optimization                                                                                                                                                                                          |
| Test3a (0x3a)              | See SX1276 errata note     | 0x64             | 500kHz Rx optimization                                                                                                                                                                                          |

#### 3.1.2 RX Window Precise Timing

This paragraph explains the optimal RX start-up time and RX slot duration for the given timing precision reachable by the end-device.





The downlink preamble transmitted by the gateways contains 8 symbols. The receiver requires 5 symbols to detect the preamble and synchronize. Therefore there must be a 5 symbols overlap between the receive window and the transmitted preamble.

The gateway always initiates the transmission of the preamble 1 sec +/- 20uSec after the end of the uplink. Therefore the beginning of the downlink preamble can be considered as a perfectly precise reference for the rest of this calculation.

#### Notation:

BW Signal modulation bandwidth in Hz SF LORA spreading factor: 7 to 12 Duration of a LORA symbol =  $\frac{2^{SF}}{BW}$  sec Tsymb RXwindow Length of the receive window RXoffset Offset in sec between the optimal receiver turn-on time and the actual start of the gateway transmission Maximum timing error of the receiver. The receiver will turn-on in a RXerror [-RXerror: +Rxerror] sec interval around RXoffset T\_RX\_early Earliest time at which the receiver can start and synchronize on the downlink preamble T RX late Latest time at which the receiver can start and synchronize on the downlink preamble

Those variables are illustrated in the following diagram:





Figure 2: Typical Rx Window Timing

The following diagram illustrates the positioning of the earliest and latest possible receive windows to achieve 5 overlapping symbols with the downlink preamble:



Figure 3: Worst Case Rx Window Timings

From this diagram the following equation can be deduced:

- T\_RX\_late = 3 x Tsymb
- T\_RX\_early = 5 x Tsymb RXwindow

Additionnaly the difference between t\_RX\_late and T\_RX\_early corresponds to the maximum timing error range of the receiver therefore:

• T\_RX\_late - T\_RX\_early = 2 x RXerror

To allow this maximum timing error range the receiver should be programmed to ideally turn-on at the mid-point between T\_RX\_late and T\_RX\_early, therefore:

RXoffset = (T\_RX\_late + T\_RX\_early)/2

So assuming the RXerror parameter is set (RXerror is a direct consequence of a given design, it depends on the oscillator precision, temperature drift, ...)

We can deduce:

- RXwindow = 2 x Tsymb + 2 x RXerror
- RXoffset = 4 x Tsymb Rxwindow/2

Because the minimum RXwindow must be at least 5 symbols long, the system always tolerates at least an RXerror of at least 1.5 x Tsymb



#### Numerical application:

#### The sensor can achieve a +/- 1.5mSec timing drift after a 1sec sleep period and is using SF7/125kHz

At SF7/125kHz Tsymb = 1mSec

So we set RXerror = 1.5mSec

We deduce RXwindow = 2 x Tsymb + 2 x RXerror

= 2 x 128 / 125e3 + 3e-3 = 5mSec

The RXwindow is expressed in symbol unit in the SX1276 transceiver, at SF7 a symbol is 1mSec long therefore the RWwindow corresponds to 5 symbols.

The sensor will programmed to start with RXoffset

= 4 x Tsymb – RXwindow/2

= 4e-3 - 2.5e-3 = 1.5e3.

Without timing error, the receiver should turn on exactly 1.5mSec after the beginning of the downlink preamble.

#### The sensor can achieve a +/- 20mSec timing drift after a 1sec sleep period and is using SF7/125kHz

 $RXwindow = 2 \times Tsymb + 2 \times RXerror = 42 \text{mSec}$ , this is larger than 5 symbols, therefore we set RXwindow to the immediatemy greater or equal length which is an integer multiple of Tsymb

• RXwindow = 42 x Tsymb = 42mSec

#### Then:

RXoffset = 4 x Tsymb – RXwindow/2 = -17mSec

The receiver should be programmed to start 17mSec before the start of the downlink preamble

#### The same sensor but now using SF10/125kHz instead of SF7

At SF10/125kHz Tsymb = 8.2mSec

RXwindow =  $2 \times Tsymb + 2 \times RXerror = 56.4 \text{mSec}$ , this is larger than 5 symbols, therefore we set RXwindow to the immediately greater or equal length which is an integer multiple of Tsymb

• RXwindow = 7 x Tsymb = 57.4mSec

#### Then:

• RXoffset = 4 x Tsymb – RXwindow/2 = 4.1mSec

The receiver should be programmed to start 4.1mSec after the start of the downlink preamble





The following tables give a few numerical examples for various SF / BW/ timing error sets:

Rxerror +/- 1.5 mSec BW 125 kHz

|    | Tsymb  | RXoffset | RX wi | ndow  |
|----|--------|----------|-------|-------|
| SF | (mSec) | (mSec)   | Symb  | mSec  |
| 7  | 1.0    | 1.5      | 5.0   | 5.1   |
| 8  | 2.0    | 3.1      | 5.0   | 10.2  |
| 9  | 4.1    | 6.1      | 5.0   | 20.5  |
| 10 | 8.2    | 12.3     | 5.0   | 41.0  |
| 11 | 16.4   | 24.6     | 5.0   | 81.9  |
| 12 | 32.8   | 49.2     | 5.0   | 163.8 |

Rxerror +/- 20 mSec BW 250 kHz

|    | Tsymb  | RXoffset | RX wi | ndow |
|----|--------|----------|-------|------|
| SF | (mSec) | (mSec)   | Symb  | mSec |
| 7  | 0.5    | -18.7    | 81.0  | 41.5 |
| 8  | 1.0    | -17.4    | 42.0  | 43.0 |
| 9  | 2.0    | -14.3    | 22.0  | 45.1 |
| 10 | 4.1    | -8.2     | 12.0  | 49.2 |
| 11 | 8.2    | 4.1      | 7.0   | 57.3 |
| 12 | 16.4   | 24.6     | 5.0   | 81.9 |

Rxerror +/- 20 mSec BW 250 kHz

|    | Tsymb  | RXoffset | RX wi | ndow |
|----|--------|----------|-------|------|
| SF | (mSec) | (mSec)   | Symb  | mSec |
| 7  | 0.5    | -18.7    | 81.0  | 41.5 |
| 8  | 1.0    | -17.4    | 42.0  | 43.0 |
| 9  | 2.0    | -14.3    | 22.0  | 45.1 |
| 10 | 4.1    | -8.2     | 12.0  | 49.2 |
| 11 | 8.2    | 4.1      | 7.0   | 57.3 |
| 12 | 16.4   | 24.6     | 5.0   | 81.9 |



#### 3.2 GFSK Mode

#### 3.2.1 Register Settings

#### Receiver-specific settings

- RxBw=50kHz // single side Carson BW=50kHz
- AfcBw=83.3kHz // assuming +/-30ppm of LO misalignment at 869.525 MHz
- AgcAuto=On
- Preamble Detection On, over 2 Bytes, Number of samples in error = 10
- AfcAutoOn
- AfcAutoClearOn
- RxTrigger=Preamble
- LnaBoost=On

| SX1276 Register (address) | Register bit field (bit #) | Values      | Note                                    |
|---------------------------|----------------------------|-------------|-----------------------------------------|
| RegLna (0x0C)             | LnaGain[7:5]               | '001'       | LNA gain set to the highest gain        |
|                           | LnaBoostHf[1:0]            | <b>'11'</b> | LNA Boost enable                        |
| RegRxConfig (0x0D)        | RestartRxOnCollision[7]    | ′0′         | No restart on collision                 |
|                           | RestartRxWithoutPllLock[6] | <b>'</b> 0' |                                         |
|                           | RestartRxWithPllLock[5]    | '0'         |                                         |
|                           | AfcAutoOn[4]               | <b>'1'</b>  | Corrects frequency offset               |
|                           | AgcAutoOn[3]               | <b>'1'</b>  | Automatic gain control                  |
|                           | RxTrigger[2:0]             | '110'       | Trigs on preamble only                  |
| RegRxBw (0x12)            | RxBwMant[4:3]              | '01'        | Receiver Bandwidth =50kHz SSB           |
|                           | RxBwExp[2:0]               | '011'       |                                         |
| RegAfcBw (0x13)           | RxBwMantAfc[4:3]           | '10'        | Receiver Bandwidth =83.3kHz SSB for AFC |
|                           | RxBwExpAfc[2:0]            | '010'       |                                         |
| RegPreambleDetect (0x1F)  | PreambleDetectorOn[7]      | <b>'1'</b>  | Preamble detector enable                |
|                           | PreambleDetectorSize[6:5]  | '01'        | Preamble detection over 2 bytes         |
|                           | PreambleDetectorTol[4:0]   | '01010'     | 10 chip errors tolerated over detection |
| RegSyncConfig (0x27)      | AutoRestartRxMode[7:6]     | '00'        | AutoRestart OFF                         |
|                           | PreamblePolarity[5]        | '0'         | Preamble 0xAA                           |
|                           | SyncOn[4]                  | <b>'1'</b>  | Sync Address enable                     |
|                           | FifoFillCondition[3]       | <b>'</b> 0' | Fill FIFO when Sync Address is detected |
|                           | SyncSize[2:0]              | '002'       | 3 Bytes of Sync Word                    |
| RegPacketConfig1 (0x30)   | PacketFormat[7]            | <b>'1'</b>  | Variable length packets                 |
|                           | DcFree[6:5]                | '10'        | Whitening encoding enable               |
|                           | CrcOn[4]                   | <b>'1'</b>  | Enable CRC calculation                  |
|                           | CrcAutoClearOff[3]         | <b>'1'</b>  | PayloadReady IRQ will always be         |
|                           |                            |             | generated at the end of the frame, CRC  |
|                           |                            |             | must be checked through dedicated flag  |
|                           | AddressFiltering[2:1]      | '00'        | No address filtering                    |
|                           | CrcWhiteningType[0]        | <b>'0'</b>  | CCITT CRC and Whitening implementation  |
| RegPacketConfig2 (0x31)   | DataMode[6]                | <b>'1'</b>  | Packet Mode                             |
| RegSyncValue1 (0x28)      | SyncValue[63:56]           | 0xC1        | Sync Address is 0xC194C1                |
| RegSyncValue2 (0x29)      | SyncValue[55:48]           | 0x94        |                                         |
| RegSyncValue2 (0x2A)      | SyncValue[47:40]           | 0xC1        |                                         |

# EMTECH SX1276 Settings for LoRaWAN

Expected performance: @ BER=0.1% = -109dBm (confirmed with PER on a short packet)

#### **Operation Flowchart for Receiver**

The following flowchart shows how the receiver should be operated for each reception slot in GFSK mode.



Figure 4: FSK Rx Operation Flowchart

### AN1200.24



## SX1276 Settings for LoRaWAN

DownlinkPresent timeout: timer started when the device is set to Rx mode. Sized to only leave the receiver open for a short amount of time when the downlink command is expected. It is meant to capture 5 bytes of Preamble + 2 Bytes of Sync Word + margin, so should be set to 1.3ms.

The "SyncAddress" interupt can be mapped to the DIO2 line of the SX1276 or can alternatively be polled through the SPI interface.

The "PayloadReady" interrupt can be mapped to the DIOO line of the SX1276, or polled through the SPI interface.

#### 3.2.2 RX Window Precise Timing in GFSK Mode

We note FSKbitrate the bit rate of the GFSK modulation in bit per sec

The GFSK frame preamble is 8 bytes long (5 bytes preamble + 3 bytes sync word), therefore the RX window and the beginning of the TX preamble must overlap on 8\*8/FSKbitrate sec

The LoRaWAN v3 only supports a single GFSK bit rate = 50kbits/sec

Therefore the overlap must be equal or greater than 1.3mSec

So using the same notation than in the LORA section we have:

- T RX late = 0
- T\_RX\_early = 1.3mSec RXwindow

Similarly we can deduce that for 50kbit/sec GFSK the minimal RXwindow is:

RXwindow = 1.3mSec + 2 x RXerror

and

RXoffset = – Rxwindow/2





#### 4 Random Number Generation for Cryptography

The LoRaWAN MAC software layer requires the generation of truly random numbers for cryptography purposes. This can be achieved using the naturally random noise of the radio channel. The recommended way to generate a random binary number is the following:

#### Radio receiver settings:

| SX1276 Register (address) | Register bit field (bit #) | Values | Note                                   |
|---------------------------|----------------------------|--------|----------------------------------------|
| RegOpMode (0x01)          | LongRangeMode[7]           | '1'    | LoRa mode enable                       |
|                           | Mode[2:0]                  | '101'  | Receive Continuous mode                |
| RegModemConfig1 (0x1D)    | Bw[7:4]                    | '0111' | '0111' for 125kHz modulation Bandwidth |
|                           |                            |        |                                        |
|                           | CodingRate[3:1]            | '001'  | 4/5 error coding rate                  |
|                           | ImplicitHeaderModeOn[0]    | '0'    | Packets have up-front header           |
| RegModemConfig2 (0x1E)    | SpreadingFactor[7:4]       | '0111' | '0111' (SF7) = 6kbit/s                 |

To generate an N bit random number, perform N read operation of the register RegRssiWideband (address 0x2c) and use the LSB of the fetched value. The value from RegRssiWideband is derived from a wideband (4MHz) signal strength at the receiver input and the LSB of this value constantly and randomly changes.

The RegRssiValue register (at address 0x1b) should not be used for random number generation. It has been experimentally measured that if a constant CW input power is applied at the receiver input inside the current receiver channel the LSB of the RegRssiValue register may be constant or strongly biased.

# AN1200.24 SX1276 Settings for LoRaWAN



#### © Semtech 2015

All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

#### **Contact Information**

Semtech Corporation
Wireless Sensing and Timing Products Division
200 Flynn Road, Camarillo, CA 93012
Phone: (805) 498-2111 Fax: (805) 498-3804

E-mail: <u>support rf na@semtech.com</u> Internet: http://www.semtech.com

