

Sharif University of Technology
Department of Computer Engineering

# Digital System Design Logic Synthesis with Verilog HDL

Siavash Bayat-Sarmadi

#### Outline

- What is logic synthesis?
- Synthesizable constructs
- Non-synthesizable constructs
- Cares must be taken
  - Combinational
  - Sequential
  - Dataflow
  - Structural
  - Behavioral
- Synthesis tools

## What is Logic Synthesis? (1)

- High-level description to gate-level representation
  - given a standard cell library
    - nand, nor, mux, adder and etc.
    - Usu. known by transistor size (e.g. 0.18u)
  - and certain design constraints
    - Timing
    - Area
    - Power

# What is Logic Synthesis? (2)





# Design Flow Progress



### Causes for Synthesis Error

- Using non-synthesizable constructs
- Bad coding of synthesizable constructs
  - Flip-flop with both posedge and negedge in sensitivity list
  - Driving a reg variable from more than one always block
  - ■Comparing with z and x
  - Tri-state
    - Limit design to two states: 0 and 1
    - Use tri-state only at chip IO pads level

# Constructs Not Supported in Synthesis (1)

| <b>Construct Type</b> | Notes                                                     |
|-----------------------|-----------------------------------------------------------|
| Initial               | Used only in test benches.                                |
| Events                | Events make more sense for syncing test bench components. |
| Real                  | Real data type not supported.                             |
| Time                  | Time data type not supported.                             |
| Force and Release     | Force and release of data types not supported.            |

# Constructs Not Supported in Synthesis (2)

| <b>Construct Type</b> | Notes                                                                                              |
|-----------------------|----------------------------------------------------------------------------------------------------|
| Assign and Deassign   | assign and deassign of reg data types is not supported. But assign on wire data type is supported. |
| Fork Join             | Use nonblocking assignments to get same effect.                                                    |
| Primitives and Table  | Only gate level primitives are supported. UDP and tables are not supported.                        |

# Example of Non-Synthesizable Verilog Construct (1)

#### Initial Statement

```
module synthesis initial(clk,q,d);
input clk,d;
output q;
reg q;
  initial
  begin
     q <= 0;
  end
  always @ (posedge clk)
  begin
    q <= d;
  end
endmodule
```

# Example of Non-Synthesizable Verilog Construct (2)

#### Delays



Just suits to simulation

After synthesis delays are eliminated

# Example of Non-Synthesizable Verilog Construct (3)

Comparison to x and z are always ignored

```
module synthesis compare xz (a,b);
output a;
input b;
reg a;
always @ (b)
begin
     if ((b == 1'bz) | (b == 1'bx))
          a = 1;
     else
          a = 0;
end
endmodule
```

#### Constructs Supported in Synthesis (1)

| Construct<br>Type     | <b>Keyword Description</b> | Notes                          |
|-----------------------|----------------------------|--------------------------------|
| ports                 | input, inout, output       | Use inout only at IO level.    |
| parameters            | parameter                  | This makes design more generic |
| module<br>definition  | module                     |                                |
| signals and variables | wire, reg                  | Vectors are allowed            |

#### Constructs Supported in Synthesis (2)

| Construct<br>Type    | <b>Keyword Description</b>                  | Notes                                                      |
|----------------------|---------------------------------------------|------------------------------------------------------------|
| instantiatio<br>n    | module instances / primitive gate instances | E.g.: nand (out,a,b),<br>bad idea to code<br>RTL this way. |
| function and tasks   | function , task                             | Timing constructs ignored                                  |
| procedural           | always, if, else, case, casex, casez        | initial is not supported                                   |
| procedural<br>blocks | begin, end, named<br>blocks, disable        | Disabling of named blocks allowed                          |

#### Constructs Supported in Synthesis (2)

| Construct<br>Type | Keyword<br>Description | Notes                                                             |
|-------------------|------------------------|-------------------------------------------------------------------|
| data flow         | Assign                 | Delay information is ignored                                      |
| named<br>Blocks   | Disable                | Disabling of named block supported.                               |
| loops             | for, while, forever    | forever loops must<br>contain @(posedge clk)<br>or @(negedge clk) |

# Operators and Their Effect (1)

| <b>Symbol</b> | <b>Operation Performed</b> | Notes       |
|---------------|----------------------------|-------------|
| *             | N/III+iphy                 | Not         |
|               | Multiply                   | Recommended |
| ,             | Division                   | Not         |
| <i>I</i>      | DIVISION                   | Recommended |
| +             | Add                        | Allowed     |
| _             | Subtract                   | Allowed     |
| %             | Modulus                    | Not         |
| /0            |                            | Recommended |
| +             | Unary plus                 | Allowed     |
| _             | Unary minus                | Allowed     |

# Operators and Their Effect (2)

| Symbol | <b>Operation Performed</b> | Notes   |
|--------|----------------------------|---------|
| !      | Logical negation           | Allowed |
| &&     | Logical AND                | Allowed |
|        | Logical OR                 | Allowed |
| <      | Greater than               | Allowed |
| >      | Less than                  | Allowed |
| =<     | Greater than or equal      | Allowed |
| =>     | Less than or equal         | Allowed |
| ==     | Equality                   | Allowed |
| =!     | inequality                 | Allowed |

# Operators and Their Effect (3)

| Symbol | <b>Operation Performed</b> | Notes   |
|--------|----------------------------|---------|
| &      | Bitwise AND                | Allowed |
| &~     | Bitwise NAND               | Allowed |
|        | Bitwise OR                 | Allowed |
| ~      | Bitwise NOR                | Allowed |
| ٨      | Bitwise XOR                | Allowed |
| ^~ ~^  | Bitwise XNOR               | Allowed |
| <<     | Right shift                | Allowed |
| >>     | Left shift                 | Allowed |
| {}     | Concatenation              | Allowed |
| ?      | conditional                | Allowed |

### Verilog Abstraction Layers

- Gate Level
  - All Synthesizable
- Dataflow Models
  - Most expressions synthesizable
  - Exceptions: \*, / , %, ===, !==
- Behavioral Models
  - ■initials are ignored
  - □always: care must be taken
  - Control statements are allowed

## Combinational Circuit Modeling (1)

- Using
  - assign
  - always
- always @(list of all inputs)
- Normally blocking assignments are used for combinational circuits.

## Combinational Circuit Modeling (2)

- Unintended latch after synthesis
  - Not assigning a value to a variable in some cases
    - case statements
    - if else statements
  - Synthesis tool look for an initial value
  - When does not find, assigns it's last value
    - so latch is created!
- Always drive a value to the LHS variable in the beginning of always code

```
module decoder (in,out);
input [2:0] in;
output [7:0] out;
wire [7:0] out;
assign out =
     (in == 3'b000) ? 8'b0000 0001:
     (in == 3'b001) ? 8'b0000 0010:
     (in == 3'b010) ? 8'b0000 0100:
     (in == 3'b011) ? 8'b0000 1000:
     (in == 3'b100) ? 8'b0001 0000:
     (in == 3'b101) ? 8'b0010 0000:
     (in == 3'b110) ? 8'b0100 0000:
     (in == 3'b111) ? 8'b1000 0000 :8'h00;
endmodule
```

```
module decoder always (in,out);
input [2:0] in; output [7:0] out;
reg [7:0] out;
always @ (in)
      begin
            out = 0;
            case (in)
            3'b000 : out = 8'b0000 0001;
            3'b001 : out = 8'b0000 0010;
            3'b010 : out = 8'b0000 0100;
            3'b011 : out = 8'b0000 1000;
            3'b100 : out = 8'b0001 0000;
            3'b101 : out = 8'b0010 0000;
            3'b110 : out = 8'b0100 0000;
            3'b111 : out = 8'b1000 0000;
            endcase
      end
```

```
module addbit (a, b, ci, sum, co);
  input a, b, ci;
  output sum, co;
  assign {co,sum} = a + b + ci;
endmodule
```

```
module mux_21 (a,b,sel,y);
    input a, b;
    output y;
    input sel;
    wire y;
    assign y = (sel) ? b : a;
endmodule
```

### Sequential Circuit Modeling

- Using edge sensitive elements in the sensitive list
- Only use always blocks
- Normally non-blocking assignments are used
- □ always @ (posedge clk)
  - Asynchronous inputs are also allowed
  - ■E.g., always @ (posedge clk, posedge reset)

```
module dff sync reset (clk,reset, q, d);
input clk, reset, d;
output q; reg q;
always @ (posedge clk )
begin
    if (reset == 1)
    else
         q \ll d;
end
endmodule
```

# Verilog Coding Style (1)

- Use meaningful names for signals and variables
- Don't mix level and edge sensitive elements in the same always block
- Avoid mixing positive and negative edgetriggered flip-flops
- Use parentheses for code readability
- Use continuous assign statements for simple combo logic

# Verilog Coding Style (2)

- Use nonblocking for sequential and blocking for combo logic
- Don't mix blocking and nonblocking assignments in the same always block (even if the tool supports them!!)
- Be careful with multiple assignments to the same variable
- Define all branches of if-else or case statements explicitly

# Famous Synthesis Tools

| Company               | Famous Synthesis Tool (or Design Environment) |
|-----------------------|-----------------------------------------------|
| Mentor Graphics       | Leonardo Spectrum                             |
| Synopsys              | Design Compiler, Synplify                     |
| Cadence               | Encounter RTL Compiler                        |
| Altera (FPGA company) | Quartus                                       |
| Xilinx (FPGA company) | ISE                                           |