# **Calvin Deutschbein (they/them)**

Assistant Professor of Computer Science CONTACT

Willamette University Work: +1-503-370-6486 INFORMATION

Computing & Data Science E-mail: ckdeutschbein@willamette.edu

Ford Hall 206 E-mail: calvindeu@gmail.com 900 State Street Website: cd-public.github.io/

Salem, OR 97301

RESEARCH **INTERESTS**  Mining Secure Behavior of Hardware Designs: specification mining, data mining, machine learning, computer security, cybersecurity, hardware security, secure design, security validation, computer architecture hardware design languages (HDL), information flow tracking (IFT), logics of specification, register transfer level (RTL), instruction set architecture (ISA), hyperproperties, reduced instruction set computers (RISC), complex instruction set computers (CISC),

x86, temporal logics, linear temporal logic (LTL)

Assistant Professor, Willamette University **CURRENT** 

Computer Science **ACADEMIC** 

APPOINTMENTS Computing & Data Science Programs

**PREVIOUS** ACADEMIC APPOINTMENTS Adjunct Professor, Elon University Department of Computer Science

**Instructor**, The University of North Carolina at Chapel Hill

Department of Computer Science

Research Scholar, Semiconductor Research Corporation

October 2018 to August 2021

August 2021 to present

Spring 2020

Summer 2018

SRC Research Scholars Program

**EDUCATION** 

### The University of North Carolina at Chapel Hill, Chapel Hill, NC

Ph.D., Computer Science, August 2021

• Thesis: Mining Secure Behavior of Hardware Designs

• Advisor: Cynthia Sturton Hardware Security • Area:

M.S., Computer Science, August 2017

• Thesis: Multi-core Cyclic Executives for Safety-Critical Systems

 Advisor: Sanjov Baruah • Area: Real-Time Systems

#### The University of Chicago, Chicago, IL

B.S., Computer Science, March 2015

• Thesis: Performance and Energy Limits of a Processor-integrated FFT Accelerator

• Advisor: Andrew A. Chien • Area: Computer Architecture

B.A., Mathematics, March 2015

**PROFESSIONAL** SERVICE

- Program Committee. Hardware and Architectural Support for Security and Privacy (HASP 2022), co-located with MICRO 2022. https://haspworkshop.org/2022/committee.html
- Program Committee. Sixth Workshop on Attacks and Solutions in Hardware Security (ASHES 2022), co-located with ACM CCS 2022. http://ashesworkshop.org/committees

#### RESEARCH TOOLS

- Aphrodite. Willamette University. https://github.com/wu-jldeyoung/Aphrodite
- Isadora. HyperFloGen. https://github.com/cd-public/Isadora
- Astarte. HW Security @ UNC. https://github.com/cd-public/Astarte
- Undine. HW Security @ UNC. https://github.com/cd-public/Undine
- Coppelia. HW Security @ UNC. https://github.com/rzhang2285/Coppelia

### TEACHING MATERIALS

• chiTCP. The UChicago χ-Projects. http://chi.cs.uchicago.edu/about.html

# REFEREED JOURNAL PUBLICATIONS

- [1] C. Deutschbein, A. Meza, F. Restuccia, R. Kastner, C. Sturton. Toward Hardware Security Property Generation at Scale In: *IEEE Security & Privacy*, April 2022. doi:10.1109/MSEC.2022.3155376
- [2] R. Zhang, C. Deutschbein, P. Huang, C. Sturton. End-to-End Automated Exploit Generation for Processor Security Validation. *IEEE Design & Test Special Issue: Hardware Security Top Picks*. 2021. doi:10.1109/MDAT.2021.3063314
- [3] C. Deutschbein, T. Fleming, A. Burns, S. Baruah. Multi-core Cyclic Executives for Safety-Critical Systems. *Science of Computer Programming*, March 2019. doi:10.1016/j.scico.2018.11.004

# REFEREED CONFERENCE PUBLICATIONS

- [4] C. Deutschbein, A. Meza, F. Restuccia, R. Kastner, C. Sturton. Isadora: Automated Information Flow Property Generation for Hardware Designs. In: *Proceedings of the 5th Workshop on Attacks and Solutions in Hardware Security (ASHES)*, November 2021. doi:10.1145/3474376.3487286
- [5] C. Deutschbein, C. Sturton. Evaluating Security Specification Mining for a CISC Architecture. In: *Proceedings of the IEEE International Symposium on Hardware Oriented Security and Trust (HOST)*, December 2020. doi:10.1109/HOST45689.2020.9300291
- [6] R. Zhang, C. Deutschbein, P. Huang, C. Sturton. End-to-End Automated Exploit Generation for Processor Security Validation. In: MICRO-51: Proceedings of the 51st Annual IEEE/ACM International Symposium on Microarchitecture, October 2018. doi:10.1109/MICRO.2018.00071
- [7] C. Deutschbein, T. Fleming, A. Burns, S. Baruah. Multi-core Cyclic Executives for Safety-Critical Systems. In: Proceedings of the Third International Symposium on Dependable Software Engineering: Theories, Repositorys, and Applications, SETTA 2017, October 2017. doi:10.1016/j.scico.2018.11.004
- [8] C. Deutschbein, S. Baruah. Preemptive Uniprocessor EDF Schedulability Analysis with Preemption Costs Considered. In: *Proceedings of the 2016 IEEE Real-Time Systems Symposium (RTSS)*, November 2016. doi:10.1109/RTSS.2016.047
- [9] T. Thanh-Hoang, A. Shambayati, C. Deutschbein, H. Hoffmann, A. A. Chien Performance and energy limits of a processor-integrated FFT accelerator. In: *Proceedings of the 2014 IEEE High Performance Extreme Computing Conference (HPEC)*, September 2014. doi:10.1109/HPEC.2014.7040951

#### INVITED TALKS

- [10] "Who ya gonna call?": Cybersecurity for the Spectre Era. Pacific University Mathematics, Computer Science, and Data Science Colloquium. 17 November, 2022.
- [11] Isadora: Automated Information Flow Property Generation for Hardware Designs. 3rd Annual INTEL Side Channel Academic Program Workshop 2021. 11 November 2021.
- [12] Isadora: Automated Information Flow Property Generation for Hardware Designs. Workshop on Secure RISC-V Architecture Design (secrisc-v'21). 7 November 2021.
- [13] Creating Information Flow Specifications. Radix Presentation for Tortuga Logic. 20 August 2021.
- [14] Extracting IF specifications from HW designs. University of Illinois–Urbana Champaign 20 July, 2021.
- [15] "Who ya gonna call?": Cybersecurity for the Spectre Era. California State University Northridge Virtual Research Presentations: Computer Science and Cyber Security. 22 March, 2021.