# CE219506 – PSoC 6 MCU Clock Buffer with Smart IO

# **Objective**

This example shows how to use a Smart IO Component in PSoC® 6 MCU to implement a clock buffer that can operate in chip low-power modes. The example can also be used to drive a load higher than that is rated for one GPIO by replicating the signal and driving two GPIO pins.

#### Overview

This code example demonstrates how the lookup tables (LUTs) in the Smart IO block can be used to buffer an external signal. It further shows how to use the buffered signal to drive a high load at the output. The PSoC 6 MCU device is put to Deep Sleep mode.

#### Requirements

Tool: PSoC Creator™ 4.2

Programming Language: C (Arm® GCC 5.4)

Associated Parts: PSoC 6 MCU

Related Hardware: CY8CKIT-062-BLE PSoC 6 BLE Pioneer Kit

Port 9

#### Design

The design consists of a Smart IO Component with only input and output pins on the port. The Component does not use any peripherals or internal chip signals. The Smart IO Component performs signal replication by taking in an external signal (such as an external clock) and driving it out to two pins. This effectively implements signal buffer functionality. The two pins can then be ganged externally to the chip to drive a load that is higher than rated for a single GPIO pin. Figure 1 shows the schematic overview of the design.

PSoC 6 MCU Clock Buffer With Smart IO Oscilloscope **Function Generator** Square\_Wave StatusPin Trigger Watch dog Timer for generating 1 s delay between Active and Deep sleep power mode Smart IO Component for Buffering of Input Signal MCWDT\_1 MCWDT art I/O isr\_MCWDT Output0 Output1 Global Signal Reference for configuring Port0 GPIO interrupt InPin GlobalSigna

Figure 1. Design Schematic

Global Signal
PICU[0]

isr apio



The Smart IO Component is operational during the device's Deep Sleep mode. For the clock buffer, an external signal is input through InPin, which in turn is connected to gpio1. This signal is repeated and output to gpio4 and gpio5. These are connected to Output1 and Output0, respectively. Note that when a clock signal is buffered using LUTs of the Smart IO Component, there will be a lag between the input clock signal and the output signal. In a timing-critical system design, this lag must be taken into consideration.

The Smart IO Component is operational in chip Deep Sleep mode. To demonstrate this, PSoC 6 MCU is put to Deep Sleep mode. The device wakes up on a GPIO interrupt and remains in Active mode for 1 second before going back to Deep Sleep mode again.

A GPIO interrupt is generated by a digital input pin Trigger. A Global Signal Reference Component is used to enable the Port 0 Interrupt (PICU [0]) and configure the ISR of the port interrupt. On an interrupt, the device wakes up from Deep Sleep mode, blinks an LED for 1 second, and re-enters Deep Sleep mode. A digital output pin StatusPin is used for device wakeup indication by turning an LED (green) ON for 1 second. A MCWDT Component is used to generate a 1-second timing between device wakeup and device Deep Sleep modes.

The firmware is implemented in *main\_cm0p.c* and performs the following functions:

- 1. Starts the isr\_smartio interrupt Component and sets up ISR function.
- 2. Starts the Smart IO Component.
- 3. The device enters Deep-Sleep mode.
- 4. If the interrupt is triggered, the device wakes up and drives the StatusPin LOW for 1 second.
- 5. Drives the StatusPin HIGH (turns OFF Status\_LED) and the device re-enters Deep Sleep.

#### **Hardware Setup**

- 1. Connect InPin to a square wave (for example, from a signal generator) that is under 1 MHz. Also, connect the InPin to an oscilloscope.
- 2. Connect Output0 and Output1 to an oscilloscope.
- 3. The Smart IO Component is a port-wide resource;, you must define its port before using the Component. Port 8 and Port 9 are Smart IO-enabled ports in PSoC 6 MCU. In CY8CKIT-062-BLE, Port 8 of PSoC 6 is dedicated to CapSense<sup>®</sup> functionality. Therefore, only Port 9 can be used for Smart IO-based projects on CY8CKIT-062-BLE.

#### **Operation**

- Connect the PSoC 6 BLE Pioneer kit baseboard (CY8CKIT-062-BLE) to your computer's USB port.
- 2. Build the project and program the PSoC 6 MCU device. For more information on device programming, see PSoC Creator Help.
- 3. On an oscilloscope, observe that the signal going into InPin (**P9[1]**) is replicated on Output0 (**P9[5]**) and Output1 (**P9[4]**). These are operational during Deep Sleep mode, and the two signals can be externally ganged to drive a higher load.
- 4. Press and release the Trigger pin (**P0[4]**) to generate an interrupt. Observe that the green LED connected to StatusPin (**P1[1]**) lights up for approximately 1 second. Observe that the Output0 and Output1 continue to operate regardless of the chip power mode.

The sections that follow discuss the Components, parameter settings, and resources used to make the example.

# **Components**

Table 1. PSoC Creator Components/Hardware Resources

| Component                                            | Hardware Resources    |
|------------------------------------------------------|-----------------------|
| SmartIO                                              | 1 I/O port (PRGIO)    |
| Output0, Output1, IntrPin, InPin, TrigPin, StatusPin | 6 pins                |
| Global Signal Reference                              | -                     |
| isr_gpio, isr_MCWDT                                  | 2 interrupts          |
| MCWDT                                                | 1 Multi-counter watch |



| Component | Hardware Resources  |
|-----------|---------------------|
|           | dog counter (MCWDT) |

## **Parameter Settings**

The Smart IO Component is configured in Asynchronous mode.

Figure 2. Smart IO Routing Configuration



Figure 3 shows the LUT configurations. Only combinatorial elements are used and the block is operational in Deep Sleep mode.

LUT 3 accepts gpio1as input. The LUT 3 configuration performs a buffering operation on the input signal on gpio1 pin. LUT 4 and LUT 5 perform the buffering operation on the LUT 3 output. The output of LUT 4 and LUT 5 are brought out to gpio4 and gpio5 outputs, respectively.



Figure 3. Smart IO LUT Configuration







Table 2 shows the configuration settings for the device pins used in this example.

Table 2. Pin Configurations

| Pin Name  | Device Pin Mapping | Туре   | Drive Mode             | Interrupt |
|-----------|--------------------|--------|------------------------|-----------|
| InPin     | P9[1]              | Input  | High Impedance Digital | None      |
| Trigger   | P0[4]              | Input  | Resistive Pull Up      | None      |
| Output0   | P9[5]              | Output | Strong Drive           | -         |
| Output1   | P9[4]              | Output | Strong Drive           | -         |
| StatusPin | P1[1]              | Output | Strong Drive           | -         |

Configure the MCWDT to generate an interrupt every 1 second as shown in Figure 4.





Figure 4. MCWDT Configuration

#### **Design-Wide Resources**

Figure 5 shows the pin assignments for the CY8CKIT-062-BLE PSoC 6 BLE Pioneer Kit.

Figure 5. Device Pin Assignments



#### **Related Documents**

| Application Notes                                                                        |                                                                                     |  |  |  |
|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--|--|--|
| AN210781 Getting Started with PSoC 6 MCU with Bluetooth<br>Low Energy (BLE) Connectivity | Describes the PSoC 6 MCU with BLE and how to build your first PSoC Creator Project. |  |  |  |
| PSoC Creator Component Datasheets                                                        |                                                                                     |  |  |  |
| Smart IO                                                                                 | Supports Smart IO peripheral                                                        |  |  |  |
| Pins                                                                                     | Supports connection of hardware resources to physical pins                          |  |  |  |
| Global Signal Reference                                                                  | Supports global interrupt signals                                                   |  |  |  |
| Interrupt                                                                                | Supports connection of interrupts to peripherals                                    |  |  |  |
| Device Documentation                                                                     |                                                                                     |  |  |  |
| PSoC 6 MCU: PSoC 63 with BLE Datasheet                                                   | PSoC 6 MCU: PSoC 63 with BLE Architecture Technical Reference Manual                |  |  |  |
| Development Kit (DVK) Documentation                                                      |                                                                                     |  |  |  |
| CY8CKIT-062-BLE PSoC 6 BLE Pioneer Kit                                                   |                                                                                     |  |  |  |



# **Document History**

Document Title: CE219506 - PSoC 6 MCU Clock Buffer with Smart IO

Document Number: 002-19506

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date                      | Description of Change  |
|----------|---------|--------------------|-----------------------------------------|------------------------|
| *B       | 5857349 | VKVK               | 08/18/2017                              | Initial public release |
| *C       | 6001025 | VKVK               | 12/22/2017 Updated for PSoC Creator 4.2 |                        |



#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

ARM® Cortex® Microcontrollers cypress.com/arm

Automotive cypress.com/automotive

Clocks & Buffers cypress.com/clocks

Interface cypress.com/interface

Internet of Things cypress.com/iot

Memory cypress.com/memory

Microcontrollers cypress.com/mcu

PSoC cypress.com/psoc

Power Management ICs cypress.com/pmic

Touch Sensing cypress.com/touch

USB Controllers cypress.com/usb

Wireless Connectivity cypress.com/wireless

#### **PSoC® Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6

### **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Videos | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

All other trademarks or registered trademarks referenced herein are the property of their respective owners.



Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709

© Cypress Semiconductor Corporation, 2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, its review of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.