

## **Datasheet**

# **Features**

- High-end security controller
- Common Criteria Certified EAL6+ (high) hardware
- Turnkey solution
- Compliant with the USB Type-C<sup>™</sup> Authentication standard
- Up to 10 KB user memory
- PG-USON-10-2,-4 package (3 mm x 3 mm)
- Standard and extended temperature ranges
- I2C interface with shielded connection (encrypted communication)
- Cryptographic support: ECC NIST P256/P384, SHA-256, TRNG, DRNG
- Crypto ToolBox commands for SHA-256, ECC NIST P256/P384 (sign, verify, and key generation)
- Device security monitor
- 4 Monotonic up counters
- Protected (integrity) update of data objects
- Hibernate for zero power consumption<sup>1)</sup>
- Lifetime for industrial automation and Infrastructure is 20 years and 15 years for other application profiles
- Wireless Power Consortium (WPC) Qi authentication

## **Benefits**

- Protection of consumers against fake charging devices
- Turnkey solution with full system integration support including embedded software, host software, development board, reference board, and documentation
- WPC-specific personalized keys and certificates preloaded at secured Infineon fabs
- Tiny package (3 mm x 3 mm) optimized for small devices
- Versions for standard and extended temperature available

# **Potential applications**

Qi charging for mobile phones, tablets, laptops, and other accessories.



Leakage current < 2.5 μA only

## **Datasheet**

## **About this document**



# **About this document**

## **Scope and purpose**

This document provides information to enable integration of a security device, includes package, connectivity, and technical data.

## **Intended audience**

This document is intended for device integrators and board manufacturers.

# **Datasheet**

# **Table of contents**



# **Table of contents**

|         | Features                                                   | 1  |
|---------|------------------------------------------------------------|----|
|         | Benefits                                                   | 1  |
|         | Potential applications                                     | 1  |
|         | About this document                                        | 2  |
|         | Table of contents                                          | 3  |
|         | List of tables                                             | 5  |
|         | List of figures                                            | 6  |
| 1       | Introduction                                               | 7  |
| 1.1     | Broad range of benefits                                    |    |
| 1.2     | Enhanced security                                          |    |
| 1.3     | Fast and easy integration                                  |    |
| 1.4     | Applications                                               | 7  |
| 1.5     | Device features                                            | 7  |
| 2       | System block diagram                                       | 9  |
| 3       | Interface and schematics                                   | 11 |
| 3.1     | System integration schematics                              | 11 |
| 3.2     | System integration schematics with hibernation support     |    |
| 4       | Package description                                        | 13 |
| 4.1     | PG-USON-10-2,-4                                            |    |
| 5       | Technical data                                             | 19 |
| 5.1     | I2C interface characteristics                              | 19 |
| 5.1.1   | I2C standard/fast mode interface characteristics           | 19 |
| 5.1.2   | I2C fast Mode plus interface characteristics               | 20 |
| 5.1.3   | Electrical characteristics                                 | 21 |
| 5.1.3.1 | DC electrical characteristics                              | 21 |
| 5.1.3.2 | AC electrical characteristics                              | 21 |
| 5.1.4   | Start-up of I2C interface                                  | 22 |
| 5.1.4.1 | Start-up after power-on                                    |    |
| 5.1.4.2 | Start-up for warm resets                                   | 23 |
| 6       | Connecting to host                                         | 25 |
| 6.1     | OPTIGA™ Trust Charge host software architecture            | 25 |
| 6.2     | Release package folder structure                           |    |
| 6.3     | Porting notes                                              |    |
| 6.4     | Communication with OPTIGA™ Trust Charge                    |    |
| 6.5     | Reference code for communicating with OPTIGA™ Trust Charge | 30 |
| 7       | OPTIGA™ Trust Charge external interface                    | 32 |

# **Datasheet**



# **Table of contents**

| 7.1   | Commands                                                               | 32 |
|-------|------------------------------------------------------------------------|----|
| 7.2   | Crypto performance                                                     | 32 |
| 8     | Security monitor                                                       | 34 |
| 8.1   | Security events                                                        | 34 |
| 8.2   | Security monitor policy                                                | 34 |
| A     | Infineon I2C protocol registry map                                     | 35 |
| A.1   | Infineon I2C protocol variations                                       | 38 |
| В     | OPTIGA™ Trust Charge command/response I2C sample logs                  | 40 |
| B.1   | Sequence of commands to read coprocessor UID from OPTIGA™ Trust Charge | 40 |
| B.1.1 | Check the status [I2C_STATE]                                           | 40 |
| B.1.2 | Issue OpenApplication command                                          | 40 |
| B.1.3 | Read coprocessor UID                                                   |    |
| С     | Power management                                                       | 43 |
| C.1   | Hibernation                                                            | 43 |
| C.2   | Low power sleep mode                                                   | 43 |
|       | RoHS compliance                                                        | 44 |
|       | References                                                             | 45 |
|       | Glossary                                                               | 46 |
|       | Revision history                                                       | 49 |
|       | Disclaimer                                                             | 50 |

# **Datasheet**

# List of tables



# **List of tables**

| Table 1  | Products                                                | 8  |
|----------|---------------------------------------------------------|----|
| Table 2  | Marking table for PG-USON-10-2,-4 packages              | 17 |
| Table 3  | Pinout for PG-USON-10-2,-4 packages                     | 18 |
| Table 4  | I2C operation supply and input voltages                 | 19 |
| Table 5  | I2C standard mode interface characteristics             | 19 |
| Table 6  | I2C fast mode interface characteristics                 | 20 |
| Table 7  | I2C fast mode plus interface characteristics            | 20 |
| Table 8  | DC electrical characteristics                           | 21 |
| Table 9  | AC electrical characteristics                           | 21 |
| Table 10 | start-up of I2C interface after power-on                |    |
| Table 11 | Start-up of I2C interface for warm resets <sup>7)</sup> | 24 |
| Table 12 | Command table                                           |    |
| Table 13 | Mapping of commands with use cases                      | 32 |
| Table 14 | Crypto performance                                      | 33 |
| Table 15 | Security events                                         | 34 |
| Table 16 | IFX I2C registry map table                              | 35 |
| Table 17 | Definition of BASE_ADDR                                 | 36 |
| Table 18 | Definition of I2C_MODE                                  | 37 |
| Table 19 | Definition of I2C_STATE                                 | 37 |
| Table 20 | List of protocol variations                             | 38 |
| Table 21 | Check I2C_STATE register of OPTIGA™ Trust Charge        | 40 |
| Table 22 | OpenApplication on OPTIGA™ Trust Charge                 | 40 |
| Table 23 | Read Coprocessor UID                                    | 41 |
|          |                                                         |    |

5

# **Datasheet**



**List of figures** 

# List of figures

| Figure 1  | System block diagram                                        |    |
|-----------|-------------------------------------------------------------|----|
| Figure 2  | System integration schematic diagram                        |    |
| Figure 3  | System integration schematic diagram with hibernation       |    |
| Figure 4  | PG-USON-10-2,-4 package outline                             |    |
| Figure 5  | PG-USON-10-2,-4 package footprint                           | 15 |
| Figure 6  | PG-USON-10-2,-4 tape and reel packing                       |    |
| Figure 7  | PG-USON-10-2,-4 sample marking pattern                      |    |
| Figure 8  | PG-USON-10-2,-4 top view                                    |    |
| Figure 9  | V <sub>cc</sub> ram-pup                                     | 22 |
| Figure 10 | Start-up of I2C interface after power-on                    |    |
| Figure 11 | Start-up of I2C interface for warm resets                   | 24 |
| Figure 12 | OPTIGA <sup>™</sup> Trust Charge host software architecture | 25 |
| Figure 13 | Release package folder structure                            |    |
| Figure 14 | Host source folder structure                                |    |
| Figure 15 | Go-to-sleep procedure                                       | 43 |

#### **Datasheet**

#### 1 Introduction



# 1 Introduction

As embedded systems (for example, *Internet of Things (IoT)* devices) are increasingly gaining the attention of attackers, Infineon offers the OPTIGA™ Trust Charge as an authentication solution for wireless power charging applications. This high-end security controller comes with full system integration support for easy and costeffective deployment of high-end security for your assets.

# 1.1 Broad range of benefits

Integrated into your device, the OPTIGA™ Trust Charge supports protection of your brand and business case, differentiates your product from your competitors, and adds value to your product, making it stronger against cyber attacks.

# 1.2 Enhanced security

The OPTIGA™ Trust Charge is based on an advanced security controller with built-in tamper proof *non-volatile memory (NVM)* for secure storage and symmetric/asymmetric crypto engines to support *elliptic curve cryptography (ECC)* 256/384 and *Secure Hash Algorithm (SHA)*-256. This new security technology greatly enhances your overall system security.

# 1.3 Fast and easy integration

The turnkey setup - with full system integration support, all keys, and certificate materials are pre-programmed to minimizes customer effort for design, integration, and deployment. The OPTIGA™ Trust Charge comes with pre-programmed locked *operating system (OS)*, locked application code, and host-side modules to integrate with host microcontroller software. Integration support includes a reference board and documentation for rapid design-in. The temperature range of -40°C to +105°C combined with a standardized *inter-integrated circuit (I2C)* interface and the small PG-USON-10-2,-4 (*ultrathin small outline no-lead (USON)*) footprints will facilitate on-boarding in your existing ecosystem.

# 1.4 Applications

Infineon's OPTIGA™ Trust Charge is a turnkey solution providing secured device authentication for inductive wireless charging according to the Qi2 wireless charging standard. Secured authentication with OPTIGA™ Trust Charge contributes to device and user safety by protecting against fake chargers.

## 1.5 Device features

The OPTIGA™ Trust Charge comes with up to 10 KB user memories that can be used to store *Wireless Power Consortium (WPC)* certificates and data. The OPTIGA™ Trust Charge is based on *Common Criteria for Information Technology Security Evaluation (CC)* certified *evaluation assurance level (EAL)*6+ (high) hardware enabling it to prevent physical attacks on the device itself and providing high assurance that the keys or arbitrary data stored cannot be accessed by an unauthorized entity. The CC certificate can be found at www.bsi.bund.de by searching for *Bundesamt für Sicherheit in der Informationstechnik (BSI)*-DSZ-CC-0961 (hardware identifier IFX\_CCI\_00000Bh) and referring to the latest CC certificate. OPTIGA™ Trust Charge supports a high-speed *I2C* communication interface of up to 1 MHz (FM+).

# **Datasheet**



## 1 Introduction

Table 1 Products

| Туре                                   | Description                                                                                                            | Temperature range                                  | Package         |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------|
| OPTIGA™ Trust Charge<br>SLS 32AIA020U2 | Provisioned secure storage subsystem for Qi charging (Qi2 and higher)                                                  | -25°C to +85°C standard<br>temperature range (STR) | PG-USON-10-2,-4 |
| OPTIGA™ Trust Charge<br>SLS 32AIA020U3 | Provisioned secure storage subsystem for Qi charging (Qi2 and higher)                                                  | -40°C to +105°C extended temperature range (ETR)   | PG-USON-10-2,-4 |
| Evaluation kit                         | Provides all the components required to set up the environment to demonstrate the features of the OPTIGA™ Trust Charge | -                                                  | Board           |

Infineon and its distribution partners offer a wide range of customization options (for example, WPC certificate generation and key provisioning) for the security chip.

## 2 System block diagram



# 2 System block diagram

The following figure shows the system block diagram for OPTIGA™ Trust Charge.



Figure 1 System block diagram

Each layer of the system block diagram is explained below:

#### 1. Local host:

- Local host application: This is the target application which utilizes OPTIGA™ Trust Charge for its security needs
- OPTIGA™ Trust Charge host library:
  - CRYPT: Provides application programming interface (API) to perform cryptographic functionalities
  - UTIL: Provides APIs such as read/write, protected update of data objects and open/close application (for example, hibernate)
  - CMD: Provides APIs to send and receive commands (see Commands) to and from OPTIGA™ Trust Charge
  - COMMS: Provides wrapper APIs for communication (optional encrypted communication using Shielded Connection) with OPTIGA™ Trust Charge which internally uses Infineon *I2C* protocol (refer to *Infineon Technologies AG (IFX)* I2C protocol specification [2])
- platform abstraction layer (PAL): A layer that abstracts platform specific drivers (for example, I2C, timer, general purpose input/output (GPIO), platform crypto library etc.,)

#### 2. OPTIGA™ Trust Charge:

- Arbitrary data objects: The target application can store up to 4.5 KB (~4600 bytes) of data into OPTIGA™ Trust Charge. The data could be additional trust anchors, certificates and shared secret
- Monotonic counters: Provides 4 monotonic counting data objects (up counters). These can be used as general purpose counter or as linked counter to other objects
  - For more information, refer to Solution Reference Manual document available as part of the package
- WPC certificates: Up to 4 WPC certificate chains can be stored
- Keys: Up to 4 ECC based keys can be stored

## **Datasheet**



## 2 System block diagram

- Trust anchors: 3 slots
- Crypto functions: OPTIGA™ Trust Charge provides cryptographic functions that can be invoked via local host

Note:

Unique ECC private keys and WPC certificates - during production at Infineon fab, unique asymmetric keys (private and public) are generated. The public key is signed by customer specific certificate authority (CA) and the resulting WPC certificate issued is securely stored in the OPTIGA™ Trust Charge. Special measures are taken to prevent the leakage and modification of private key material at the Common Criteria Certified production site.

#### 3 Interface and schematics



# 3 Interface and schematics

This section explains the schematics of the product and gives some recommendations as to how the controller should be externally connected.

# 3.1 System integration schematics

The following figure shows how to integrate OPTIGA™ Trust Charge with the local host.



Figure 2 System integration schematic diagram

**Note**: Value of the pullup resistors depend on the target application circuit and the targeted I2C frequency.  $V_{CC}$  can be driven by host microcontroller unit (MCU) GPIO pin or direct supply voltage (+3.3 V).

# 3.2 System integration schematics with hibernation support

The following figure shows how to integrate OPTIGA™ Trust Charge with hibernation, with the local host.



Figure 3 System integration schematic diagram with hibernation

# **Datasheet**



# 3 Interface and schematics

Note: Value of the pullup resistors depend on the target application circuit and the targeted I2C frequency.

#### **Datasheet**

## 4 Package description



# 4 Package description

This chapter provides information on the package types and how the interfaces of each product are assigned to the package pins. For further information on compliance of the packages with European Parliament Directives, see RoHS compliance.

For details and recommendations regarding the assembly of packages on *printed circuit board (PCB)*, refer to the following link: http://www.infineon.com/cms/en/product/technology/packages/.

# 4.1 PG-USON-10-2,-4

Available packages:

- PG-USON-10-2
- PG-USON-10-4

The figures in the sections below show the following aspects of the package:

- Package outline: It shows the package dimensions of the device in the individual packages
- Package footprint: It shows footprint recommendations
- Tape and reel packing
- Sample marking pattern: It describes the productive sample marking pattern on the package

#### Notes:

- **1.** The drawings are for information only and not drawn to scale. More detailed information about package characteristics and assembly instructions is available on request.
- **2.** Unless specified otherwise, all figure dimensions are given in mm.

# infineon

# 4 Package description

## Package outline



Figure 4 PG-USON-10-2,-4 package outline

# infineon

# 4 Package description

## **Package footprint**



Figure 5 PG-USON-10-2,-4 package footprint

## 4 Package description



## Tape and reel packing



Figure 6 PG-USON-10-2,-4 tape and reel packing

## **Production sample marking pattern**



Figure 7 PG-USON-10-2,-4 sample marking pattern

The black dot indicates pin 01 for the chip. The following Table 2 describes the sample marking pattern:

# 4 Package description



Table 2 Marking table for PG-USON-10-2,-4 packages

| Indicator      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| XXX (Lot code) | fined and inserted during fabrication, issued by the packaging site                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| ZZ             | ndicates the certifying authority serial number/SKU#, for example "00" would mean<br>SKU#00"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| 12345          | Convention: T&#\$@ where:  • The letter "T" indicates the OPTIGA™ Trust family  • & indicates the product is a Trust Charge controller  • # indicates the controller is a STR (S) variant  • \$ specifies the OPTIGA™ Trust Charge release version number  • @ specifies the software version  For example: "TCS10" means 'OPTIGA™ Trust Charge', 'STR variant', 'release version 1', 'software version 0'</td></tr><tr><td>H/E</td><td>H = "Halogen-free", E = "Engineering samples"  This indicator is followed by "YYWW", where YY is the "Year" and WW is the "Work Week" of the production. This is inserted during fabrication.  Engineering samples have "E YYWW" and productive samples have "H YYWW"</td></tr></tbody></table> |  |  |  |  |  |  |  |

## Pin layout



Figure 8 PG-USON-10-2,-4 top view

**Note**: It is recommended to connect the exposed die pad to the common ground reference (GND) for heat distribution.





# Pad-to-signal reference

#### Table 3 Pinout for PG-USON-10-2,-4 packages

| Pin | Туре | Function                                |  |  |  |
|-----|------|-----------------------------------------|--|--|--|
| 01  | GND  | Supply voltage (ground)                 |  |  |  |
| 02  | NC   | Not connected/do not connect externally |  |  |  |
| 03  | I/O  | Serial data line (SDA)                  |  |  |  |
| 04  | NC   | Not connected/do not connect externally |  |  |  |
| 05  | NC   | Not connected/do not connect externally |  |  |  |
| 06  | NC   | Not connected/do not connect externally |  |  |  |
| 07  | NC   | Not connected/do not connect externally |  |  |  |
| 08  | I/O  | Serial clock line (SCL)                 |  |  |  |
| 09  | IN   | Active low reset (RST)                  |  |  |  |
| 10  | PWR  | Supply voltage (V <sub>CC</sub> )       |  |  |  |

#### **Datasheet**

#### 5 Technical data



# 5 Technical data

This section summarizes the technical data of the product. It provides the operational characteristics as well as the electrical *direct current (DC)* and *alternating current (AC)* characteristics.

# 5.1 I2C interface characteristics

Table 4 I2C operation supply and input voltages

| Parameter                                          | Symbol              |      | Value | es .                                      | Unit | Note or test condition                                 |
|----------------------------------------------------|---------------------|------|-------|-------------------------------------------|------|--------------------------------------------------------|
|                                                    |                     | Min. | Тур.  | Max.                                      |      |                                                        |
| Supply voltage                                     | V <sub>CC_I2C</sub> | 1.62 | -     | 5.5                                       | V    |                                                        |
| serial data line (SDA),<br>serial clock line (SCL) | V <sub>IN_I2C</sub> | -0.3 | -     | $V_{CC_{12C}} + 0.5 \text{ or } 5.5^{2)}$ | V    | V <sub>CC_I2C</sub> is in the operational supply range |
| input voltage                                      |                     | -0.3 | -     | 5.5                                       | V    | V <sub>CC_I2C</sub> is switched off                    |

# 5.1.1 I2C standard/fast mode interface characteristics

For operation of the I2C interface, the electrical characteristics are compliant with the I2C bus specification Rev. 4 for "standard-mode" ( $f_{SCL}$  up to 100 kHz) and "fast-mode" ( $f_{SCL}$  up to 400 kHz), with certain deviations as stated in the below table.

**Note**:  $T_A$  as given for the operating temperature range of the controller unless otherwise stated.

Table 5 I2C standard mode interface characteristics

| Parameter                                                                      | Symbol           |      | Values    |                              |      | Note or test condition                                                                                               |  |
|--------------------------------------------------------------------------------|------------------|------|-----------|------------------------------|------|----------------------------------------------------------------------------------------------------------------------|--|
|                                                                                |                  | Min. | Min. Typ. |                              |      |                                                                                                                      |  |
| SCL clock frequency                                                            | f <sub>SCL</sub> | 0    | -         | 100                          | kHz  | -                                                                                                                    |  |
| Input low-level                                                                | V <sub>IL</sub>  | -0.3 | -         | 0.3 *<br>V <sub>CC_I2C</sub> | V    | -                                                                                                                    |  |
| Low-level output voltage                                                       | V <sub>OL1</sub> | 0    | -         | 0.4                          | V    | Sink current 3 mA; $V_{CC\_I2C} \ge 2.7 \text{ V}$<br>Sink current 2 mA; $V_{CC\_I2C} < 2.7 \text{ V}$               |  |
| Low-level output current                                                       |                  | 3    |           |                              | A    | $V_{OL} = 0.4 \text{ V}; V_{CC\_I2C} \ge 2.7 \text{ V}$                                                              |  |
|                                                                                | I <sub>OL</sub>  | 2    | _         | -                            | mA   | $V_{OL} = 0.4 \text{ V}; V_{CC\_I2C} < 2.7 \text{ V}$                                                                |  |
| Output fall time from V <sub>IHmin</sub> to V <sub>ILmax</sub> (at device pin) | t <sub>OF</sub>  | -    | -         | 250                          | ns   | $C_b \le 400 \text{ pF; } V_{CC\_I2C} \ge 2.7 \text{ V}$<br>$C_b \le 200 \text{ pF; } V_{CC\_I2C} \le 2.7 \text{ V}$ |  |
| Capacitive load for each                                                       |                  |      |           | 400                          | [    | V <sub>CC_I2C</sub> ≥ 2.7 V                                                                                          |  |
| bus line                                                                       | C <sub>b</sub>   | -    | -         | 200                          | — pF | V <sub>CC_I2C</sub> < 2.7 V                                                                                          |  |

Whichever is lower

#### 5 Technical data



Table 6 I2C fast mode interface characteristics

| Parameter                                                                      | Symbol           |                                                     | Values |                              | Unit | Note or test condition                                                                                               |
|--------------------------------------------------------------------------------|------------------|-----------------------------------------------------|--------|------------------------------|------|----------------------------------------------------------------------------------------------------------------------|
|                                                                                |                  | Min.                                                | Тур.   | Max.                         |      |                                                                                                                      |
| SCL clock frequency                                                            | f <sub>SCL</sub> | 0                                                   | -      | 400                          | kHz  | -                                                                                                                    |
| Input low-level                                                                | V <sub>IL</sub>  | -0.3                                                |        | 0.3 *<br>V <sub>CC_I2C</sub> | V    | -                                                                                                                    |
| Low-level output voltage                                                       | V <sub>OL1</sub> | 0                                                   | -      | 0.4                          | V    | Sink current 3 mA; $V_{CC\_12C} \ge 2.7 \text{ V}$<br>Sink current 2 mA; $V_{CC\_12C} \le 2.7 \text{ V}$             |
| Low-level output current                                                       |                  | 3                                                   |        |                              | A    | $V_{OL} = 0.4 \text{ V}; V_{CC\_I2C} \ge 2.7 \text{ V}$                                                              |
|                                                                                | I <sub>OL</sub>  | 2                                                   | ]-     | -                            | mA   | $V_{OL} = 0.4 \text{ V}; V_{CC\_I2C} < 2.7 \text{ V}$                                                                |
| Output fall time from V <sub>IHmin</sub> to V <sub>ILmax</sub> (at device pin) | t <sub>OF</sub>  | 20 *<br>V <sub>CC_I2C</sub> /5.5<br>V <sup>3)</sup> | -      | 250                          | ns   | $C_b \le 400 \text{ pF; } V_{CC\_12C} \ge 2.7 \text{ V}$<br>$C_b \le 200 \text{ pF; } V_{CC\_12C} \le 2.7 \text{ V}$ |
| Capacitive load for each                                                       | _                | 154)                                                |        | 400                          |      | V <sub>CC_I2C</sub> ≥ 2.7 V                                                                                          |
| bus line                                                                       | C <sub>b</sub>   | 15 <sup>4)</sup>                                    | -      | 200                          | ⊢ pF | V <sub>CC_I2C</sub> < 2.7 V                                                                                          |

# 5.1.2 I2C fast Mode plus interface characteristics

For operation of the I2C interface, the electrical characteristics are compliant with the I2C bus specification Rev. 4 for "fast mode plus" ( $f_{SCL}$  up to 1 MHz), with certain deviations as stated in the below table.

**Note**:  $T_A$  as given for the operating temperature range of the controller unless otherwise stated.

Table 7 I2C fast mode plus interface characteristics

| Parameter                                                                      | Symbol           | Values                                              |      |                           | Unit | Note or test condition                                                                                 |  |
|--------------------------------------------------------------------------------|------------------|-----------------------------------------------------|------|---------------------------|------|--------------------------------------------------------------------------------------------------------|--|
|                                                                                |                  | Min.                                                | Тур. | Max.                      |      |                                                                                                        |  |
| SCL clock frequency                                                            | f <sub>SCL</sub> | 0                                                   | -    | 1000                      | kHz  | -                                                                                                      |  |
| Input low-level                                                                | V <sub>IL</sub>  | -0.3                                                | -    | 0.3 * V <sub>CC_I2C</sub> | V    | -                                                                                                      |  |
| Low-level output voltage                                                       | V <sub>OL1</sub> | 0                                                   | -    | 0.4                       | V    | Sink current 3 mA; $V_{CC\_I2C} \ge 2.7 \text{ V}$<br>Sink current 2 mA; $V_{CC\_I2C} < 2.7 \text{ V}$ |  |
| Low-level output current                                                       |                  | 3                                                   |      |                           | 0    | $V_{OL} = 0.4 \text{ V}; V_{CC\_I2C} \ge 2.7 \text{ V}$                                                |  |
|                                                                                | I <sub>OL</sub>  | 2                                                   | ]-   | -                         | mA   | $V_{OL} = 0.4 \text{ V}; V_{CC\_I2C} < 2.7 \text{ V}$                                                  |  |
| Output fall time from V <sub>IHmin</sub> to V <sub>ILmax</sub> (at device pin) | t <sub>OF</sub>  | 20 *<br>V <sub>CC_I2C</sub> /5.5<br>V <sup>5)</sup> | -    | 120                       | ns   | C <sub>b</sub> ≤ 150 pF                                                                                |  |
| Capacitive load for each bus line                                              | C <sub>b</sub>   | 15 <sup>6)</sup>                                    | -    | 150                       | pF   | -                                                                                                      |  |

<sup>&</sup>lt;sup>3</sup> A minimum capacitive load is necessary to reach t<sub>OF</sub>

<sup>4</sup> A minimum capacitive load is necessary to reach t<sub>fmin</sub>

<sup>&</sup>lt;sup>5</sup> A minimum capacitive load is necessary to reach t<sub>OF</sub>

<sup>&</sup>lt;sup>6</sup> A minimum capacitive load is necessary to reach t<sub>fmin</sub>

#### 5 Technical data



## 5.1.3 Electrical characteristics

This section summarizes certain electrical characteristics of the controller. It provides operational characteristics as well as electrical *DC* and *AC* characteristics and particular interface characteristics.

## **5.1.3.1** DC electrical characteristics

Note:

*T*<sub>A</sub> as given for the controller's operating ambient temperature range unless otherwise stated. All currents flowing into the controller are considered positive.

Table 8 DC electrical characteristics

| Parameter                     | Symbol              | Values                |       |                          | Unit | Note or test condition                                                                                                                              |
|-------------------------------|---------------------|-----------------------|-------|--------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
|                               |                     | Min.                  | Тур.  | Max.                     |      |                                                                                                                                                     |
| Supply voltage                | V <sub>CC</sub>     | 1.62                  | -     | 5.5                      | V    | Overall functional range                                                                                                                            |
|                               | V <sub>CC_I2C</sub> | 1.62                  | -     | 5.5                      | V    | Supply voltage range for operation of I2C                                                                                                           |
| Supply current <sup>7)</sup>  | I <sub>CCAVG</sub>  | -                     | 14.0  | -                        | mA   | While running a typical authentication profile                                                                                                      |
|                               |                     |                       |       |                          |      | $T_A = 25^{\circ}C; V_{CC} = 5.0 \text{ V}$                                                                                                         |
| Supply current, in sleep mode | I <sub>CCS3</sub>   | -                     | 70    | 100                      | μΑ   | $T_A$ = 25°C; $V_{CC\_I2C}$ = 3.3 V; I2C ready<br>for operation (no bus activity),<br>all other inputs at $V_{CC}$ , no other<br>interface activity |
| reset (RST) input low voltage | V <sub>IL</sub>     | -0.3                  | -     | 0.3 *<br>V <sub>CC</sub> | V    | I <sub>IL</sub> = -50 μA to +20 μA                                                                                                                  |
| RST input high voltage        | V <sub>IH</sub>     | 0.7 * V <sub>CC</sub> | -     | V <sub>CC</sub> + 0.3    | V    | I <sub>IL</sub> = -50 μA to +20 μA                                                                                                                  |
| Hibernate current             | -                   | -                     | < 2.5 | -                        | μΑ   | V <sub>cc</sub> = 0 V, GND = 0 V, RST = 0 V, SCL=<br>3.3 V and SCL = 3.3 V                                                                          |

## 5.1.3.2 AC electrical characteristics

Note:

 $T_{\rm A}$  as given for the controller's operating ambient temperature range unless otherwise stated. All currents flowing into the controller are considered positive.

Table 9 AC electrical characteristics

| Parameter                    | Symbol            |      | Values |      |    | Note or test condition                               |  |
|------------------------------|-------------------|------|--------|------|----|------------------------------------------------------|--|
|                              |                   | Min. | Тур.   | Max. |    |                                                      |  |
| V <sub>CC</sub> ram-pup time | t <sub>VCCR</sub> | 1    | -      | 1000 | μs | 400 mV to 90% of V <sub>CC</sub> target voltage ramp |  |

The  $V_{CC}$  ramp is shown in Figure 9. 90% of the target supply voltage must be reached within  $t_{VCCR}$  after it has exceeded 400 mV. Moreover, its variation must be kept within a  $\pm 10\%$  range.

Supply current can be limited from 6 mA to 15 mA by software commands

#### 5 Technical data





Figure 9 V<sub>cc</sub> ram-pup

# 5.1.4 Start-up of I2C interface

There are 2 variants possible for performing the start-up procedure:

- Start-up after power-on
- Start-up for warm resets

# 5.1.4.1 Start-up after power-on

The activation of the I2C interface after power-on needs the following reset procedure:

- VCC is powered up and the state of the SDA and SCL line are set to high level during power-up
- The first transmission may start at the earliest t<sub>STARTUP</sub> after power-up of the device

The following figure shows the start-up timing of the I2C interface for this case.

# infineon

#### 5 Technical data



Figure 10 Start-up of I2C interface after power-on

Table 10 start-up of I2C interface after power-on

| Parameter    | Symbol               | Values |      |      | Unit | Note or test condition |  |
|--------------|----------------------|--------|------|------|------|------------------------|--|
|              |                      | Min.   | Тур. | Max. |      |                        |  |
| Startup time | t <sub>STARTUP</sub> | 15     | -    | -    | ms   | -                      |  |

# 5.1.4.2 Start-up for warm resets

When using the reset signal for triggering a warm reset after power-on, the activation of the *I2C* interface needs the following reset procedure:

- VCC remains powered up
- The terminal stops I2C communication. SDA and SCL lines are set to high level before RST is set to low level
- After its falling edge, RST has to be kept at low level for at least t<sub>1</sub>. At the latest t<sub>2</sub> after the falling edge of RST, the terminal must set RST to high level
- The first transmission may start at the earliest  $t_{\text{STARTUP}}$  after the rising edge of RST

The following figure shows the timing for this start-up case.

# infineon

## 5 Technical data



Figure 11 Start-up of I2C interface for warm resets

**Note**: If NVM programming was requested prior to the reset,  $t_{STARTUP}$  will be extended from a typical value of 15 ms to a maximum of 20 ms.

 Table 11
 Start-up of I2C interface for warm resets<sup>8)</sup>

| Parameter       | Symbol               |      | Values |      |    | Note or test condition              |  |
|-----------------|----------------------|------|--------|------|----|-------------------------------------|--|
|                 |                      | Min. | Тур.   | Max. |    |                                     |  |
| Start-up time   | t <sub>STARTUP</sub> | 15   | -      | -    | ms | -                                   |  |
| Rise time       | t <sub>R</sub>       | -    | -      | 1    | μs | From 10% to 90% of signal amplitude |  |
| Fall time       | t <sub>F</sub>       | -    | -      | 1    | μs | From 10% to 90% of signal amplitude |  |
| Reset detection | t <sub>1</sub>       | 10   | -      | -    | μs | -                                   |  |
| Reset low       | -                    | 10   | -      | 2500 | μs | -                                   |  |

Reset triggered by software (without power off/on cycle)

**6 Connecting to host** 



#### **Connecting to host** 6

#### 6.1 **OPTIGA™** Trust Charge host software architecture

The OPTIGA™ Trust Charge host library layers are explained in Figure 12. The following section explains, how to communicate host library with OPTIGA™ Trust Charge using 12C.



Figure 12 **OPTIGA™** Trust Charge host software architecture

#### 6.2 Release package folder structure

The following figure shows the release package structure when OPTIGA™ Trust Charge is installed/extracted on personal computer (PC).



Figure 13 Release package folder structure

#### **Datasheet**

# **(infineon**

#### 6 Connecting to host

<INSTALLDIR> is the root directory to which the release package contents are extracted. The following section explains the contents of each sub-directory under installed directory:

- 1. binaries: This directory contains binaries for OPTIGA™ Trust Charge sample application
- **2.** certificates: This directory contains OPTIGA™ Trust Charge certificates
- **3.** documents: This directory contains all relevant OPTIGA™ Trust Charge documentation
- **4.** examples: This directory contains example use cases for Toolbox features and a tool for generation of manifest for secure data object feature
- **5.** externals: This directory contains mbedtls software crypto libraries
- **6.** optiga: This directory contains OPTIGA™ Trust Charge libraries
- 7. pal: This directory contains PAL for development kit and for mbedtls and wolfssl software crypto libraries
- 8. projects: This directory contains development kit sample project in DAVE™ workspace

The following figure shows the OPTIGA™ Trust Charge host software folder structure.



Figure 14 Host source folder structure

- 1. cmd: This folder contains sources for all OPTIGA™ Trust Charge commands
- 2. common: This folder contains the common functions used across all the modules
- 3. comms: This folder contains the driver to communicate with OPTIGA™ Trust Charge
- **4.** crypt: This folder contains sources for cryptographic functionalities
- **5.** include: This folder contains header files for all OPTIGA™ Trust Charge host software
- **6.** util: This folder contains utility functions for example, read/write and open/close application

# 6.3 Porting notes

The implementation of PAL needs to be updated in order to migrate to a new target platform.

The PAL reference code for the XMC4700 Relax Kit is provided as part of package which can be used. The implementation can be found in "<INSTALLDIR>/pal/xmc4700" and the header files are available in "<INSTALLDIR>/optiga/include" with the required *API* used by upper layers. The header files are platform agnostic and would not require any changes. The low level drivers used by PAL for XMC4700 are configured and generated using DAVE™.

### **6 Connecting to host**



# **6.4** Communication with OPTIGA™ Trust Charge

The hardware/platform resource configuration with respect to *I2C* master and *GPIO* (Vdd and reset) are to be updated in pal\_ifx\_i2c\_config.c. These configurations are used by the *IFX* I2C implementation to communicate with OPTIGA™ Trust Charge.

1. Update I2C master platform specific context [for example, (void\*)&i2c\_master\_0]

```
001
001
        * \brief PAL I2C configuration for OPTIGA
002
       pal_i2c_t optiga_pal_i2c_context_0 =
003
004
005
           /// Pointer to I2C master platform specific context
006
           (void*)&i2c master 0,
997
           /// Slave address
008
           0x30,
009
           /// Upper layer context
010
           NULL,
011
           /// Callback event handler
           NULL
012
013
       };
```

**2.** Update platform specific context for GPIO (Vdd and reset)

```
/**
001
        * \brief Vdd pin configuration for OPTIGA
002
003
       pal_gpio_t optiga_vdd_0 =
004
005
           // Platform specific GPIO context for the pin used to toggle Vdd
006
           (void*)&vdd_pin
007
008
       };
009
010
011
        * \brief Reset pin configuration for OPTIGA
012
013
       pal_gpio_t optiga_reset_0 =
014
015
           // Platform specific GPIO context for the pin used to toggle Reset
016
           (void*)&reset_pin
017
       };
```

**3.** Update *PAL* I2C *API* [pal\_i2c.c] to communicate with OPTIGA™ Trust Charge

The pal\_i2c is expected to provide the API for I2C driver initialization, de-initialization, read, write and set bit rate kind of operations.

- a. pal i2c init
- **b.** pal\_i2c\_deinit
- c. pal\_i2c\_read
- **d.** pal\_i2c\_write
- e. pal\_i2c\_set\_bitrate

#### **Datasheet**

#### 6 Connecting to host



A few target platforms, the I2C master driver initialization (pal i2c init) is done during the platform start up. In such an environment, there is no need to implement pal\_i2c\_init and pal\_i2c\_deinit functions. Otherwise, these (pal i2c init and pal i2c deinit) functions must be implemented as per the upper layer expectations based on the need. The details of these expectations are available in the host library API documentation (chm).

The reference implementation of PAL I2C based on development kit does not need to have the platform I2C driver initialization explicitly done as part of pal\_i2c\_init as it is taken care by the DAVE™ library initialization. Therefore, pal\_i2c\_init and pal\_i2c\_deinit are not implemented.

In addition to the above specified API, the PAL I2C must handle the events from the low level I2C driver and invoke the upper layer handlers registered with PAL I2C context for the respective transaction as shown in the below example.

```
001
       //I2C driver callback function when the transmit is completed successfully
002
       void i2c_master_end_of_transmit_callback(void)
003
994
           invoke_upper_layer_callback(gp_pal_i2c_current_ctx,
005
                             (uint8_t)PAL_I2C_EVENT_TX_SUCCESS)
        }
;006
```

In above example the I2C driver callback, when transmission is successful invokes the handler to inform the result.

- 4. Update PAL GPIO [pal gpio.c] to power on and reset the OPTIGA™ Trust Charge
  - pal\_gpio\_set\_high
  - b. pal gpio set low
- 5. Update PAL timer [pal\_os\_timer.c] to enable timer
  - pal\_os\_timer\_get\_time\_in\_milliseconds
  - b. pal os timer delay in milliseconds
- 6. Update event management for the asynchronous interactions for IFX I2C [pal\_os\_event.c]
  - a. pal os event register callback oneshot
  - b. pal\_os\_event\_trigger\_registered\_callback

The pal\_os\_event\_register\_callback\_oneshot function is expected to register the handler and context provided as part of input parameters and triggers the timer for the requested time. The p pal os event is an event instance created using pal\_os\_event\_create.

```
001
       void pal_os_event_register_callback_oneshot(
002
                                      pal_os_event_t * p_pal_os_event,
003
                                      register_callback callback,
004
                                      void* callback args,
005
                                      uint32_t time_us)
006
       {
007
           p pal os event->callback registered = callback;
008
           p_pal_os_event->callback_ctx = callback_args;
009
           //lint --e{534} suppress "Return value is not required to be checked"
010
011
           TIMER_SetTimeInterval(&scheduler_timer, (time_us*100));
           TIMER_Start(&scheduler_timer);
012
013
       }
```

#### **Datasheet**



## **6 Connecting to host**

The handler registered must be invoked once the timer has elapsed as shown in pal\_os\_event\_trigger\_registered\_callback. The pal\_os\_event\_trigger\_registered\_callback is to be registered with event timer interrupt to get trigerred when the timer expires. The pal\_os\_event\_0 is the instance in the pal\_os\_event used store the registered callback and context.

```
001
       void pal_os_event_trigger_registered_callback(void)
002
003
           register_callback callback;
004
005
           TIMER_ClearEvent(&scheduler_timer);
006
           //lint --e{534} suppress "Return value is not required to be checked"
007
           TIMER_Stop(&scheduler_timer);
           TIMER_Clear(&scheduler_timer);
008
009
010
           if (pal_os_event_0.callback_registered)
011
012
               callback = pal_os_event_0.callback_registered;
013
               callback((void * )pal_os_event_0.callback_ctx);
014
           }
015
       }
```





#### 6.5 Reference code for communicating with OPTIGA™ Trust Charge

```
001
       static volatile uint32_t optiga_pal_event_status;
002
       static void optiga_pal_i2c_event_handler(void* upper_layer_ctx,
003
       uint8 t event);
004
005
       pal_i2c_t optiga_pal_i2c_context_0 =
006
007
           /// Pointer to I2C master platform specific context
008
           (void*)&i2c_master_0,
           /// Slave address
009
010
           0x30,
011
           /// Upper layer context
012
           NULL,
           /// Callback event handler
013
014
           NULL,
015
       };
016
017
       // OPTIGA pal i2c event handler
018
       static void optiga pal i2c event handler(void* upper layer ctx,
019
                                                   uint8_t event)
020
       {
021
           optiga_pal_event_status = event;
922
       }
```

```
001
       /* Function to verify I2C communication with OPTIGA */
002
       pal_status_t test_optiga_communication(void)
003
       {
004
           pal_status_t pal_return_status;
005
           uint8_t data_buffer[10] = {0x82};
006
007
           // set callback handler for pal i2c
008
           optiga_pal_i2c_context_0.upper_layer_event_handler =
009
                                  optiga_pal_i2c_event_handler;
919
011
           // Send 0x82 to read I2C_STATE from optiga
012
           do
013
           {
014
                optiga_pal_event_status = PAL_I2C_EVENT_BUSY;
015
                pal_return_status =
016
                            pal_i2c_write(&optiga_pal_i2c_context_0,
017
                                          data buffer,
018
                                          1);
               if (PAL_STATUS_FAILURE == pal_return_status)
019
020
021
               // Pal I2C write failed due to I2C busy is in busy
                  // state or low level driver failures
022
023
                   break;
               }
024
025
026
           // Wait until writing to optiga is completed
```

#### **Datasheet**



## 6 Connecting to host

```
027
           } while (PAL_I2C_EVENT_SUCCESS != optiga_pal_event_status);
028
029
030
           // Read the I2C_STATE from OPTIGA
031
           do
032
           {
033
               optiga_pal_event_status = PAL_I2C_EVENT_BUSY;
034
               pal return status =
035
                              pal_i2c_read(&optiga_pal_i2c_context_0 ,
036
                                           data_buffer ,
037
                                           4);
038
           // Pal I2C read failed due to I2C busy is in busy
039
             // state or low level driver failures
040
               if (PAL_STATUS_FAILURE == pal_return_status)
041
               {
042
                    break;
043
               }
044
           // Wait until reading from optiga is completed
045
           } while (PAL_I2C_EVENT_SUCCESS != optiga_pal_event_status);
046
047
           return pal_return_status;
048
       }
049
050
       /* Main Function */
051
       int32_t main(void)
052
       {
053
           DAVE_STATUS_t status;
054
           pal_status_t pal_return_status;
055
           // Initialisation of DAVE Apps
056
057
           status = DAVE_Init();
058
059
           // Stop if DAVE init fails
           if (DAVE_STATUS_FAILURE == status)
060
061
           {
               while (1U)
062
063
               {;}
064
065
           pal_return_status = test_optiga_communication();
066
067
           return (int32_t)pal_return_status;068
068
       }
```

## **7 OPTIGA™ Trust Charge external interface**



#### **OPTIGA™** Trust Charge external interface 7

#### 7.1 **Commands**

This section provides short description of the commands exposed by the OPTIGA™ Trust Charge security chip and mapping of these commands with respect to use cases.

Table 12 **Command table** 

| Command name                                     | Description                                                          |  |  |  |  |
|--------------------------------------------------|----------------------------------------------------------------------|--|--|--|--|
| OpenApplication Command to launch an application |                                                                      |  |  |  |  |
| CloseApplication                                 | Command to close/hibernate an application                            |  |  |  |  |
| GetDataObject                                    | Command to get (read) a data object                                  |  |  |  |  |
| SetDataObject                                    | Command to set (write) a data object                                 |  |  |  |  |
| SetObjectProtected                               | Command to set (write) data objects protected (integrity protection) |  |  |  |  |
| GetRandom                                        | Command to generate a random stream                                  |  |  |  |  |
| CalcHash                                         | Command to calculate a Hash                                          |  |  |  |  |
| CalcSign                                         | Command to calculate a signature                                     |  |  |  |  |
| VerifySign                                       | Command to verify a signature                                        |  |  |  |  |
| GenKeyPair                                       | Command to generate public/private key pairs                         |  |  |  |  |

#### Mapping of commands with use cases Table 13

| Use case                                        | OPTIGA™ Trust Charge commands used |  |  |  |  |
|-------------------------------------------------|------------------------------------|--|--|--|--|
| Charge authentication request                   | GetRandom, CalcHash, VerifySign    |  |  |  |  |
| Charge authentication response                  | CalcHash, CalcSign                 |  |  |  |  |
| Datastore (user memory ~10 KB)                  | GetDataObject and SetDataObject    |  |  |  |  |
| Secure firmware update                          | VerifySign                         |  |  |  |  |
| Secure update of trust anchors on security chip | SetObjectProtected command         |  |  |  |  |

#### 7.2 **Crypto performance**

The performance metrics for various schemes are provided in Table 14. If not particularly mentioned, the performance is measured at OPTIGA™ Trust Charge *input/output* (I/O) interface with:

- 12C FM (400 kHz)
- Without power limitation
- At 25°C
- $V_{CC} = 3.3 V$
- elliptic curve digital signature algorithm (ECDSA) signature scheme: ECDSA Federal Information Processing Standards (FIPS) 186-3 without hashing
- Hash scheme: SHA 256
- ECC key size: 256 bits (National Institute of Standards and Technology (NIST) P-256)

# **Datasheet**



# **7 OPTIGA™ Trust Charge external interface**

Table 14 Crypto performance

| Scheme              | Algorithm | Performance in ms <sup>9)</sup> | Performance<br>with shielded<br>connection in<br>ms <sup>9)</sup> | Notes                                     |
|---------------------|-----------|---------------------------------|-------------------------------------------------------------------|-------------------------------------------|
| Calculate signature | ECDSA     | ~60                             | ~65                                                               | Does not include message                  |
| Verify signature    | ECDSA     | ~85                             | ~90                                                               | hashing before calling a toolbox function |
| Key pair generation | ECC       | ~75                             | ~80                                                               | Generate 256-bit ECC key pair             |
| Hash calculation    | SHA 256   | ~5 KB/s                         | ~4.5 KB/s                                                         | In blocks of 500 bytes                    |

<sup>&</sup>lt;sup>9</sup> Minimum execution of the entire sequence in ms, except the external world timings

#### **Datasheet**

#### **8 Security monitor**



#### **Security monitor** 8

The security monitor is a central component which enforces the security policy of the OPTIGA™ Trust Charge. It consumes security events sent by security aware parts of the OPTIGA™ Trust Charge embedded software and takes actions accordingly as specified in Security monitor policy.

#### 8.1 **Security events**

The events below actively influence the security monitor.

Table 15 **Security events** 

| Event                   | Description  This event occurs in case the internal services are going to use an OPTIGA™ Trust Charge hosted private key                                                                                       |  |  |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Private key use         |                                                                                                                                                                                                                |  |  |  |  |
| Suspect system behavior | This event occurs in case the embedded software detects inconsistencies with the expected behavior of the system. Those inconsistencies might be redundant information which does not fit to their counterpart |  |  |  |  |

#### 8.2 **Security monitor policy**

Security monitor judges the notified security events regarding the number of occurrence over time and in case those violate the permitted usage profile of the system takes actions to throttle down the performance and so the possible frequency of attacks.

The permitted usage profile is defined as:

- 1. t<sub>max</sub> is set to 5 seconds (±5%)
- 2. A suspect system behavior event is never permitted and will cause setting the security event counter (SEC) to its maximum (= 255)
- One protected operation (refer to Table 15) events per t<sub>max</sub> period 3.

In other words it must not allow more than one out of the protected operations per  $t_{max}$  period (worst case, refer to bullet 3. above). This condition must be stable, at least after 500 uninterrupted executions of protected operations.

For more information, refer to Solution Reference Manual document available as part of the package.

## **Datasheet**

# A Infineon I2C protocol registry map



# A Infineon I2C protocol registry map

OPTIGA™ Trust Charge supports *IFX I2C* protocol specification (refer to [2]) and is implemented as I2C slave, which uses different address locations for status, control and data communication registers. These registers with description are outlined below in the following table.

Table 16 IFX I2C registry map table

| Register Name address |              | Size in bytes | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Master access |  |
|-----------------------|--------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|
| 0x80                  | DATA         | DATA_REG_LEN  | This is the location where data shall be read from or written to the I2C slave                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Read/Write    |  |
| 0x81                  | DATA_REG_LEN | 2             | This register holds the maximum data register (Addr 0x80) length. The allowed values are 0x0010 up to 0xFFFF. After writing the new data register length it becomes effective with the next I2C master access. However, in case the slave could not accept the new length it indicates its maximum possible length within this register. Therefore it is recommended to read the value back after writing it to be sure the I2C slave did accept the new value.  Note: The value of  MAX_PACKET_SIZE is derived from this value or vice  versa (MAX_PACKET_SIZE=  DATA_REG_LEN-5) | Read/Write    |  |
| 0x82                  | I2C_STATE    | 4             | Bits 31:24 of this register provides the I2C state in regards to the supported features (for example, clock stretching) and whether the device is busy executing a command and/or ready to return a response etc.,  Bits 15:0 defining the length of the response data block at the physical layer.                                                                                                                                                                                                                                                                               | Read only     |  |
| 0x83                  | BASE_ADDR    | 2             | This register holds the I2C base address as specified by Table 17. Default value is 0x30. After writing a different address the new address become effective with the next I2C master access. In case the bit 15 is set in addition to the new address (bit 6:0) it becomes the new default address at reset (persistent storage).                                                                                                                                                                                                                                                | Write only    |  |

(table continues...)

## **Datasheet**



# A Infineon I2C protocol registry map

Table 16 (continued) IFX I2C registry map table

| Register Name address |                              | Size in bytes | Description                                                                                                                                  | Master access |  |
|-----------------------|------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|
| 0x84                  | MAX_SCL_FREQU                | 4             | This register holds the maximum clock frequency in kHz supported by the I2C slave. The value gets adjusted to the register I2C_Mode setting. | Read          |  |
|                       |                              |               | Fast mode (FM): The allowed values are 50 up to 400.                                                                                         |               |  |
|                       |                              |               | Fast mode (FM+): The allowed values are 50 up to 1000.                                                                                       |               |  |
| 0x85                  | GUARD_TIME <sup>10)</sup>    | 4             | For details refer to Table 20                                                                                                                | Read only     |  |
| 0x86                  | TRANS_TIMEOUT <sup>10)</sup> | 4             | For details refer to Table 20                                                                                                                | Read only     |  |
| 0x88                  | SOFT_RESET                   | 2             | Writing to this register will cause a device reset. This feature is optional                                                                 | Write only    |  |
| 0x89                  | I2C_MODE                     | 2             | This register holds the current I2C Mode as defined by Table 18. The default mode is SM and FM (011B)                                        | Read/Write    |  |

# Table 17 Definition of BASE\_ADDR

| Fields    | Bits           |       |    | Value |               | Description        |                                                                                                                            |                 |      |  |
|-----------|----------------|-------|----|-------|---------------|--------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|------|--|
|           |                |       |    | 0     |               | Volatile ad        | Volatile address setting by bit 6:0, lost after reset  Persistent address setting by bit 6:0, becoming default after reset |                 |      |  |
| DEF_ADDR  |                | 15 1  |    | 1     |               |                    |                                                                                                                            |                 |      |  |
| BASE_ADDR | DDR 6:0        |       |    | 0x00- | 0x7F          | I2C base a         | ddress spe                                                                                                                 | cified by Table | e 16 |  |
| 15        | 14             | 14 13 |    |       | 12            | 11                 | 10                                                                                                                         | 9               | 8    |  |
| DEF_ADDR  | reserved for t |       |    |       | ed for future | r future use (RFU) |                                                                                                                            |                 |      |  |
| 7         | 6              | 5 5   |    |       | 4             | 3                  | 2                                                                                                                          | 1               | 0    |  |
| RFU       |                |       |    |       |               | BASE_ADD           | R                                                                                                                          |                 |      |  |
| 15        | 14 13          |       | 13 |       | 12            | 11                 | 10                                                                                                                         | 9               | 8    |  |
| DEF_MODE  | RFU            |       |    |       |               |                    | <u>'</u>                                                                                                                   |                 |      |  |
| 7         | 6              |       | 5  |       | 4             | 3                  | 2                                                                                                                          | 1               | 0    |  |
|           |                |       | RF | U     |               |                    |                                                                                                                            | Mod             | le   |  |

In case the register returns 0xFFFFFFF the register is not supported and the default values specified in Table 'list of protocol variations' shall be applied.

### **Datasheet**





Table 18 Definition of I2C\_MODE

| Fields              |          | Bits     |    |                  | Value    |           |                                                                                                         | Descrip          | tion                             |
|---------------------|----------|----------|----|------------------|----------|-----------|---------------------------------------------------------------------------------------------------------|------------------|----------------------------------|
|                     |          |          |    |                  | 0        |           |                                                                                                         |                  | mode setting by ost after reset. |
| -                   |          | 15       |    |                  | 1        |           | Persistent mode setting<br>by bit 2:0, becoming<br>default after reset. This bit<br>is always read as 0 |                  |                                  |
| MODE <sup>11)</sup> |          | 2:0      |    |                  | 001      |           |                                                                                                         | SM               |                                  |
|                     |          |          |    |                  | 010      |           |                                                                                                         | FM               |                                  |
|                     |          |          |    |                  | 011      |           |                                                                                                         | SM and           | Fm (fab out                      |
|                     |          |          |    |                  | 100      |           |                                                                                                         | default)         |                                  |
|                     |          |          |    |                  | other va | lues      |                                                                                                         | FM+              |                                  |
|                     |          |          |    |                  |          |           |                                                                                                         | Not validignored | d; writing will be               |
| 31                  | 30       | 29       | 28 | 27               |          | 26        | 25                                                                                                      |                  | 24                               |
| BUSY                | RESP_RDY | RFU      | ·  | SOF <sup>*</sup> | T_RESE   | CONT_READ | REP                                                                                                     | _START           | CLK_STRETCHIN<br>G               |
| 23                  | 22       | 21 20 19 |    |                  | 18       | 17        |                                                                                                         | 16               |                                  |
| PRESENT_LAYE        | RFU      |          |    |                  |          |           |                                                                                                         |                  |                                  |

15-0

### Length of data block to be read

Table 19 Definition of I2C\_STATE

| Field          | Bit(s) | Value | Description                              |
|----------------|--------|-------|------------------------------------------|
| DLICV          | 31     | 0     | Device is not busy                       |
| BUSY           |        | 1     | Device is busy executing a command       |
| DECD DDV       | 20     | 0     | Device is not ready to return a response |
| RESP_RDY       | 30     | 1     | Device is ready to return a response     |
|                | 27     | 0     | SOFT_RESET not supported                 |
| SOFT_RESET     |        | 1     | SOFT_RESET supported                     |
| CONT. DEAD     |        | 0     | Continue Read not supported              |
| CONT_READ      | 26     | 1     | Continue Read supported                  |
| DED CTART      | 25     | 0     | Repeated start not supported             |
| REP_START      |        | 1     | Repeated start supported                 |
| CLV STRETCHING | 24     | 0     | Clock stretching not supported           |
| CLK_STRETCHING | 24     | 1     | Clock stretching supported               |

(table continues...)

This mode defines the adherence of the bus signals to the electrical characteristics according standard I2C bus specification

#### **Datasheet**

### A Infineon I2C protocol registry map



#### Table 19 (continued) Definition of I2C\_STATE

| Field         | Bit(s) | Value | Description                      |
|---------------|--------|-------|----------------------------------|
| DDECENT LAVED | 22     | 0     | Presentation layer not supported |
| PRESENT_LAYER | 23     | 1     | Presentation layer supported     |

#### **Infineon I2C protocol variations A.1**

To fit best to application specific requirements the protocol might be tailored by specifying a couple of parameters which is described in the following table.

Table 20 List of protocol variations

| Parameter             | Default value | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX_PACKET_SIZE 0x110 |               | Maximum packet size accepted by the receiver. The protocol limits this value to 0xFFFF, but there might be project specific requirements to reduce the transport buffers size for the sake of less <i>random access memory (RAM)</i> footprint in the communication stack. If shortened, it could be statically defined or negotiated at the physical layer                                 |
| WIN_SIZE              | 1             | Window size of the sliding windows algorithm. The value could be 1 up to 2                                                                                                                                                                                                                                                                                                                  |
| MAX_NET_CHAN          | 1             | Maximum number of network channels. The value could be 1 up to 16. One indicates the OSI layer 3 is not used and the CHAN field of the PCTR must be set to 0000                                                                                                                                                                                                                             |
| CHAINING              | TRUE          | Chaining on the transport layer is supported (TRUE) or not (FALSE)                                                                                                                                                                                                                                                                                                                          |
| TRANS_TIMEOUT         | 10 ms         | (Re) transmission timeout specifies the number of milliseconds to be elapsed until the transmitter considers a frame transmission is lost and retransmits the non-acknowledged frame. The timer gets started as soon as the complete frame is transmitted. The value could be 1 up to 1000. However, the higher the number, the longer it takes to recover from a frame transmission error. |
|                       |               | <b>Note</b> : The acknowledge timeout on the receiver side must be shorter than the retransmission timeout to avoid unnecessary frame repetitions.                                                                                                                                                                                                                                          |
| TRANS_REPEAT          | 3             | Number of transmissions to be repeated until the transmitter considers the connection is lost and starts a re-synchronization with the receiver. The value could be 1 up to 4                                                                                                                                                                                                               |
| BASE_ADDR             | 0x30          | I2C (base) address. This address could be statically defined or dynamically negotiated by the physical layer                                                                                                                                                                                                                                                                                |
| MAX_SCL_FREQU         | 1000 kHz      | Maximum <i>SCL</i> clock frequency in kHz                                                                                                                                                                                                                                                                                                                                                   |

(table continues...)

### **Datasheet**



# A Infineon I2C protocol registry map

# Table 20 (continued) List of protocol variations

| Parameter     | Default value | Description                                                                                                                                                                                                                                                                                                     |  |
|---------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| GUARD_TIME    | 50 μs         | Minimum time to be elapsed at the I2C master measured from read data (STOP condition) until the next write data (start condition) is allowed to happen.                                                                                                                                                         |  |
|               |               | <b>Note</b> : For two consecutive accesses on the same device GUARD_TIME re-specifies the value of t <sub>BUF</sub> as specified by [I2C bus].                                                                                                                                                                  |  |
|               |               | <b>Note</b> : Even if another I2C address is accessed in between GUARD_TIME has to be respected for two consecutive accesses on the same device.                                                                                                                                                                |  |
| SOFT_RESET    | 1             | Any write attempt to the SOFT_RESET register will trigger a warm reset (reset w/o power cycle). This register is optional and its presence is indicated by the I2C_STATE register's "SOFT_RESET" flag                                                                                                           |  |
| PRESENT_LAYER | 1             | This flag at the I2C_STATE register indicates the optional availabilit of the presentation layer, which is providing confidentiality and integrity protection of payloads (application protocol data unit (API transferred across the I2C interface. The presentation layer is used part of shielded connection |  |

#### B OPTIGA™ Trust Charge command/response I2C sample logs



# B OPTIGA™ Trust Charge command/response I2C sample logs

The default I2C slave address for the OPTIGA™ Trust Charge is 0x30 [I2C\_ADDR]. All the values in this section are specified in decimal form unless stated otherwise.

# B.1 Sequence of commands to read coprocessor UID from OPTIGA™ Trust Charge

#### **Pre-requisites**

- **1.** Ensure that the security device is powered up
- 2. The OPTIGA™ Trust Charge will not acknowledge the slave address sent by a host if it is either busy or in idle state. Therefore, the host must retry or repeat the transaction until it is successful or timed out for 100 milliseconds (extreme case)
- 3. The specified guard time must be applied between each attempt of write/read operation by the host I2C driver
- **4.** The log information for OPTIGA™ Trust Charge commands specified in below tables contains the [*IFX* I2C] protocol information which comprises sequence numbers and checksum of the transactions
  - **a.** A sequence of commands must be strict for the OPTIGA™ Trust Charge (for example, OpenApplication followed by GetDataObject to read a coprocessor *unique identifier (UID)*)
  - **b.** A checksum in the data depends on the data received or sent via write/read operations. So any data change in the transaction is reflected in the check sum. Otherwise the write data transaction will not be accepted/acknowledged by the OPTIGA™ Trust Charge
- The logs specified below are without the presentation layer (used for the shielded connection) of [IFX I2C protocol specification [2]]

### B.1.1 Check the status [I2C\_STATE]

This is a very basic register read operation which ensures the behavior of the read/write operations of the local host *I2C* driver.

Table 21 Check I2C\_STATE register of OPTIGA™ Trust Charge

| I2C_ADDR | Transaction type | Data values              |
|----------|------------------|--------------------------|
| 30       | Write [01 bytes] | 82 <sub>H</sub>          |
| 30       | Read [04 bytes]  | 08 80 00 00 <sub>H</sub> |

# **B.1.2** Issue OpenApplication command

Before issuing any application specific command, for example read coprocessor *UID* using GetDataObject, it is a must to send the OpenApplication command to initialize the application on the OPTIGA™ Trust Charge as shown in below table.

**Table 22** OpenApplication on OPTIGA™ Trust Charge

| I2C_ADDR     | Transaction type      | Data values                                                                                   |
|--------------|-----------------------|-----------------------------------------------------------------------------------------------|
| Step 1: Send | OpenApplication comma | and to initiate the application context on the OPTIGA™ Trust Charge                           |
| 30           | Write [27 bytes]      | 80 03 00 15 00 70 00 00 10 D2 76 00 00 04 47 65 6E 41 75 74 68 41 70 70 6C 04 1A <sub>H</sub> |

(table continues...)

### **Datasheet**



# B OPTIGA™ Trust Charge command/response I2C sample logs

| Table 22                  | ole 22 (continued) OpenApplication on OPTIGA™ Trust Charge |                                                                       |  |  |  |  |
|---------------------------|------------------------------------------------------------|-----------------------------------------------------------------------|--|--|--|--|
| I2C_ADDR                  | Transaction type                                           | Data values                                                           |  |  |  |  |
| Step 2: Read              | the I2C_STATE register [R                                  | Repeat this step until the read contains the data as specified below] |  |  |  |  |
| 30                        | Write [01 bytes]                                           | 82 <sub>H</sub>                                                       |  |  |  |  |
| 30                        | Read [04 bytes]                                            | C8 80 00 05 <sub>H</sub>                                              |  |  |  |  |
| Step 3: Read transaction] | the DATA register [Acknow                                  | wledgment from OPTIGA™ Trust Charge for the last data                 |  |  |  |  |
| 30                        | Write [01 bytes]                                           | 80 <sub>H</sub>                                                       |  |  |  |  |
| 30                        | Read [05 bytes]                                            | 80 00 00 0C EC <sub>H</sub>                                           |  |  |  |  |
| Step 4: Read              | the I2C_STATE register [R                                  | Repeat this step until the read contains the data as specified below] |  |  |  |  |
| 30                        | Write [01 bytes]                                           | 82 <sub>H</sub>                                                       |  |  |  |  |
| 30                        | Read [04 bytes]                                            | 48 80 00 0A <sub>H</sub>                                              |  |  |  |  |
| Step 5: Read              | the DATA register which o                                  | contains the response for the command issued                          |  |  |  |  |
| 30                        | Write [01 bytes]                                           | 80 <sub>H</sub>                                                       |  |  |  |  |
| 30                        | Read [10 bytes]                                            | 00 00 05 00 00 00 00 14 87 <sub>H</sub>                               |  |  |  |  |
| Step 6: Send              | an acknowledgment for t                                    | the data read                                                         |  |  |  |  |
| 30                        | Write [06 bytes]                                           | 80 80 00 00 0C EC <sub>H</sub>                                        |  |  |  |  |

# **B.1.3** Read coprocessor UID

The Coprocessor UID contains the OPTIGA™ Trust Charge unique ID and the build information details. The GetDataObject command is used to read the Coprocessor UID information.

| Table 23     | Read Coproce          | ssor UID                                                                   |
|--------------|-----------------------|----------------------------------------------------------------------------|
| I2C_ADDR     | Transaction type      | Data values                                                                |
| Step 1: Send | the GetDataObject     | command to read the coprocessor UID                                        |
| 30           | Write [17 bytes]      | 80 04 00 0B 00 01 00 00 06 E0 C2 00 00 00 64 F0 9F <sub>H</sub>            |
| Step 2: Read | the I2C_STATE regis   | ter [Repeat this step until the read contains the data as specified below] |
| 30           | Write [01 bytes]      | 82 <sub>H</sub>                                                            |
| 30           | Read [04 bytes]       | 48 80 00 25 <sub>H</sub>                                                   |
| Step 3: Read | d the DATA register w | hich contains the response for the command issued                          |
| 30           | Write [01 bytes]      | 80 <sub>H</sub>                                                            |
| (table conti | nues)                 |                                                                            |

### **Datasheet**



# B OPTIGA™ Trust Charge command/response I2C sample logs

# Table 23 (continued) Read Coprocessor UID

| I2C_ADDR     | Transaction type   | Data values                                                                              |  |  |  |
|--------------|--------------------|------------------------------------------------------------------------------------------|--|--|--|
| 30           | Read [37 bytes]    | 05 00 20 00 00 00 1B CD XX                           |  |  |  |
|              |                    | Notes:                                                                                   |  |  |  |
|              |                    | 1. XX is the unique ID part of the co-processor UID                                      |  |  |  |
|              |                    | 2. "YY YY" is the OPTIGA™ Trust Charge build number in binary coded decimal (BCD) format |  |  |  |
|              |                    | 3. ZZ ZZ is the checksum of the transaction                                              |  |  |  |
| Step 4: Send | d an acknowledgmen | t for the data read                                                                      |  |  |  |
| 30           | Write [06 bytes]   | 80 81 00 00 56 30 <sub>H</sub>                                                           |  |  |  |

### **C** Power management



# C Power management

When operating, the power consumption of OPTIGA $^{\text{T}}$  Trust Charge is limited to meet the requirements regarding the power limitation set by the host. The power limitation is implemented by utilizing the current limitation feature of the underlying hardware device in steps of 1 mA from 6 mA to 15 mA with a precision of  $\pm 5\%$ .

#### C.1 Hibernation

This maximizes power saving (zero power consumption  $^{12)}$ , while the  $^{12C}$  bus stays connected. In this case OPTIGA<sup>TM</sup> Trust Charge saves the application context before power-off (switching off  $V_{CC}$ ) and restores it after power-up. After power-up the application continues seamlessly from the state before hibernate.

# C.2 Low power sleep mode

The OPTIGA™ Trust Charge automatically enters a low-power mode after a configurable delay. Once it has entered Sleep mode, the OPTIGA™ Trust Charge resumes normal operation as soon as its address is detected on the *I2C* bus.

In case no command is sent to the OPTIGA™ Trust Charge it behaves as shown in Figure 15.

- **1.** As soon as the OPTIGA™ Trust Charge is idle it starts to count down the "delay to sleep" time (t<sub>SDY</sub>)
- 2. In case this time elapses the device enters the "go to sleep" procedure
- The "go to sleep" procedure waits until all idle tasks are finished (for example, counting down the SEC).
  In case all idle tasks are finished and no command is pending, the OPTIGA™ Trust Charge enters sleep mode



Figure 15 Go-to-sleep procedure

#### **Datasheet**

**RoHS** compliance



# **RoHS compliance**

On January 27, 2003 the European Parliament and the council adopted the directives:

- 2002/95/EC on the Restriction of the use of certain Hazardous Substances in electrical and electronic equipment ("RoHS")
- 2002/96/EC on Waste Electrical and Electrical and Electronic Equipment ("WEEE")

Some of these restricted (lead) or recycling-relevant (brominated flame retardants) substances are currently found in the terminations (e.g. lead finish, bumps, balls) and substrate materials or mold compounds.

The European Union has finalized the Directives. It is the member states' task to convert these Directives into national laws. Most national laws are available, some member states have extended timelines for implementation. The laws arising from these Directives have come into force in 2006 or 2007.

The electro and electronic industry has to eliminate lead and other hazardous materials from their products. In addition, discussions are on-going with regard to the separate recycling of certain materials, e.g. plastic containing brominated flame retardants.

Infineon is fully committed to giving its customers maximum support in their efforts to convert to lead-free and halogen-free<sup>13)</sup> products. For this reason, Infineon's "Green Products" are ROHS-compliant.

Since all hazardous substances have been removed, Infineon calls its lead-free and halogen-free semiconductor packages "green." Details on Infineon's definition and upper limits for the restricted materials can be found here.

The assembly process of our high-technology semiconductor chips is an integral part of our quality strategy. Accordingly, we will accurately evaluate and test alternative materials in order to replace lead and halogen so that we end up with the same or higher quality standards for our products.

The use of lead-free solders for board assembly results in higher process temperatures and increased requirements for the heat resistivity of semiconductor packages. This issue is addressed by Infineon by a new classification of the Moisture Sensitivity Level (MSL). In a first step the existing products have been classified according to the new requirements.

Lead-free

Balls, FC bumps, Lead finish

Halogen-free

Substrate, Mold compound



Any material used by Infineon is PBB and PBDE-free. Plastic containing brominated flame retardants, as mentioned in the WEEE directive, will be replaced if technically/economically beneficial.

### **Datasheet**

# References



# References

- [1] USB Organization: USB Authentication Specification (Revision 1.0) with ECN and Errata; 2019-01
- [2] Infineon Technologies: IFX I2C Protocol Specification (latest version)
- [3] Wireless Power Consortium: *Qi Specification Authentication Protocol (latest version)*

#### **Datasheet**

#### Glossary



# **Glossary**

#### AC

alternating current (AC)

A synonym for dynamic parameters of an electronic circuit.

#### **APDU**

application protocol data unit (APDU)

The communication unit between a smart card reader and a smart card.

#### API

application programming interface (API)

A set of defined rules that enables various software components to communicate with each other.

#### **BCD**

binary coded decimal (BCD)

#### BSI

Bundesamt für Sicherheit in der Informationstechnik (BSI) German Federal Office for Information Security.

#### CA

certificate authority (CA)

#### CC

Common Criteria for Information Technology Security Evaluation (CC)

An international standard (International Organization for Standardization (ISO)/International Electrotechnical Commission (IEC) 15408) for computer security certification.

#### DC

direct current (DC)

A synonym for static parameters of an electronic circuit.

#### **EAL**

evaluation assurance level (EAL)

#### **ECC**

elliptic curve cryptography (ECC)

#### **ECDSA**

elliptic curve digital signature algorithm (ECDSA)

#### **FIPS**

Federal Information Processing Standards (FIPS)

Publicly announced standards developed by the United States federal government for use in computer systems by non-military government agencies and government contractors.

46

#### **GPIO**

Datasheet

general purpose input/output (GPIO)

#### **Datasheet**

# **Glossary**



#### I/O

input/output (I/O)

#### I2C

inter-integrated circuit (I2C)

A synchronous serial communication bus.

#### **IFX**

*Infineon Technologies AG (IFX)* 

The stock market acronym for Infineon Technologies AG shares. It is sometimes used in diagrams or tables where the long term hinders readability.

47

#### IoT

Internet of Things (IoT)

#### MCU

microcontroller unit (MCU)

One or more processor cores along with memory and programmable input/output peripherals.

#### **NIST**

National Institute of Standards and Technology (NIST)

#### NVM

non-volatile memory (NVM)

#### OS

operating system (OS)

#### **PAL**

platform abstraction layer (PAL)

#### **PCB**

printed circuit board (PCB)

#### **RAM**

random access memory (RAM)

#### **RFU**

reserved for future use (RFU)

#### **RST**

reset (RST)

#### **SCL**

serial clock line (SCL)

#### **SDA**

serial data line (SDA)

#### **SEC**

security event counter (SEC)

### **Datasheet**

# Glossary



#### SHA

Secure Hash Algorithm (SHA)

### UID

unique identifier (UID)

#### **USON**

ultrathin small outline no-lead (USON)
An surface-mounted device (SMD) package delivery form.

#### **WPC**

Wireless Power Consortium (WPC)

# **Datasheet**





# **Revision history**

| Description                                                 |  |  |  |
|-------------------------------------------------------------|--|--|--|
| 2024-06-07                                                  |  |  |  |
| Migrated to latest template and updated editorial changes   |  |  |  |
| 2020-09-22                                                  |  |  |  |
| Productive release version                                  |  |  |  |
| 2020-07-27                                                  |  |  |  |
| Engineering sample release version                          |  |  |  |
| 2020-05-22                                                  |  |  |  |
| Initial version                                             |  |  |  |
| , 2020-03-19                                                |  |  |  |
| Draft version                                               |  |  |  |
| Document security state updated and Iccavg value corrected. |  |  |  |
| 2020-01-27                                                  |  |  |  |
| Product renamed and image added                             |  |  |  |
| 2019-12-06                                                  |  |  |  |
| Incorporated review comments                                |  |  |  |
| 2019-12-05                                                  |  |  |  |
| Internal release                                            |  |  |  |
|                                                             |  |  |  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2024-06-07 Published by Infineon Technologies AG 81726 Munich, Germany

© 2024 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

Email:

CSSCustomerService@infineon.com

Document reference IFX-uzh1714036962159

#### Important notice

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.