# ModusToolbox<sup>™</sup> Software Training Level 2 - PSoC<sup>™</sup> MCUs



# **Chapter 7: Dual Core**

After completing this chapter, you will understand how to create dual core applications for PSoC™ 6 devices.

Note: There are no dual core versions of the  $PSoC^{TM}4$ , so in this chapter we will only discuss  $PSoC^{TM}6$ .

### **Table of contents**

| 7.1      | PSoC™ 6 Processors                  |    |
|----------|-------------------------------------|----|
| 7.1.1    | Cortex®-M0+                         |    |
| 7.1.2    | Cortex®-M4F                         |    |
| 7.1.3    | Memory                              | 4  |
| 7.2      | Application directory structure     |    |
| 7.3      | Inter-Process Communication (IPC)   |    |
| 7.3.1    | Semaphores                          |    |
| 7.3.2    | Pipes                               | 6  |
| 7.4      | Debugging                           |    |
| 7.5      | Exercises                           |    |
| Exercise | e 1: Run the semaphore code example |    |
|          | e 2: Run the pipes code example     |    |
| 7.6      | Appendix                            |    |
| 7.6.1    | Exercise 1 Answers                  | 10 |
| 7.6.2    | Exercise 2 Answers                  | 1  |

### **Document conventions**

| Convention        | Usage                                                                          | Example                                                      |  |
|-------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------|--|
| Courier New       | Displays code and text commands                                                | <pre>CY_ISR_PROTO(MyISR); make build</pre>                   |  |
| Italics           | Displays file names and paths                                                  | sourcefile.hex                                               |  |
| [bracketed, bold] | Displays keyboard commands in procedures                                       | [Enter] or [Ctrl] [C]                                        |  |
| Menu > Selection  | Represents menu paths                                                          | File > New Project > Clone                                   |  |
| Bold              | Displays GUI commands, menu paths and selections, and icon names in procedures | Click the <b>Debugger</b> icon, and then click <b>Next</b> . |  |



## 7.1 PSoC<sup>™</sup> 6 Processors

PSoC<sup>™</sup> 6 devices are equipped with two processors, an ARM® Cortex®-M0+ (CM0+) and an ARM® Cortex®-M4F (CM4). Together these cores allow you to simultaneously optimize your device for power and performance. Whether you need an ultra-low power programmable solution or a high-performance, secure, dual-CPU solution, the PSoC<sup>™</sup> 6 family can support your needs.

By default, when creating a single core application for PSoC<sup>™</sup> 6 devices, the code you write will be executing on the CM4 core. If you want to create a single core application that uses the CM0+ core, you need to create a dual core application and then simply not enable the CM4 core.

The following document contains a description of the PSoC<sup>™</sup> 6 dual core architecture, as well as the dual core application structure: PSoC<sup>™</sup> 6 MCU Dual-CPU System Design

### 7.1.1 Cortex®-M0+

The CM0+ is a 32-bit processor whose design is focused on minimal power consumption. This 100 MHz processor enables single-cycle integer multiplication and comes equipped with a memory protection unit (MPU). For more information on this core, you can refer to: <a href="https://www.arm.com/products/silicon-ip-cpu/cortex-m/cortex-m0-plus">https://www.arm.com/products/silicon-ip-cpu/cortex-m/cortex-m0-plus</a>

In PSoC<sup>™</sup> 6 devices, this is always the first core to boot up. In single core applications, it simply starts the CM4 and then goes to sleep, but in dual core applications, it remains awake and will execute whatever code you have written for it.

## 7.1.2 Cortex®-M4F

The CM4 is a 32-bit processor with high performance signal processing capabilities. This 150 MHz processor enables single-cycle floating point multiplication and comes equipped with a digital signal processing unit (DSP) and an MPU. For more information on this core, you can refer to: <a href="https://www.arm.com/products/silicon-ip-cpu/cortex-m/cortex-m4">https://www.arm.com/products/silicon-ip-cpu/cortex-m/cortex-m4</a>

## **7.1.3 Memory**

The amount of RAM and flash memory that is allocated to each CPU, as well as their stack and heap sizes, is configurable. The CAT1 PDL documentation contains a detailed guide on how to configure these values: <a href="https://infineon.github.io/mtb-pdl-cat1/pdl">https://infineon.github.io/mtb-pdl-cat1/pdl</a> api reference manual/html/group group system config.html

Shared memory can be allocated simply by declaring a global variable on one CPU, then passing the address of that variable to the other CPU using inter-processor communication (IPC).



## 7.2 Application directory structure

The directory structure of a dual core application is different from that of a single core application. If you create a new dual core application, then navigate to your ModusToolbox™ workspace directory, you will see a top-level directory like this:



This is the application directory for the dual core application. If you navigate the top-level directory, you'll see something like this:



Within the application directory, there are two project directories, one for each of the cores in the PSoC™ 6 device.

When compiling a dual core application, two sets of build output files are created, one for the CM0+ and one for the CM4. Each built output set is compiled from its respective project within the dual core application.

Note:

Single core PSoC<sup>™</sup> 6 applications technically have two executables as well, but in single core applications the CM0+ executable simply wakes up the CM4 and then puts the CM0+ to sleep.

Inside the Eclipse IDE for ModusToolbox<sup>™</sup>, the application described above would appear like this:



As you can see, there is a complete project for each core in the PSoC<sup>™</sup> 6 Device, each core has its own *deps* directory, *Makefile*, and *main.c.* However, both of these projects belong to the same dual core application.



Note:

In the example above, there is a REAME.md at the application level and one inside each individual project. The ones inside the project can be seen from inside the Eclipse IDE for ModusToolbox™, but the one at the application level will not appear. If you want to look at the application level README.md file, you must open it from the file system using a markdown viewer.

#### **Including Code**

Libraries can be added independently to each core's project via the Library Manager, so code that is included for one processor does not have to be included in the others.

If you have code that you want to include for both processors, you should place it in the application directory above the individual project directories, and then #include it in each project.

#### **BSP and Device Configuration**

Both the CM0+ and the CM4 projects contain a BSP, however, <u>only the BSP in the CM4 project is used</u>. So, when editing the device configuration for a dual core application, you should edit the <u>design.modus</u> file present in the CM4 project. That is, you should select the CM4 project before launching the Device Configurator. If you create a custom device configuration, you only need to set the <u>Makefile COMPONENTS</u> and DISABLE COMPONENTS variables in the CM4 project's <u>Makefile</u>.

#### **Launch Configurations**

Each of a dual core application's projects comes with its own set of launch configurations. The following are the launch configurations for the CM0+ project:



These launch configurations allow you to program and debug the CM0+, but not the CM4.

The following are the launch configurations for the CM4 project:



These launch configurations will program both the CM0+ and the CM4 at once, but they only allow you to debug the CM4.

Note:

With regard to device and launch configurations, the CM4 project can be thought of as the applications "primary" project.



# 7.3 Inter-Process Communication (IPC)

IPC is the method by which CPUs communicate with each other. On PSoC<sup>™</sup> 6, there are two IPC methods which you can make use of in your applications:

- Semaphores
- Pipes

We will discuss these in more detail later in this section.

On PSoC<sup>™</sup> 6 devices, IPC is implemented in hardware. The CAT1 PDL documentation contains an in-depth look at how IPC is implemented, what you need to consider when configuring it, and how to configure it: <a href="https://infineon.github.io/mtb-pdl-cat1/pdl">https://infineon.github.io/mtb-pdl-cat1/pdl</a> api reference manual/html/group group ipc.html
Rather than repeat all of that information here, we will simply discuss the basics that you need to know to get your application up and running.

## **7.3.1** Semaphores

A semaphore is a signaling mechanism between threads. The name semaphore (originally used for sailing ship signal flags) was applied to computers by Dijkstra in a paper about synchronizing sequential processes. Semaphores can either be binary or counting. PSoC™ 6 IPC semaphores are binary semaphores. When you "set" a semaphore it attempts to acquire the semaphore but can only do so if someone else has not acquired it first. When you "clear" a semaphore it releases the semaphore.

When your PSoC™ 6 device boots up, the default system initialization routines create an array of 128 semaphores (four 32-bit values). The first 16 semaphores (semaphores 0-15), are reserved for system use. The rest of the semaphores however, are available for use by your application. To make use of these semaphores you need the following functions:

- Cy IPC Sema Set Acquire a semaphore
- Cy IPC Sema Clear Release a semaphore

These functions take the following arguments:

- o uint32 t semaNumber The index of the semaphore to acquire or release
- o bool preemptable When this parameter is enabled the function can be preempted by another task or other forms of context switching in an RTOS environment

It is important to note that these functions are <u>non-blocking</u>. When called, they immediately return one of the following values:

```
O CY IPC SEMA SUCCESS - The semaphore was set successfully
```

- O CY IPC SEMA LOCKED The semaphore channel is busy or locked by another process
- O CY IPC SEMA NOT ACQUIRED Semaphore was already set
- O CY IPC SEMA OUT OF RANGE The semaphore number is not valid
- Cy IPC Sema Status Gets the status of a semaphore

This function takes the following argument:

o uint32 t semaNumber - The index of the semaphore to query

This function returns one of the following values:



- O CY IPC SEMA STATUS LOCKED The semaphore is in the set state.
- O CY IPC SEMA STATUS UNLOCKED The semaphore is in the cleared state.
- O CY\_IPC\_SEMA\_OUT\_OF\_RANGE The semaphore number is not valid

## **7.3.2** Pipes

A pipe is a communication channel that allows you to transfer messages or data between the cores in the PSoC™ 6. Pipes can transfer a single 32-bit unsigned datum, an array of data, or even user-defined structures. Pipes can be configured in full-duplex mode so that both cores can send messages to each other through the same pipe, or in single direction mode, so that one core will be the sender and the other will be the receiver.

Each pipe is configured with exactly two "endpoints", one on each core. Whenever a message is sent through a pipe, it is really just being sent between endpoints. Each endpoint then has one or more "clients" associated with it. Clients merely consist of a client ID and an associated callback function. When messages are sent through a pipe, they are addressed to specific clients. In this way, your application can define a multitude of message types that each have their own unique callback function that will be run when that message is received. (Each endpoint has an array of client callback functions; the client ID is simply an index into this array specifying which callback to run). There is no limit to the number of clients that an endpoint can have.

The first piece of data in any message sent through a pipe is required to be the client ID, specified as a 32-bit unsigned integer. This client ID specifies the callback that should be executed by the receiving endpoint. Optionally, after the client ID, you can include as much data as you want in the message.

When an endpoint receives a message, that endpoint's message received ISR is automatically run. This ISR is configurable, and can perform any function required by your application, but before it finishes, it must call the function  $Cy_IPC_Pipe_ExecuteCallback$ . This function retrieves the client ID included in the received message and runs the associated callback function. (Again, the client ID is simply an index into an array of callback functions).

After the receiving endpoint's client callback has been run, another callback, called the "release callback", will be automatically run. The release callback is defined by the sender of the message and runs on the sender's CPU.

The following is a high-level list of the steps you need to take to set up a pipe and send a message:

- 1. Call the function Cy\_IPC\_Pipe\_Init to configure the endpoints of the pipe. This function must be called by both CPUs.
- 2. Call the function Cy\_IPC\_Pipe\_RegisterCallback to register your endpoint's clients. You will need to call this function once for every client you wish to register. This must be done on both CPUs.
- 3. Optionally, call the function Cy\_IPC\_Pipe\_RegisterCallbackRel to register your endpoint's release callback. The release callback can also be specified as an argument of the Cy\_IPC\_Pipe\_SendMessage function, so this step is optional.
- 4. Call the function Cy\_IPC\_Pipe\_SendMessage to send a message through the pipe. You don't have to make any API calls to receive the message; the receiving endpoint's message received ISR will automatically be run when the message is received.

The CAT1 PDL contains a detailed description, as well as a plethora of code snippets, showing how to create, configure, and use your own custom pipes. Infineon also provides a code example that shows the complete process of creating, configuring, and using pipes. We will look at this CE in a later exercise.



## 7.4 Debugging

Debugging code running on two cores at the same time may be a complex process. A device such as an oscilloscope or a logic analyzer may be useful for monitoring communication between the CPUs. Currently, the Eclipse IDE for ModusToolbox™ only allows you to debug one CPU at a time. When debugging a dual core application, it is recommended that you first debug the portions of the code where the CPUs communicate with each other; after that, code executed by individual CPUs can be debugged separately.

To debug the CM4, select the CM4 project you want to debug in your workspace, then simply run the Debug launch configuration from the Quick Panel:

Dual-CPU\_Empty\_PSoC6\_App.cm4\_app Debug (KitProg3\_MiniProg4)

This launch configuration will program both the CM0+ and the CM4 and then start debugging the CM4.

To debug the CM0+, the first thing you need to do is program the complimentary CM4 application to your board. To do this, in your workspace, select the CM4 project associated with the CM0+ project you want to debug. Then, run the Program launch configuration from the Quick Panel:

Dual-CPU\_Empty\_PSoC6\_App.cm4\_app Program (KitProg3\_MiniProg4)

This will program both the CM0+ and the CM4. Then, in your workspace, select the CM0+ project you want to debug and run the Debug configuration from the Quick Panel:

☼ Dual-CPU\_Empty\_PSoC6\_App.cm0p\_app Debug CM0+ (KitProg3\_MiniProg4)

This launch configuration will reprogram the CM0+ if necessary, and then begin debugging the CM0+.



## 7.5 Exercises

## **Exercise 1: Run the semaphore code example**

In this exercise we will examine and run the Infineon PSoC<sup>™</sup> 6 semaphore code example. This CE waits for user button 1 to be pressed. Once the button is pressed each processor attempts to acquire a semaphore which locks access to the debug UART. When the semaphore is acquired by a processor, that processor sends a message over the UART, then releases the semaphore.

|    | 1.      | Create a new application called <b>ch07_ex01_semaphore</b> using the code example <b>Dual-CPU IPC Semaphore</b> .                                                                       |
|----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | 2.      | Open <i>main.c</i> from both of your application's projects and read through the code. Make sure that you understand what is going on.                                                  |
|    | Note:   | Remember that the CM0+ is the first processor to boot up.                                                                                                                               |
|    | 3.      | At the top of each <i>main.c</i> file is a line that says: #include "ipc_def.h"  Right click on the file name and select <b>Open Declaration</b> . Take a look at what is in this file. |
|    | 4.      | Once you understand how the project works, program the project to your kit and verify that when you press the user button, you see messages from both cores.                            |
|    | Note:   | To program both cores, select the CM4 project, then select the Program launch configuration that doesn't end in "CM0+".                                                                 |
| Qu | estions | to Answer                                                                                                                                                                               |
|    | 1.      | What is the purpose of the call to the function Cy_SysEnableCM4 in the CM0+'s code?                                                                                                     |
|    | 2.      | Why do both of the processors need to call the functionenable_irq?                                                                                                                      |
|    | 3.      | Where is the file <i>ipc_def.h</i> saved on your disk?                                                                                                                                  |



## Exercise 2: Run the pipes code example

In this exercise we will examine and run the Infineon PSoC<sup>™</sup> 6 pipes code example. This CE sets up an IPC pipe, then waits for user button 1 to be pressed. Once the button is pressed the CM4 sends a message to the CM0+ to start generating random numbers. The CM0+ then generates random numbers and sends messages to the CM4 containing the random numbers. The CM4 then prints each number over the Debug UART. This continues until the user button is pressed again, at which point the CM4 sends a message to the CM0+ to stop generating random numbers.

|     | 1.     | Create a new application called <b>ch07_ex02_pipes</b> using the code example <b>Dual-CPU IPC Pipes.</b>                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 2.     | Open <i>main.c</i> from both of your application's projects and read through the code. Open the CAT1 PDL and look up any functions you are unfamiliar with. Make sure that you understand what is going on.                                                                                                                                                                                                                                                                                             |
|     | Note:  | Remember that the CM0+ is the first processor to boot up.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | 3.     | At the beginning of each <code>main.c</code> file there is a function call to set up the IPC communication for the core.  o setup_ipc_communication_cm0 o setup_ipc_communication_cm4  These functions are defined in: <a href="mainto:ApplicationDirectory">ApplicationDirectory</a> /shared/source/COMPONENT_CM <a href="mainto:X&gt;/ipc_communication_cm&lt;a href=" mainto:x="">.c"&gt;X&gt;.c</a> Where <a "cm4".<="" cmop"="" href="mainto:X&gt; is the specific core, either " or="" th=""></a> |
|     |        | Open these files and read through the pipe initialization routine. Open the CAT1 PDL and look up any functions you are unfamiliar with. Make sure you understand what is going on here.                                                                                                                                                                                                                                                                                                                 |
|     | 4.     | Once you understand how the project works, program the project to your kit and verify that when you press the user button, you see messages from both cores.                                                                                                                                                                                                                                                                                                                                            |
|     | Note:  | To program both cores, select the CM4 project, then select the Program launch configuration that doesn't end in "CM0+".                                                                                                                                                                                                                                                                                                                                                                                 |
| Que | stions | to Answer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | 1.     | In the file <applicationdirectory>/shared/source/COMPONENT_CMOP/ipc_communication_cmOp.c, what is the purpose of the function user_ipc_pipe_isr_cm0? When does this function get called?</applicationdirectory>                                                                                                                                                                                                                                                                                         |
|     | 2.     | The macros <code>USER_IPC_PIPE_EP_ADDR_CM0</code> and <code>USER_IPC_PIPE_EP_ADDR_CM4</code> correspond to which endpoints in the array of endpoint structures?                                                                                                                                                                                                                                                                                                                                         |
|     | 3.     | When the CM4 receives a message from the CM0+, what callback(s) are run?                                                                                                                                                                                                                                                                                                                                                                                                                                |



## 7.6 Appendix

Answers to the questions asked in the exercises above are provided below.

#### 7.6.1 Exercise 1 Answers

1) What is the purpose of the call to the function Cy SysEnableCM4, in the CM0+'s code?

This function call enables the CM4 CPU.

2) Why do both of the processors need to call the function enable irq?

Because each CPU has its own NVIC.

3) Where is the file *ipc\_def.h* saved on your disk?

In <ApplicationDirectory>/shared/include/ipc\_def.h

### 7.6.2 Exercise 2 Answers

1) In the file <applicationDirectory>/shared/source/COMPONENT\_CMOP/ipc\_communication\_cm0p.c, what is the purpose of the function user\_ipc\_pipe\_isr\_cm0? When does this function get called?

This function gets called whenever a message is received by the CM0+ from the CM4. Its purpose is to call the callback function associated with the received client ID.

2) The macros <code>user\_ipc\_pipe\_ep\_addr\_cm0</code> and <code>user\_ipc\_pipe\_ep\_addr\_cm4</code> correspond to which endpoints in the array of endpoint structures?

Endpoints 2 and 3.

3) When the CM4 receives a message from the CM0+, what callback(s) are run?

The user ipc pipe isr cm4 callback is run, then the cm4 msg callback callback is run.

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Published by Infineon Technologies AG 81726 Munich, Germany

© 2022 Infineon Technologies AG. All Rights Reserved.

#### **IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.