# Pre-Silicon Verification 2021

Instituto Nacional de Astrofísica Óptica y Electrónica

# PROJECT: Description and Test of the Multicycle Processor in Verilog

Authors:
Abel Alejandro Rubín Alvarado.
Alejandro Torija Méndez.
Enya María Rendón Soto.
Isaías Páez Castañeda.

# Contents

| 1  | Abstract                                          | 2         |
|----|---------------------------------------------------|-----------|
| 2  | Introduction                                      | 2         |
| 3  | Design Description                                | 4         |
| 4  | Block Diagram                                     | 4         |
| 5  | Implementation                                    | 5         |
|    | 5.1 Finite State Machine Control                  | 5         |
|    | 5.2 HDL                                           | 6         |
| 6  | Description of Verification Process               | 7         |
|    | 6.1 Description of test program                   | 7         |
|    | 6.2 Flowchart                                     | 8         |
|    | 6.3 C code                                        | 9         |
|    | 6.4 Assembly code                                 | 9         |
|    | 6.5 Machine Code                                  | 10        |
| 7  | Results                                           | 11        |
|    | 7.1 Results obtained description from simulations | 11        |
| 8  | Conclusions                                       | 12        |
| 9  | Future work                                       | 12        |
|    | 9.1 Pipelined Processor                           | 12        |
|    | 9.2 Adding the rest of the instructions           | 12        |
| Bi | ibliography                                       | <b>12</b> |

#### 1 Abstract

This document presents a multicycle MIPS processor described in Verilog with R-type, Load word, store word, addi, branch and jump instructions. The first part presents an introduction and technical information about how the MIPS processor is built. Next parts present the implementation of this architecture in Verilog and description of verification process with a bubble sort algorithm to test all instructions. Finally, last sections present results, a brief conclusion and some recommendations for future work.

# 2 Introduction

The multicycle MIPS processor executes instructions in a series of shorter cycles, simpler instructions executes in fewer cycles, and the complex instructions take more cycles.

Now the Control Unit generates signals for the instruction's current step and keeps track of the current step, it has extra registers to hold the result of one step for use in the next step.

**Instruction**: A *read* control signal is sent to the memory. The contents of the program counter (PC) are used as address. The instruction fetch is the same for all instructions.

Multiple cycle changes: A memory address can come from either the PC or the ALU. If the address comes from the ALU, there will be an offset of 1024 because the memory is divided in 2 parts: 0-1023 for the instructions and 1024-2047 for data, so it adds 1024 to write in the data section and avoid rewriting the instructions. In addition, the instruction must be held in IR for all other activities.

- Control signals
  - MemRead Activated to read the instruction from memory.
  - IorD 0 to use the program counter as the memory address.
  - IRWrite Activated to write the instruction to the instruction register.

**Instruction Decode**: Instruction decoding produces control signals for the datapath and memory. The inputs to control circuitry are the opcode and function fields of the instruction. It generates the following control signals:

- Read and write control signals for memory.
- Write control signals for registers.
- Multiplexer controls for routing data through the datapath.
- Control signals to select an appropriate ALU operation.
- Instruction decode is the same for all instructions.

Multicycle Changes: There are some changes in the control signals. The most important difference is that they are generated by a finite state machine (FSM) so that they can have different values in different states.

Control Signals: Instruction decode is automatic, requiring no control signals.

**Program Counter Update**: The PC gets a new value selected from the following.

- PC + 1 (most instructions)
- Branch target address (branch instructions)

• Jump target address from the instruction jump

**Multicycle Changes**: PC update done in two steps. The first step is a simple increment (PC < – PC + 1) done automatically while the instruction is fetched. Later modifications are made for branches, jumps, and interrupts.

## **Control Signals:**

- PCWrite: Asserted to capture an updated program counter value. Used for program counter increment and branch and jump completion.
- Branch: Asserted for branch instructions during the completion step where it is ANDed with the ALU Zero output.
- PCSrc: Selects the source for a program counter write from the ALU result (program counter increment), the contents of the ALUOut register (branch address), or the jump address.

**Source Operand**: The ALU is designed to combine two source operands to produce a result. The source operand fetch activity fetches the two source operands. One source operand is selected from the following.

- The register specified by the rs instruction field (R-type and I-type source operand)
- The program counter (PC increment and branch target base)

The other source operand is selected from the following.

- The register specified by the rt instruction field (R-type source operand)
- The sign extended immediate instruction field (I-type source operand)
- The sign extended immediate instruction field, shifted left 2 places (branch target offset)
- The constant 1 (PC increment)

Multicycle Changes: For the multicycle implementation, the ALU is also incrementing the program counter and computing branch target addresses. This requires a multiplexer for each of the source operands.

#### **Control Signals**

- ALUSrcA: Selects the first ALU input from either rs or the program counter (program counter increment or branch address computation).
- ALUSrcB: Selects the second ALU input from either rt, the immediate field, the constant 1 (program counter increment), or the shifted immediate field (branch address computation).

**ALU Operation**: For most instructions the ALU performs the operation suggested by the instruction mnemonic, which is coded into either the opcode or the function instruction field. For loads and stores the ALU computes the address, adding the sign extended immediate field of the instruction to the contents of the register specified by the rs field of the instruction. For branches the ALU can do a subtraction in order to compare two source operands, using the result to determine whether or not to do further a further update of the PC.

Multicycle Changes: The ALU performs different operations in different states, but no new control signals are required to do this.

# **Control Signals**

• ALUOp determines the operation performed by the ALU: add, subtract, or decoded from function field.

# 3 Design Description

The following resources are required for this design:

- Program Counter (Register)
- Instruction/Data Memory
- Register File
- Sign Extend
- Arithmetic Logic Unit
- ALU Control
- FSM Control Unit
- AND Gate
- OR Gate
- (5) 32-bit Register
- (2) 32-bit 4 to 1 Mux
- (3) 32-bit 2 to 1 Mux
- 5-bit 2 to 1 Mux

# 4 Block Diagram



Figure 1: Complete multicycle MIPS processor

# 5 Implementation

MIPS Multicycle Implementation: The basic idea of the multicycle implementation is to split the long cycle of the single cycle implementation into 3 to 5 shorter cycles. The number of cycles depends on the instruction.

- Instruction fetch, program counter increment.
- Partial decoding of the instruction and calculation of the branch and jump target.
- Fetching the source operand, operating the ALU and updating the program counter for branches and jumps.
- Memory access, if necessary
- Writing to the register, if necessary

Part of the advantage of the multicycle implementation is better performance due to reduced total execution time for instructions that do not require a memory access or a write to the register. Multicycle processor implementations use Moore or Mealy finite state machines to generate control signals.

#### 5.1 Finite State Machine Control

Finite State Machine is the unit to control data flow of each instruction and is presented in figure 3.



Figure 2: Finite State Machine to Control MIPS processor

#### 5.2 HDL

```
module MC_MIPS(input clk, rst);
                                                         (ALUSrcB), . branch (branch), . PCWrite (
                                                         PCWrite),.PCSrc(PCSrc),.ALUOp(ALUOp))
2
    //PC
    wire [31:0] PC_Plus1;
3
    wire [31:0] PC;
4
                                                  60
    //Mux Memory
                                                       PCreg PC1(.clk(clk),.rst(rst),.d(
                                                  61
    wire [31:0] Adr;
                                                         PC_{prima}, q(PC), EN(PCEN);
    wire [31:0] ALUOut;
                                                  62
    //Instr_Data_Mem
                                                       Mux2_1 M1 (. I0 (PC), . I1 (ALUOut+32'd1024)
                                                  63
    wire [31:0] RD;
                                                         ,.S(IorD),.out(Adr));
9
    //Reg Data
                                                  64
    wire [31:0] Data;
                                                       Inst_Data_Memory I_D_Mem (. Address (Adr)
                                                  65
    //Register_File
                                                         ,. DataIn(B), .clk(clk), .ReadWrite(
    wire [31:0] Instr;
                                                         MemWrite), . DataOut(RD));
13
          [4:0] A1;
14
    wire
                                                  66
          [4:0] A2;
                                                       Reg32 Reg_Inst(.D(RD),.Q(Instr),.EN(
    wire
                                                  67
          [4:0] A3;
                                                         IRWrite) ,. clk(clk));
    wire
16
    wire [4:0] Dir_A3;
17
    wire [31:0] RD1;
                                                       Reg32 Reg_Data(.D(RD),.Q(Data),.EN(1'b1
18
    wire [31:0] RD2;
                                                         ),.clk(clk));
19
    wire [31:0] Data_WD3;
20
                                                  70
    wire [31:0]A;
                                                       Mux2_1 M2(.I0(ALUOut),.I1(Data),.S(
21
                                                  71
22
    wire [31:0]B;
                                                         MemtoReg), out(Data_WD3));
    //Sign_Extend
23
                                                  72
    wire [15:0] Imm;
                                                       Mux5b_2_1 M5b(. I0(A2),. I1(A3),. S(RegDst
24
    wire [31:0] SignImm;
                                                         ),.out(Dir_A3));
25
    //ALU
26
                                                  74
    wire [31:0] SrcA;
                                                       Register_File RF(.A_rs(A1),.A_rt(A2),.
27
    wire [31:0] SrcB;
                                                         A_rd(Dir_A3),.dataIn_rd(Data_WD3),.rw
28
    wire [31:0] ALUResult;
                                                         (RegWrite),.clk(clk),.rst(rst),.
29
    //FSM Control
                                                         read_rs(RD1),.read_rt(RD2));
30
    wire [1:0] ALUOp;
31
                                                  76
                                                       Sign_Ext SE(.Din(Imm), .Dout(SignImm));
    wire [5:0] op;
32
                                                  77
    wire IorD;
33
                                                  78
    wire MemWrite;
                                                       Reg32 Reg_RF_RD1(.D(RD1),.Q(A),.EN(1'b1)
34
                                                  79
35
    wire IRWrite;
                                                         ),.clk(clk));
    wire RegDst;
36
                                                  80
                                                       Reg32 Reg\_RF\_RD2 (.D(RD2),.Q(B),.EN(1'b1
    wire MemtoReg;
37
                                                  81
    wire RegWrite;
                                                         ),.clk(clk));
38
    wire ALUSrcA;
39
                                                  82
                                                       Mux2_1 M3(.I0(PC),.I1(A),.S(ALUSrcA),.
    wire [1:0] ALUSrcB;
40
    wire [3:0] ALUControl;
                                                         out (SrcA));
41
    wire branch;
42
                                                  84
                                                       Mux4_1 M4(.I0(B),.I1(32'h00000001),.I2(
    wire PCWrite;
43
                                                  85
    wire [1:0] PCSrc;
                                                         SignImm),.I3(SignImm),.S(ALUSrcB),.
44
    wire [31:0] PC_prima;
                                                         out(SrcB));
45
    wire [5:0] funct;
46
                                                  86
    wire b_and;
                                                       ALU_ctrl_block ALU_ctrl_b (.ALUOp(ALUOp)
47
                                                  87
48
    wire PCEN;
                                                         ,. funct (funct) ,. ALUctrl(ALUControl));
    wire [31:0] PCJump;
49
                                                  88
    //Assign
                                                       ALU ALU1(.a(SrcA),.b(SrcB), .ALUctrl(
50
                                                  89
    assign A1 = Instr[25:21];
                                                         ALUControl),.ALU_res(ALUResult),.zero
    assign A2 = Instr[20:16];
                                                         (zero));
    assign A3 = Instr[15:11];
                                                  90
    assign op = Instr[31:26];
                                                       and (b_and, branch, zero);
54
                                                  91
    assign Imm = Instr[15:0];
55
                                                  92
                                                       or (PCEN, b_and, PCWrite);
    assign funct = Instr[5:0];
56
                                                  93
    assign PCJump = {PC[31:26], Instr}
57
                                                  94
      [25:0];
                                                       Reg32 Reg_ALU(.D(ALUResult),.Q(ALUOut)
                                                  95
                                                         ,.EN(1'b1),.clk(clk));
58
    FSM_Control Ctrl(.clk(clk),.rst(rst),.
      opcode(op),.IorD(IorD),.MemWrite(
                                                       Mux4_1 M5(.I0(ALUResult),.I1(ALUOut),.
                                                         I2 (PCJump), . I3 (32'h00000000), . S (PCSrc
      MemWrite),.IRWrite(IRWrite),.RegDst(
      RegDst),.MemtoReg(MemtoReg),.RegWrite
                                                         ),.out(PC_prima));
      (RegWrite),.ALUSrcA(ALUSrcA),.ALUSrcB
                                                       endmodule
```

# 6 Description of Verification Process

# 6.1 Description of test program

## **Bubble Sort Algorithm**

Searching and sorting are between the most common ingredients of programming systems. For this reason, Bubble sort algorithm was chosen to test multicycle MIPS processor and also that it uses all instructions implemented in this processor. Basic idea of bubble sorting is passing through of an array many times sequentially. Each step consists of comparing each element in array with its successor (x[i] with x[i+1]) and the exchange of the two elements if their are not in the correct order[3]. Consider next array implemented in algorithm of MIPS processor:

57 46 35 50 11

In first step the following comparisons are made:

x[0]with x[1]57 with 46 exchange x[1]x[2]57 with 35 with exchange x[2]with x[3]57 with 50 exchange with x[3]x[4]57 with 11 exchange

Table 1: First iteration of bubble sort

Then, after first step, the array is in the next order:

46 35 50 11 57

After first step bigger number is in its correct position into the array. In general x[n-1] will be in its proper position. Complete set of iterations is shown in table 2.

| Iteration 0 (original array) | 57 | 46 | 35 | 50 | 11 |
|------------------------------|----|----|----|----|----|
| Iteration 1                  | 46 | 35 | 50 | 11 | 57 |
| Iteration 2                  | 35 | 46 | 11 | 50 | 57 |
| Iteration 3                  | 35 | 11 | 46 | 50 | 57 |
| Iteration 4                  | 11 | 35 | 46 | 50 | 57 |

Table 2: All iterations of bubble sort



Figure 3: Bubble method flowchart.

#### 6.3 C code

```
1 #include <stdio.h>
2
3 int main()
4 {
        int f, g, h, i, j, k;
5
        printf("Enter 5 numbers: \n");
6
        scanf("%i", &f);
scanf("%i", &g);
8
        scanf("%i", &h);
scanf("%i", &i);
9
        scanf("%i", &j);
12
        int number [5] = \{f,g,h,i,j\};
13
14
        int temp;
15
        for (int l=3; l>=0; l---){
16
          for (int m = 0; m \le 1; m + +){
17
             if (number [m] > number [m+1]) {
18
19
                 temp=number[m];
                 number [m] = number [m+1];
20
                 number [m+1]=temp;
21
22
          }
23
      }
24
25
26
      k = number[0];
        printf("k = \%i",k);
27
28
        return 0;
29 }
```

### 6.4 Assembly code

```
1 #numbers:
2 addi $s0,$0,57
з addi $s1,$0,46
4 addi $s2,$0,35
5 addi $s3,$0,50
6 addi $s4,$0,11
_{7} addi $t3,$0,0 # pointer
8 #Save numbers into memory int number [5] = \{f, g, h, i, j\}:
9 sw \$s0,0(\$t3)
10 addi $t3,$t3,1
11 sw $s1,0($t3)
12 addi $t3,$t3,1
13 sw $s2,0($t3)
14 addi $t3,$t3,1
15 sw $s3,0($t3)
16 addi $t3,$t3,1
17 sw $s4,0($t3)
19 addi $t0,$0,0 #temp
addi $t1,$0,5 #i
addi t2, 0, \#
22 addi $t4,$0,0 #k
  addi $t8,$0,1 #constant 1
  addi $t9,$0,16
24
25
c_{-}for_{-}i:
  addi $t2,$0,0 \#j = 0
27
28
    c_for_j:
29
    \#number [j] = number [0]:
    lw $t5,0($t2) #s0
30
    \#number [j+1] = number [1]
31
    lw $t6,1($t2) #s1
```

```
\#if(number[j]>number[j+1]):
33
     \mathtt{slt} \ \$\mathtt{t7} \, , \$\mathtt{t6} \, , \$\mathtt{t5}
34
     beq $t7,$t8, OP1
35
     j end_if #else
36
     OP1: addi t0, t5, # temp = number [j]
37
     addi t5, t6, mumber[j] = number[j+1]
38
     sw $t5,0($t2) #Save in memory Number[j]
39
     addi $t6,$t0,0 # number[j+1] = temp
40
     sw t6,1(t2) #Save in memory Number [j+1]
41
42
43
     e\,n\,d\,{}_{\scriptscriptstyle\perp} i\,f:
44
     addi $t2,$t2,5
     beq t9, t2, dec_for_i \#(j=0; j \le i; j++)
45
     j c_for_j
46
47
     dec_for_i:
48
     addi t1, t1, -1 \#(i=3; i = 0; i--)
49
     beq $t1,$0,END_FOR
50
     j c_for_i
51
52
53 END_FOR:
55 lw t4,0(0) # k = number 0 smaller number
```

#### 6.5 Machine Code

```
1 20100039
                                                     21 20190004
20110032
                                                     22 200a0000
з 2012002e
                                                     23 8d4d0000
4 20130023
                                                     24 8d4e0001
5 2014000b
                                                     25 01cd782a
6 200b0000
                                                     26 11f80001
7 ad700000
                                                     27 08000020
8 216b0001
                                                     28 21 a 8 0 0 0 0
9 ad710000
                                                     29 21 cd 0000
10 216b0001
                                                     30 ad4d0000
11 ad720000
                                                     31 210e0000
12 216b0001
                                                     32 ad4e0001
13 ad730000
                                                     зз 214 a0001
                                                     34 132a0001
14 216b0001
                                                     35 08000016
15 ad740000
16 20080000
                                                     36 2129 ffff
17 20090004
                                                     37 11200001
18 200 a0000
                                                     38 08000015
19 200 c0000
                                                     39 8c0c0000
20 20180001
```

# 7 Results

# 7.1 Results obtained description from simulations

To check results, data memory is saved in a txt file and shown in this report in figure 5, then to test register file it is printed in another txt file and presented in figure 6, this final result is presented in waveform of figure 4.



Figure 4: Part of waveform with final output.



Figure 5: Data Memory file



Figure 6: Register file after the execution of the program

# 8 Conclusions

The execution time of an instruction depends on both the number of cycles it uses and the cycle time. The multicycle processor uses varying numbers of cycles for the various instructions. The multicycle processor requires three cycles for beq and j instructions, four cycles for sw, addi, and R-type instructions, and five cycles for lw instructions. Also, the multicycle processor is designed that each cycle involved one ALU operation, memory access, or register file access, this helps to have simpler cycles, because the multicycle processor does less work in a single cycle and, thus, has shorter cycle time.

Comparing the single cycle and multicycle Control Units, the first one has combinational logic, and the multicycle has sequential logic. The Control Unit is now a FSM, this made the verification process easier, because we used the states changes signal in the EPWave to check the correct operation of each instruction by comparing it with the state diagram.

#### 9 Future work

#### 9.1 Pipelined Processor

Pipelining is a powerful way to improve the throughput of a digital system. We plan to design a pipelined processor by subdividing the single-cycle processor into five pipeline stages.

#### 9.2 Adding the rest of the instructions

The instructions implemented in this project are just a small part of the MIPS instructions, one way to complement this work would be to implement the rest of the instructions.

## References

- [1] D. A Patterson and J.L. Hennessy, COMPUTER ORGANIZATION AND DESIGN, 4th ed.: Morgan Kaufmann. ISNB: 978-0-12-374750-1
- [2] D. M. Harris and S. L. Harris, DIGITAL DESIGN AND COMPUTER ARCHITECTURE, 1st ed.: Morgan Kaufmann. ISNB: 10: 0-12-370497-9
- [3] Aaron M. Tenenbaum et al, ESTRUCTURAS DE DATOS EN C, 1st ed.: Prentice Hall. ISBN: 968-880-256-5