# XBurst®2 CPU Core

**Programming Manual** 

Release Date: June 2, 2017



XBurst®2 CPU Core

**Programming Manual** 

Copyright © 2005-2017 Ingenic Semiconductor Co., Ltd. All rights reserved.

**Disclaimer** 

This documentation is provided for use with Ingenic products. No license to Ingenic property rights is

granted. Ingenic assumes no liability, provides no warranty either expressed or implied relating to the

usage, or intellectual property right infringement except as provided for by Ingenic Terms and

Conditions of Sale.

Ingenic products are not designed for and should not be used in any medical or life sustaining or

supporting equipment.

All information in this document should be treated as preliminary. Ingenic may make changes to this

document without notice. Anyone relying on this documentation should contact Ingenic for the current

documentation and errata.

Ingenic Semiconductor Co., Ltd.

Ingenic Headquarters, East Bldg. 14, Courtyard #10

Xibeiwang East Road, Haidian District, Beijing, China,

Tel: 86-10-56345000

Fax:86-10-56345001

Http://www.ingenic.com



### **CONTENTS**

| 1 | Overv            | iew                                         | 5  |
|---|------------------|---------------------------------------------|----|
|   | 1.1 Fea          | atures of XBurst®2 CPU for X2000            | 5  |
| 2 | Opera            | ating Modos                                 | 6  |
| 2 | Opera            | ting Modes                                  | δ  |
| 3 | CP0              |                                             | 8  |
|   |                  |                                             |    |
|   | 3.1 CP(<br>3.1.1 | O Register Summary                          |    |
|   | 3.1.1            | CP0 Registers Grouped by Function           |    |
|   | ···-             | O register Formats                          |    |
|   | 3.2.1            | CP0 Register Field Types                    |    |
|   |                  | O Register Descriptions                     |    |
|   | 3.3.1            | CPU Configuration and Status Registers      |    |
|   | 3.3.2            | TLB Management Registers                    |    |
|   | 3.3.3            | Exception Control Registers                 |    |
|   | 3.3.4            | Timer Registers                             |    |
|   | 3.3.5            | Cache Management Registers                  |    |
|   | 3.3.6            | Thread Context and Shadow Control Registers |    |
|   | 3.3.7            | CPU Performance Monitor Registers           |    |
|   | 3.3.8            | Debug Registers                             | 48 |
|   | 3.3.9            | User Mode Support Registers                 | 54 |
|   | 3.3.10           | Kernel Mode Scratch Registers               | 56 |
| 4 | Evcer            | otions and Interrupts                       | 58 |
| _ | LXCG             | mons and interrupts                         |    |
|   |                  | eption Priority                             |    |
|   |                  | eption Vector Locations                     | 59 |
|   |                  | eption Handling Process                     |    |
|   | 4.3.1            | Enter Exception Handler Routine             |    |
|   | 4.3.2            | Return from Exception Handler Routine       |    |
|   | 4.4 Exc          | eption Categories                           | 61 |
| 5 | Memo             | ory Management Unit                         | 63 |
|   | 5.1 Ove          | erview                                      | 63 |
|   | 5.2 Virt         | ual Memory Space                            | 64 |
|   | 5.2.1            | User Mode                                   | 64 |
|   | 5.2.2            | Kernel Mode                                 | 65 |
|   | 5.3 TLE          | 3                                           | 67 |
|   | 5.3.1            | Instruction Micro TLB                       | 67 |
|   | 5.3.2            | Data Micro TLB                              | 67 |
|   | 5.3.3            | Variable Page Size TLB (VTLB)               | 67 |



|   | 5.3.4            | Fixed Page Size TLB (FTLB)               | 70 |
|---|------------------|------------------------------------------|----|
|   | 5.3.5            | Filling JTLB Entry                       | 71 |
|   | 5.4 Virt         | ual to Physical Address Translation      | 72 |
| 6 | Cache            | es                                       | 73 |
|   | 6.1 L1-0         | cache                                    | 73 |
|   | 6.1.1            | Cache Coherency Attribute                |    |
|   | 6.1.2            | Cache Relative CP0 Registers             |    |
|   | 6.1.3            | Cache Operation Relative Instructions    |    |
|   | 6.1.4            | PREF/PREFX instruction                   |    |
|   | 6.1.5            | SYNC instruction                         | 78 |
|   | 6.2 L2-0         | cache                                    | 79 |
| 7 | Initiali         | ze Core State                            | 80 |
|   | 7.1 Initi        | alized Core State by Hardware            | 80 |
|   | 7.1.1            | Coprocessor 0 State                      | 80 |
|   | 7.1.2            | TLB Initialization                       | 80 |
|   | 7.1.3            | Cache Initialization                     | 80 |
|   | 7.2 Initi        | alized Core State by Software            | 80 |
|   | 7.2.1            | General Purpose Registers Initialization | 80 |
| 8 | CCU              |                                          | 81 |
|   | 8.1 Ove          | erview                                   | 81 |
|   | 8.2 Reg          | gister Description                       | 82 |
|   | 8.2.1            | Cores SLeep Control Register             | 83 |
|   | 8.2.2            | Core Sleep Status Register               | 84 |
|   | 8.2.3            | Core Software Reset Register             | 85 |
|   | 8.2.4            | Memory Subsystem Control Register        | 86 |
|   | 8.2.5            | Memory Subsystem Implementation Register | 87 |
|   | 8.2.6            | CPU Configuration Register               | 88 |
|   | 8.2.7            | Peripheral IRQ Pending Register          | 89 |
|   | 8.2.8            | Peripheral IRQ Mask Register             | 89 |
|   | 8.2.9            | Mailbox IRQ Pending Register             | 90 |
|   | 8.2.10           | Mailbox IRQ Mask Register                | 90 |
|   | 8.2.11           | OST IRQ Pending Register                 | 91 |
|   | 8.2.12           | OST IRQ Mask Register                    | 91 |
|   | 8.2.13           | Debug Interrupt Pending Register         | 92 |
|   | 8.2.14           | Debug Interrupt Mask Register            | 92 |
|   | 8.2.15           | Reset Entry Register                     | 93 |
|   | 8.2.16           | Mailbox Register <n></n>                 | 93 |
|   | 8.2.17           | CCU Spin Lock Register                   | 94 |
|   |                  |                                          |    |
|   | 8.2.18           | CCU Spin Atomic Register                 | 94 |
|   | 8.2.18<br>8.2.19 | CCU Spin Atomic Register                 |    |



|   | 8.2.20   | CPU Feature Configuration Register              | 96  |
|---|----------|-------------------------------------------------|-----|
|   | 8.2.21   | Bus Exception Control Register                  | 97  |
|   | 8.3 Usa  | nge                                             | 98  |
|   | 8.3.1    | The Configuration of CCU                        | 98  |
| 9 | F.ITA(   | G Debug Support                                 | 99  |
| • |          | erview                                          |     |
|   |          | ecting Debug Mode                               |     |
|   |          | ys of Entering Debug Mode                       |     |
|   |          | ing Debug Mode                                  |     |
|   |          | dware Breakpoints                               |     |
|   | 9.5.1    | Instruction Breakpoints                         |     |
|   | 9.5.2    | Data Breakpoints                                |     |
|   | 9.5.3    | Overview of Instruction Breakpoint Registers    |     |
|   | 9.5.4    | Overview of Data Breakpoint Registers           |     |
|   |          | nditions for Matching Breakpoints               |     |
|   | 9.6.1    | Conditions for Matching Instruction Breakpoints |     |
|   | 9.6.2    | Conditions for Matching Data Breakpoints        |     |
|   | 9.6.3    | SIMD Load/Store Handling                        |     |
|   |          | oug Exceptions from Breakpoints                 |     |
|   | 9.7.1    | Debug Exception by Instruction Breakpoint       |     |
|   | 9.7.2    | Debug Exception by Data Breakpoint              |     |
|   | 9.7.3    | Breakpoint Used as Triggerpoint                 | 104 |
|   | 9.8 Tes  | t Access Port (TAP)                             | 104 |
|   | 9.8.1    | EJTAG Internal and External Interfaces          | 105 |
|   | 9.8.2    | Test Access Port Operation                      | 105 |
|   | 9.8.3    | Test Access Port (TAP) Instructions             | 109 |
|   | 9.8.4    | TAP Processor Accesses                          | 111 |
|   | 9.9 EJT  | AG Registers                                    | 113 |
|   | 9.9.1    | General Purpose Control and Status              | 113 |
|   | 9.9.2    | Instruction Breakpoint Registers                | 114 |
|   | 9.9.3    | Data Breakpoint Registers                       | 117 |
|   | 9.9.4    | EJTAG TAP Registers                             | 122 |
|   | 9.10 Deb | oug Exception                                   | 130 |
|   | 9.10.1   | Debug Exception Priorities                      | 130 |
|   | 9.10.2   | Debug Exception Vector Location                 | 131 |
|   | 9.10.3   | General Debug Exception Processing              | 131 |
|   | 9.10.4   | Debug Single Step Exception                     | 132 |
|   | 9.10.5   | Debug Interrupt Exception                       | 133 |
|   | 9.10.6   | Debug Instruction Break Exception               | 133 |
|   | 9.10.7   | Debug Breakpoint Exception                      | 133 |
|   | 9.10.8   | Debug Data Break on Load/Store Exception        | 134 |
|   | 9.11 Deb | oug Mode Exceptions                             | 134 |
|   |          |                                                 |     |



| 9.11.1   | Exceptions Taken in Debug Mode                            | 134 |
|----------|-----------------------------------------------------------|-----|
| 9.11.2   | Debug Mode Exception Processing                           | 135 |
| 9.12 MIF | PS EJTAG Compliant Mode                                   | 136 |
| 9.13 Acc | elerated EJTAG Mode                                       | 136 |
| 9.13.1   | ACC Mode Flag                                             | 136 |
| 9.13.2   | EJTAG Control Register in ACC mode (ECR_A)                | 136 |
| 9.13.3   | Processor Access Address Register in ACC mode (ADDRESS_A) | 138 |
| 9.13.4   | Processor Access Data Register in ACC mode (DATA_A)       |     |
| 9.13.5   | Debug Mode Address Space in Compliant Mode (AM = 0)       | 139 |
| 9.13.6   | Debug Mode Address Space in ACC Mode (AM = 1)             |     |
| 9.13.7   | Supported JTAG Instructions in ACC Mode                   | 140 |
| Revision | History                                                   | 141 |



# 1 Overview

XBurst®2 CPU is a high performance and low power implementation of MIPS32 ISA r5 + Configurable SIMD ISA (MIPS MSA128 + XBurst® MXA128 for X2000) instruction set architecture.

#### 1.1 Features of XBurst®2 CPU for X2000

- 32-bit MIPS32 ISA R5 plus MIPS SIMD instruction set architecture:MSA128
- Ingenic SIMD instruction set architecture: MXA128
- dual-issue, superscalar, super pipeline with Simultaneous Multi-Threading (SMT)
  - > Two hardware threads per physical core
  - Quad instructions fetch per cycle
  - Dual-issue instructions per hardware thread per cycle
  - Smart branch prediction scheme with Instruction trace buffer (ITB), Branch Target Buffer (BTB), Pattern History Table (PHT), Return Address Stack (RAS) and Jump Target Buffer (RTB)
- L1 cache size up to 32KB for Instruction cache and Data cache, respectively, 8-way set associative
- high-performance dual-issue floating-point (single and double) and 128-bit SIMD Unit
  - > 32 x 128-bit registers, 128-bit loads/stores to/from SIMD unit
  - data types: 8/16/32 bits integer, Q15/Q31 fixed point and 32/64 bits floating point
  - ➤ IEEE-754 2008 compliance
- Programmable Memory Management Unit (MMU)
  - > 1st level mini-TLB (MTLB): 8-entry instruction MTLB, 16-entry data MTLB
  - 2nd level joint TLBs: 32-entry VTLB, 256-entry 4-way set associative FTLB
- Integrated Cache Crossbar (CCX) and L2 cache
  - Configurable size up to 1MB
  - > Support multi-core configurations up to 4 physical cores (4 cores with total 8 threads)
  - Hardware prefetcher for streaming performance
- Advanced power management
  - Hardware automatic clock gating for idle subsystems
- XBurst2 CPU implements SMT technology a physical core contains 2 simultaneous threads. For convenience of description, a thread can be regarded as a logic core. Therefore, except explicitly claim, a core means a logic core in later chapters.



# 2 Operating Modes

XBurst®2 CPU core supports three operating modes:

- Debug Mode
- Kernel Mode
- User Mode

Table 2-1 the conditions of operating mode

| Debug.DM | Status.UM | Status.EXL | Status.ERL | Operating Mode |
|----------|-----------|------------|------------|----------------|
| 1        | Х         | Х          | Х          | Debug Mode     |
| 0        | 0         | X          | X          |                |
| 0        | X         | 1          | X          | Kernel Mode    |
| 0        | X         | X          | 1          |                |
| 0        | 1         | 0          | 0          | User Mode      |

X denotes don't care.



# 3 CP0

The XBurst2 System Control Coprocessor (CP0) provides the register interface to the XBurst2 core and supports memory management, address translation, exception handling, and other privileged operations. Each CP0 register has a unique number that identifies it, referred to as its register number. A separate select number is used to differentiate additional registers within the register number. For example, as shown in the table below, there are eight configuration registers with register number 16. If the select number is omitted, it is zero.

This chapter contains the following sections:

- Section 3.1 "CP0 Register Summary"
- Section 3.2 "CP0 Register Formats"
- Section 3.3 "CP0 Register Descriptions"

### 3.1 CP0 Register Summary

The following two subsections show the CP0 register set, Table 3-1 CP0 Register Grouped by Function and Table 3-2 CP0 Registers Grouped by Number.

### 3.1.1 CP0 Registers Grouped by Function

The CP0 registers set are divided into several register groups listed below.

**Table 3-1 CP0 Register Grouped by Function** 

| Category          | Register  | Register | Register |                  |
|-------------------|-----------|----------|----------|------------------|
|                   | Name      | Number   | Select   |                  |
| CPU Configuration | Config    | 16       | 0        | section 3.3.1.1  |
| and Status        | Config1   | 16       | 1        | section 3.3.1.2  |
|                   | Config2   | 16       | 2        | section 3.3.1.3  |
|                   | Config3   | 16       | 3        | section 3.3.1.4  |
|                   | Config4   | 16       | 4        | section 3.3.1.5  |
|                   | Config5   | 16       | 5        | section 3.3.1.6  |
|                   | PRId      | 15       | 0        | section 3.3.1.7  |
|                   | EBase     | 15       | 1        | section 3.3.1.8  |
|                   | Status    | 12       | 0        | section 3.3.1.9  |
|                   | IntCtl    | 12       | 1        | section 3.3.1.10 |
| TLB Management    | Index     | 0        | 0        | section 3.3.2.1  |
|                   | Random    | 1        | 0        | section 3.3.2.2  |
|                   | EntryLo0  | 2        | 0        | section 3.3.2.3  |
|                   | EntryLo1  | 3        | 0        | section 3.3.2.3  |
|                   | EntryHi   | 10       | 0        | section 3.3.2.4  |
|                   | Context   | 4        | 0        | section 3.3.2.5  |
|                   | PageMask  | 5        | 0        | section 3.3.2.6  |
|                   | PageGrain | 5        | 1        | section 3.3.2.7  |
|                   | Wired     | 6        | 0        | section 3.3.2.8  |



|                        | BadVAddr    | 8  | 0 | section 3.3.2.9  |
|------------------------|-------------|----|---|------------------|
| Exception Control      | Cause       | 13 | 0 | section 3.3.3.1  |
|                        | EPC         | 14 | 0 | section 3.3.3.2  |
|                        | ErrorEPC    | 30 | 0 | section 3.3.3.3  |
| Timer Registers        | Count       | 9  | 0 | section 3.3.4.1  |
|                        | Compare     | 11 | 0 | section 3.3.4.2  |
| Cache Management       | TagLo       | 28 | 0 | section 3.3.5.1  |
|                        | DataLo      | 28 | 1 | section 3.3.5.2  |
| Shadow Registers       | SRStl       | 12 | 2 | section 3.3.6.1  |
|                        | SRSMap      | 12 | 3 | section 3.3.6.2  |
| Performance Monitoring | PerfCntCtl0 | 25 | 0 | section 3.3.7.1  |
|                        | PerfCntCnt0 | 25 | 1 | section 3.3.7.2  |
|                        | PerfCntCtl1 | 25 | 2 | section 3.3.7.1  |
|                        | PerfCntCnt1 | 25 | 3 | section 3.3.7.2  |
| Debug                  | Debug       | 23 | 0 | section 3.3.8.1  |
|                        | Debug2      | 23 | 6 | section 3.3.8.2  |
|                        | DEPC        | 24 | 0 | section 3.3.8.3  |
|                        | DESAVE      | 31 | 0 | section 3.3.8.4  |
|                        | WatchLo     | 18 | 0 | section 3.3.8.5  |
|                        | WatchHi     | 19 | 0 | section 3.3.8.6  |
| User Mode Support      | HWREna      | 7  | 0 | section 3.3.9.1  |
|                        | UserLocal   | 4  | 2 | section 3.3.9.2  |
|                        | LLAddr      | 17 | 0 | section 3.3.9.3  |
| Kernel Mode Support    | KScratch1   | 31 | 2 | section 3.3.10.1 |
|                        | KScratch2   | 31 | 3 | section 3.3.10.2 |
|                        | KScratch3   | 31 | 4 | section 3.3.10.3 |
|                        | KScratch4   | 31 | 5 | section 3.3.10.4 |
|                        | KScratch5   | 31 | 6 | section 3.3.10.5 |
|                        | KScratch6   | 31 | 7 | section 3.3.10.6 |
|                        |             |    |   |                  |



# 3.1.2 CP0 Registers Grouped by Number

The following table provides a numerical list of the processor CP0 register.

**Table 3-2 CP0 Registers Grouped by Number** 

|     | Reg | gister    | Function                                                                                       | Location         |  |  |
|-----|-----|-----------|------------------------------------------------------------------------------------------------|------------------|--|--|
| Num | Sel | Name      |                                                                                                |                  |  |  |
| 0   | 0   | Index     | Index into the TLB array                                                                       | section 3.3.2.1  |  |  |
| 1   | 0   | Random    | Randomly generated index into the TLB array                                                    | section 3.3.2.2  |  |  |
| 2   | 0   | EntryLo0  | Low-order portion of the TLB entry for even-                                                   | section 3.3.2.3  |  |  |
|     |     |           | numbered virtual pages.                                                                        |                  |  |  |
| 3   | 0   | EntryLo1  | Low-order portion of the TLB entry for odd-numbered virtual pages.                             | section 3.3.2.3  |  |  |
| 4   | 0   | Context   | Pointer to page table entry in memory.                                                         | section 3.3.2.5  |  |  |
| 4   | 2   | UserLocal | It is written and interpreted by software                                                      | section 3.3.9.2  |  |  |
| 5   | 0   | PageMask  | PageMask controls the variable page sizes in TLB entries.                                      | section 3.3.2.6  |  |  |
| 5   | 1   | PageGrain | PageGrain controls the granularity of the page sizes in TLB entries.                           | section 3.3.2.7  |  |  |
| 6   | 0   | Wired     | Controls the number of fixed ("wired") TLB entries.                                            | section 3.3.2.8  |  |  |
| 7   | 0   | HWREna    | Enable access to selected hardware registers in non-privileged mode via the RDHWR instruction. | section 3.3.9.1  |  |  |
| 8   | 0   | BadVaddr  | The virtual address triggering the most recent address-related exception.                      | section 3.3.2.9  |  |  |
| 9   | 0   | Count     | Interval counter.                                                                              | section 3.3.4.1  |  |  |
| 9   | 6   | SpinLock  | Spinlock register.                                                                             |                  |  |  |
| 10  | 0   | EntryHi   | High-order portion of the TLB entry.                                                           | section 3.3.2.4  |  |  |
| 11  | 0   | Compare   | Compare value for interval count.                                                              | section 3.3.4.2  |  |  |
| 12  | 0   | Status    | Processor status and control.                                                                  | section 3.3.1.9  |  |  |
| 12  | 1   | IntCtl    | Setup for interrupt vector and interrupt priority features.                                    | section 3.3.1.10 |  |  |
| 12  | 2   | SRSCtl    | Shadow register set control                                                                    | section 3.3.6.1  |  |  |
| 12  | 3   | SRSMap    | Shadow register map                                                                            | section 3.3.6.2  |  |  |
| 13  | 0   | Cause     | Cause of last exception                                                                        | section 3.3.3.1  |  |  |
| 14  | 0   | EPC       | Program counter of resuming after servicing the most recent normal exception.                  | section 3.3.3.2  |  |  |
| 15  | 0   | RPID      | Processor identification and revision                                                          | section 3.3.1.7  |  |  |
| 15  | 1   | EBase     | Exception handler's base address.                                                              | section 3.3.1.8  |  |  |
| 16  | 0   | Config    | Configuration register.                                                                        | section 3.3.1.1  |  |  |
| 16  | 1   | Config1   | Configuration for MMU, catches etc.                                                            | section 3.3.1.2  |  |  |
| 16  | 2   | Config2   | Configuration for MMU ,caches etc.                                                             | section 3.3.1.3  |  |  |
| 16  | 3   | Config3   | Interrupt and ASE capabilities.                                                                | section 3.3.1.4  |  |  |



|    | 1 | 1           | T                                                  | I .              |
|----|---|-------------|----------------------------------------------------|------------------|
| 16 | 4 | Config4     | Indicates presence of Config5 register             | section 3.3.1.5  |
| 16 | 5 | Config5     | Provides information on EVA and cache error        | section 3.3.1.6  |
|    |   |             | exception vector                                   |                  |
| 17 | 0 | LLAddr      | The physical address of the load operation for the | section 3.3.9.3  |
|    |   |             | most recent Load Linked (LL) instruction.          |                  |
| 18 | 0 | WatchLo     | Watchpoint address. (low order)                    | section 3.3.8.5  |
| 19 | 0 | WatchHi     | Watchpoint address (high order) and mask.          | section 3.3.8.6  |
| 23 | 0 | Debug       | EJTAG Debug register.                              | section 3.3.8.1  |
| 23 | 6 | Debug2      | EJTAG Debug 2 register.                            | section 3.3.8.2  |
| 24 | 0 | DEPC        | Program counter of resuming after servicing the    | section 3.3.8.3  |
|    |   |             | most recent debug/debug-mode exception.            |                  |
| 25 | 0 | PerfCntCtl0 | Performance counter 0 control                      | section 3.3.7.1  |
| 25 | 1 | PerfCntCnt0 | Performance counter 0 count                        | section 3.3.7.2  |
| 25 | 2 | PerfCntCtl1 | Performance counter 1 control                      | section 3.3.7.1  |
| 25 | 3 | PerfCntCnt1 | Performance counter 1 count                        | section 3.3.7.2  |
| 28 | 0 | TagLo       | Cache tag read/write interface for I-Cache and     | section 3.3.5.1  |
|    |   |             | D-Cache.                                           |                  |
| 28 | 1 | DataLo      | Low-order data read/write interface for I-Cache    | section 3.3.5.2  |
|    |   |             | and D-Cache                                        |                  |
| 30 | 0 | ErrorEPC    | Program counter of resuming after servicing the    | section 3.3.3.3  |
|    |   |             | most recent Error exception (like reset).          |                  |
| 31 | 0 | DESAVE      | Debug handler scratchpad register.                 | section 3.3.8.4  |
| 31 | 2 | KScratch1   | Kernel scratch pad register 1.                     | section 3.3.10.1 |
| 31 | 3 | KScratch2   | Kernel scratch pad register 2.                     | section 3.3.10.2 |
| 31 | 4 | KScratch3   | Kernel scratch pad register 3.                     | section 3.3.10.3 |
| 31 | 5 | KScratch4   | Kernel scratch pad register 4.                     | section 3.3.10.4 |
| 31 | 6 | KScratch5   | Kernel scratch pad register 5.                     | section 3.3.10.5 |
| 31 | 7 | KScrathc6   | Kernel scratch pad register 5.                     | section 3.3.10.6 |



## 3.2 CP0 register Formats

This section contains descriptions of each CP0 register. The registers are listed in numerical order, first by register number, then by select field number.

### 3.2.1 CP0 Register Field Types

For each register described below, field descriptions include the read/write properties of the field, and the reset state of the field. The read/write properties are described in Table 3-3.

Table 3-3 CP0 Register Field R/W Access Types

| Notation | Hardware Interpretation                                                                          | Software Interpretation                                |  |  |  |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|--|--|--|--|
| R/W      | A field in which all bits are readable ar                                                        | nd writeable by software and potentially by hardware.  |  |  |  |  |  |  |  |
|          | Hardware updates of this field are visi                                                          | ible by software reads. Software updates of this field |  |  |  |  |  |  |  |
|          | are visible by hardware reads.                                                                   |                                                        |  |  |  |  |  |  |  |
|          | If the reset state of this field is "Undefined", either software or hardware must initialize the |                                                        |  |  |  |  |  |  |  |
|          | value before the first read will return a                                                        | predictable value. This should not be confused with    |  |  |  |  |  |  |  |
|          | the formal definition of UNDEFINED b                                                             | pehavior.                                              |  |  |  |  |  |  |  |
| R        | A field that is either static or is                                                              | A field to which the value written by software is      |  |  |  |  |  |  |  |
|          | updated only by hardware.                                                                        | ignored. Software may write any value to this field    |  |  |  |  |  |  |  |
|          | If the reset state of this field is either                                                       | without affecting hardware behavior. Software          |  |  |  |  |  |  |  |
|          | "0" or "1", hardware initializes this                                                            | reading the field will return the last value updated   |  |  |  |  |  |  |  |
|          | field.                                                                                           | by hardware.                                           |  |  |  |  |  |  |  |
|          |                                                                                                  | If the reset state of this field is "Undefined,"       |  |  |  |  |  |  |  |
|          |                                                                                                  | software reading of this field results in an           |  |  |  |  |  |  |  |
|          |                                                                                                  | UNPREDICTABLE value except after a hardware            |  |  |  |  |  |  |  |
|          |                                                                                                  | update done under the conditions specified in the      |  |  |  |  |  |  |  |
|          |                                                                                                  | description of the field.                              |  |  |  |  |  |  |  |
| W        | A field that can be written by software                                                          | but cannot be read by software.                        |  |  |  |  |  |  |  |
|          | Software reading of this field will retur                                                        | n an UNDEFINED value.                                  |  |  |  |  |  |  |  |
| W0       | Hardware can write "0" or "1" to this                                                            | Software writes always causes the field to be          |  |  |  |  |  |  |  |
|          | field                                                                                            | cleared to zero.                                       |  |  |  |  |  |  |  |
| W1C      | Hardware can write "0" or "1" to this                                                            | Software should write "1" to this field to clear it.   |  |  |  |  |  |  |  |
|          | field.                                                                                           |                                                        |  |  |  |  |  |  |  |
| Reserved | A field that hardware does not                                                                   | A field to which the write operation by software is    |  |  |  |  |  |  |  |
|          | update, and assumes a zero value.                                                                | always ingored. And software reading of this field     |  |  |  |  |  |  |  |
|          |                                                                                                  | will return zero.                                      |  |  |  |  |  |  |  |



### 3.3 CP0 Register Descriptions

The following subsections describe the CP0 registers listed in above.

### 3.3.1 CPU Configuration and Status Registers

This section contains the following CPU Configuration and Status registers.

- Device Configuration Config(CP0 Register16, Select 0)
- Device Configuration 1-Config 1(CP0 Register16, Select1)
- Device Configuration 2-Config 2(CP0 Register16, Select2)
- Device Configuration 3-Config 3(CP0 Register16, Select3)
- Device Configuration 4-Config 4(CP0 Register16, Select4)
- Device Configuration 5-Config 5(CP0 Register16, Select5)
- Processor ID-PRId(CP0 Register 15, Select 0)
- Exception Base Address-EBase(CP0 Register 15, Select 1)
- Status (CP0 Register 12, Select 0)
- Interrupt Control IntCtl (CP0 Register 12, Select 1)

### 3.3.1.1 Device Configuration - Config(CP0 Register16, Select 0)

The *Config* register specifies various configuration and capabilities information. Most of the fields in the *Config* register are initialized by hardware reset, or are constant value.

### **Config Register**

| ; | 31 | 30 28 | 27 25 | 24 | 16 | 15 | 14 13 | 12 10 | 9 7 | 6 4 | 3  | 2 0 |  |
|---|----|-------|-------|----|----|----|-------|-------|-----|-----|----|-----|--|
|   | Μ  | K23   | KU    | 0  |    | BE | АТ    | AR    | МТ  | 0   | VI | K0  |  |

| Name | Bits  | Description                                                   | R/W | Reset |
|------|-------|---------------------------------------------------------------|-----|-------|
| M    | 31    | This bit is hardwired to "1" to indicate the presence of the  | R   | 1     |
|      |       | Config1 register.                                             |     |       |
| K23  | 30:28 | These fields are unused because XBurst CPU does not           | R   | 0     |
| KU   | 27:25 | support fixed mapping MMU.                                    | R   | 0     |
| 0    | 24:16 | returns zero on read and must be written as zero              | R   | 0     |
| BE   | 15    | Indicates the endian mode. XBurst CPU supports little         | R   | 0     |
|      |       | endian only.                                                  |     |       |
|      |       | 0: littel endian;                                             |     |       |
|      |       | 1: big endian;                                                |     |       |
| AT   | 14:13 | Architecture type implemented by the processor.               | R   | 0     |
|      |       | Hardwired to 2'b00 which indicates that the architecture type |     |       |
|      |       | is MIPS32.                                                    |     |       |
|      |       | This field only denotes address and register width. The       |     |       |
|      |       | exact implemented instruction sets are denoted by the ISA     |     |       |



|    |       | register field of Config3.                                    |     |   |
|----|-------|---------------------------------------------------------------|-----|---|
| AR | 12:10 | Architecture revision level.                                  | R   | 1 |
|    |       | This bit always reads 1 to reflect Release 5 of MIPS32        |     |   |
|    |       | architecture.                                                 |     |   |
| MT | 9:7   | MMU type. This field is hardwired to 3'b100 to indicate a     | R   | 4 |
|    |       | VTLB+FTLB MMU.                                                |     |   |
| 0  | 6:4   | Must be written as zero; returns zero on read                 | R   | 0 |
| VI | 3     | Virtual instruction cache. This field is hardwired to 1'b0 to | R   | 0 |
|    |       | indicate the instruction cache of XBurst2 CPU is not virtual. |     |   |
| K0 | 2:0   | Kseg0 cache attributes.                                       | R/W | 2 |
|    |       | SeeTable 6-2 Cache Coherency Attributes for detail            |     |   |



### 3.3.1.2 Device Configuration 1-Config 1(CP0 Register16, Select1)

The *Config1* register is an adjunct to the *Config* register and encodes additional capabilities information. All fields in the *Config1* register are read-only.

The Icache and Dcache configuration parameters include encoding for the number of sets per way, the line size, and the associativity. The total cache size for a cache is therefore:

Cache Size = Associativity \* Line Size \* Set Per Way

### **Config1 Register**

| 31 30 | 2        |    | 22 21 | 19 | 18 16 | 15 13 | 12 | 10 9 | 7 | 6  | 5  | 4  | 3  | 2  | 1   | 0  |
|-------|----------|----|-------|----|-------|-------|----|------|---|----|----|----|----|----|-----|----|
| М     | MMU size | 15 |       | IL | IA    | DS    | DL | D    | Α | C2 | MD | РС | WR | CA | EΡΙ | FP |

| Name     | Bits  | Description                                                            | R/W | Reset |
|----------|-------|------------------------------------------------------------------------|-----|-------|
| М        | 31    | This bit is hardwired to '1' to indicate the presence of the           | R   | 1     |
| IVI      | 31    | Config2 register .                                                     | K   | 1     |
|          |       | The size of the VTLB array (the array has MMUSize + 1                  |     |       |
| MMU size | 30:25 | entries). Refer to the Config4 register for more information.          | R   | 0x1F  |
|          |       | 0x1F indicates 32 VTLB entries for this implementation.                |     |       |
|          |       | L1 instruction cache number of sets per way. This field is             |     |       |
|          |       | encoded as follows:                                                    |     |       |
| IS       | 24:22 | 0 : Reserved                                                           | R   | 1     |
|          |       | 1 : 128 sets per way                                                   |     |       |
|          |       | 2~7 : Reseveed.                                                        |     |       |
|          |       | L1 instruction cache line size. This field is encoded as               |     |       |
|          |       | follows:                                                               |     |       |
| IL       | 21:19 | 0~3 : Reserved                                                         | R   | 4     |
|          |       | 4 : 32-byte line size                                                  |     |       |
|          |       | 5~7 : Reserved.                                                        |     |       |
|          |       | L1 Instruction cache associativity. This field is encodes as           | 1   |       |
| IA       | 18:16 | follows:                                                               | R   | 7     |
| IA       | 10.10 | 0~6 : Reserved                                                         | K   | '     |
|          |       | 7 : 8-way                                                              |     |       |
|          |       | L1 Data cache number of sets per way. This field is encodes as follow: |     |       |
| DS       | 15:13 | 0 : Reserved                                                           | R   | 1     |
|          |       | 1 : 128 set per way                                                    |     |       |
|          |       | 2~7 : Reseveed.                                                        |     |       |
|          |       | L1 data cache line size. This field is encoded as follows:             |     |       |
| DL       | 12:10 | 0~3 : Reserved                                                         | R   | 4     |
|          |       | 4 : 32-byte line size                                                  |     | -     |
|          |       | 5~7 : Reserved.                                                        |     |       |
|          |       | L1 data cache associativity. This field is encoded as follows:         |     |       |
| DA       | 9:7   | 0~6 : Reserved                                                         | R   | 7     |
|          |       | 7 : 8-way                                                              |     |       |
| C2       | 6     | Coprocessor 2 implemented:                                             | R   | 1     |



|      |   | 0: Coprocessor 2 not implemented.                           |     |   |
|------|---|-------------------------------------------------------------|-----|---|
|      |   | 1: Coprocessor 2 implemented.                               |     |   |
| MD   | _ | MDMX Application Specific Extension (ASE).                  | R   | 0 |
| MD   | 5 | 0x0: indicates that the MDMX ASE is not implemented         | ĸ   | U |
|      |   | Performance Counter implemented.                            |     |   |
| PC   | 4 | Performance counter always is implemented. Hence this bit   | R   | 1 |
| PC   | 4 | is always logic '1'. Refer to the PerfCtl0-1 and PerfCnt0-1 | K   | 1 |
|      |   | registers for more information.                             |     |   |
| WR   | 3 | Watch registers implemented.                                | R   | 1 |
| VVIX | 3 | Refer to WathcLo/WatchHi registers for more information.    | IN. | ı |
| CA   | 2 | MIPS16e present. This bit always reads as 0 to indicate no  | R   | 0 |
| CA   | 2 | support of MIPS16e ISA                                      | IX  | U |
| EP   | 1 | EJTAG implemented. This bit always reads as 1 to indicate   | R   | 1 |
| LF.  | ı | the EJTAG unit is implemented.                              | Ν   | ı |
|      |   | FPU implemented.                                            |     |   |
| FP   | 0 | f an FPU is implemented, further capabilities of the FPU    |     | 1 |
|      |   | can be read from the capability bits in the FIR register    | R   | 1 |
|      |   | belonging to CP1 registers.                                 |     |   |



## 3.3.1.3 Device Configuration 2-Config 2(CP0 Register16, Select2)

The Config2 register encodes level 2 cache configurations.(level 3 cache is not implemented).

## Config2 Register

| 31 | 3H 7X | 27 24 | 23 20 | 19 16 | 15 12 | 11 8 | 7 4 | 3 0 |
|----|-------|-------|-------|-------|-------|------|-----|-----|
| М  | TU    | TS    | TL    | TA    | SU    | SS   | SL  | SA  |

| Name | Bits  | Description                                                  | R/W | Reset |
|------|-------|--------------------------------------------------------------|-----|-------|
| М    | 31    | This bit is hardwired to '1' to indicate the presence of the | R   | 1     |
|      |       | Config3 register.                                            | K   |       |
| TU   | 30:28 | L3 cache is not implemented for XBurst2 CPU, hence the bit   | R   | 0     |
| TS   | 27:24 | fields of TU, TS,TL,TA are not used and are all tied to 0.   | R   | 0     |
| TL   | 23:20 |                                                              | R   | 0     |
| TA   | 19:16 |                                                              | R   | 0     |
| SU   | 15:13 | Version of L2.                                               |     | 2     |
|      |       | 0 : V0.0                                                     |     |       |
|      |       | 1 : V1.0                                                     | R   |       |
|      |       | 2 : V2.0                                                     |     |       |
|      |       | 3-8 : reserved                                               |     |       |
| SS   | 11:8  | L2 cache sets per way. This field is encoded as follows:     | R   | 4     |
|      |       | 0, 1, 6, 7 : Reserved                                        |     |       |
|      |       | 2 : 256 set per way                                          |     |       |
|      |       | 3 : 512 set per way                                          |     |       |
|      |       | 4 : 1024 set per way                                         |     |       |
|      |       | 5 : 2048 set per way                                         |     |       |
| SL   | 7:4   | L2 cache line size. This field is encoded as follows:        | R   | 5     |
|      |       | 0~4, 6, 7 : Reserved                                         |     |       |
|      |       | 5 : 64-byte line size                                        |     |       |
| SA   | 3:0   | L2 cache associativity. This field is encoded as follows:    | R   | 15    |
|      |       | 0~6 : Reserved                                               |     |       |
|      |       | 7 : 8-way                                                    |     |       |
|      |       | 8~14 : Reserved                                              |     |       |
|      |       | 15 : 16-way                                                  |     |       |



### 3.3.1.4 Device Configuration 3-Config 3(CP0 Register16, Select3)

Config 3 provides information about the presence of optional extensions to the base MIPS32 architecture in addition to those specified in Config 2. All fields in the Config3 register are read-only.

#### **Config3 Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Name   | Bits  | Description                                                        | R/W | Reset |
|--------|-------|--------------------------------------------------------------------|-----|-------|
| М      | 31    | Denotes the presence of Config4 register.                          | R   | 1     |
| 0      | 30    | Must be written as zero; returns zero on read                      | R   | 0     |
| CMGCR  | 29    | Coherency Manager memory-mapped Global Configuration               | R   | 0     |
|        |       | Register Space. 0 denotes it is not implemented.                   |     |       |
| MSAP   | 28    | MSA Present.                                                       | R   | 1     |
|        |       | 0: MSA is not implemented;                                         |     |       |
|        |       | 1: MSA is implemented;                                             |     |       |
| BP     | 27    | BadInstrP register implemented.                                    | R   | 0     |
|        |       | Always read as zero, indicating that it is not implemented.        |     |       |
| BI     | 26    | BadInstr register implemented.                                     | R   | 0     |
|        |       | Always read as zero, indicating that it is not implemented.        |     |       |
| SC     | 25    | Segment Control implemented.                                       | R   | 0     |
|        |       | The bit indicates whether SegCtl0~SegCtl1 are present.             |     |       |
| PW     | 24    | Hardware Page Table Walk implemented.                              | R   | 0     |
|        |       | Read as zero , indicating that it is not implemented.              |     |       |
| VZ     | 23    | Virtualization implemented;                                        | R   | 0     |
|        |       | Read as zero, indicating that it is not implemented.               |     |       |
| IPLW   | 22:21 | Config3 <sub>MCU</sub> is zero, indicating that MCU ASE is not     | R   | 0     |
|        |       | implemented so this field is not used.                             |     |       |
| MMAR   | 20:18 | Config3 <sub>ISA</sub> is zero, indicating that microMIPS32 is not | R   | 0     |
|        |       | implemented so this field is not used.                             |     |       |
| MCU    | 17    | MCU ASE implemented.                                               | R   | 0     |
|        |       | Always read as zero, indicating that it is not implemented.        |     |       |
| ISAOn- | 16    | Reflects the ISA to be used after vectoring to an exception.       | R   | 0     |
| Exc    |       | 0: MIPS32 is used on entrance to an exception vector;              |     |       |
|        |       | 1: microMIPS is used on entrance to an exception vector;           |     |       |
|        |       | Always read as zero as microMIPS is never implemented.             |     |       |
| ISA    | 15:14 | Indicates Instruction Set Availability.                            | R   | 0     |
|        |       | Always read as zero, indicating that MIPS32 is implemented         |     |       |
| ULRI   | 13    | UserLocal register implemented.                                    | R   | 1     |
|        |       | 0: UserLocal register is not implemented;                          |     |       |



|       |    | 1: UserLocal register is implemented;                       |   |   |
|-------|----|-------------------------------------------------------------|---|---|
| RXI   | 12 | Indicates whether the RIE and XIE bits exist within the     | R | 1 |
|       |    | PageGrain register.                                         |   |   |
|       |    | 0: RIE and XIE are not implemented;                         |   |   |
|       |    | 1: RIE and XIE are implemented;                             |   |   |
| DSP2P | 11 | MIPS DSP ASE Revision 2 implemented.                        | R | 0 |
|       |    | Always read as zero, indicating that it is not implemented. |   |   |
| DSPP  | 10 | MIPS DSP ASE implemented.                                   | R | 0 |
|       |    | Always read as zero, indicating that it is not implemented. |   |   |
| CTXTC | 9  | ContextConfig register is implemented.                      | R | 0 |
|       |    | Always read as zero, indicating that it is not implemented. |   |   |
| ITL   | 8  | MIPS IFlow Trace mechanism implemented.                     | R | 0 |
|       |    | Always read as zero, indicating that it is not implemented. |   |   |
| LPA   | 7  | Large physical address for MIPS64. This bit returns zero on | R | 0 |
|       |    | read for MIPS32.                                            |   |   |
| VEIC  | 6  | Supporting an external interrupt controller is implemented  | R | 0 |
|       |    | Read as zero, indicating that it is not implemented.        |   |   |
| VInt  | 5  | Vectored interrupts implemented.                            | R | 1 |
|       |    | 0: Vectored interrupts are not implemented;                 |   |   |
|       |    | 1: Vectored interrupts are implemented;                     |   |   |
| SP    | 4  | Small (1KByte) page support is implemented.                 | R | 0 |
|       |    | Always reads as zero, indicating that XBurst2 CPU does not  |   |   |
|       |    | support 1KByte page.                                        |   |   |
| CDMM  | 2  | Common Device Memory Map (CDMM) implemented.                | R | 0 |
|       |    | Always read as zero, indicating that it is not implemented. |   |   |
| MT    | 2  | MIPS MT ASE implemented.                                    | R | 0 |
|       |    | Always read as zero, indicating that it is not implemented. |   |   |
| SM    | 1  | SmartMIPS ASE implemented.                                  | R | 0 |
|       |    | Always read as zero, indicating that it is not implemented. |   |   |
| TL    | 0  | Trace Logic implemented.                                    | R | 0 |
|       |    | Read as 0 to indicate Trace Logic is not implemented.       |   |   |



### 3.3.1.5 Device Configuration 4-Config 4(CP0 Register16, Select4)

The *Config4* register encodes additional capabilities such as TLBINV instruction support and the number of kernel scratch registers.

### **Config4 Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| M IE | AE | VTLB<br>SizeExt | KscrExist | MMU<br>ExDef<br>0 | FTLB<br>PageSize | FTLB<br>Ways | FTLB<br>Sets |
|------|----|-----------------|-----------|-------------------|------------------|--------------|--------------|
|------|----|-----------------|-----------|-------------------|------------------|--------------|--------------|

| Bits  | Description                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset                                         |
|-------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 31    | Denotes the presence of <i>Config5</i> register.           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                             |
| 30:29 | TLB invali                                                 | idate instruction conf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | figuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x3                                           |
|       | For XBu                                                    | rst2 CPU, both                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TLBINV and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | TLBINVF are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | supported                                                  | I. TLBINV* instructio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ns operate on e                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | entire MMU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
| 28    | Read as z                                                  | zero, indicating that E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | EntryHI <sub>ASID</sub> is no                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ot extended.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                             |
| 27:24 | If Config4                                                 | MMUExt=3 then this                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | field is concate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | enated to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                             |
|       | left of the                                                | most significant bit of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | of the Config1M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | IMUSize field                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | to indicate                                                | e the size of the VTL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
| 23:16 | Indicates                                                  | how many scratch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | h registers ar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | e available to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0xFC                                          |
|       | kernel-mo                                                  | ode software within                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | COP0 registe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | r 31. Each bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | represent                                                  | s a select for Copr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ocessor0 Regi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ster 31. Bit 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | represent                                                  | s Select 0(DESAVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | register), Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 23 represents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | Select 7.                                                  | If the bit is set, the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | associated scr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | atch register is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | implemen                                                   | ted and available for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | kernel-mode s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | oftware.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
| 15:14 | MMU Exte                                                   | ension Definition. Alv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | vays read as 3,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | indicating that                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x3                                           |
|       | boht FTLE                                                  | 3 and VTLB are sup                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | oorted:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | Config4[3                                                  | :0] indicates FTLB s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ets.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | Config4[7                                                  | :4] indicates FTLB w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ays.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | Config4[1                                                  | 2:8] indicates FTLB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | page size.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | Config4[2                                                  | 7:24] used as VTLB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SizeExt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
| 13    | Must be w                                                  | vritten as zero, returr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ns zeros on rea                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | d.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                             |
| 12:8  | Indicate th                                                | ne page size of the I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TLB array ent                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ries. The whole                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x01                                          |
|       | FTLB entr                                                  | ries must be flushed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | before this reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ister field value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | being cha                                                  | nged by software.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       |                                                            | Encoding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Page Size                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       |                                                            | 00000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       |                                                            | 00001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | l —                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 16KB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       | 00011-11111 Reserved                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
|       |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                               |
| 7:4   | Indicate th                                                | ne set associativity o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | f the FTLB arra                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ay.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x2                                           |
|       | 31<br>30:29<br>28<br>27:24<br>23:16<br>15:14<br>13<br>12:8 | 31 Denotes to 30:29 TLB invalor For XBu supported 28 Read as 227:24 If Config4 left of the to indicate kernel-more represent select 7. implement 15:14 MMU Extra boht FTLE Config4[7 Config4[7 Config4[2 13 Must be with the configuration of th | 31 Denotes the presence of Contact 30:29  TLB invalidate instruction contact For XBurst2 CPU, both supported. TLBINV* instructions are provided as zero, indicating that Be 27:24  If Config4MMUExt=3 then this left of the most significant bit to indicate the size of the VTL and indicates how many scratch kernel-mode software within represents a select for Coproseresents Select 0(DESAVE Select 7. If the bit is set, the implemented and available for the implemented and available for the implemented and vTLB are supposed to config4[3:0] indicates FTLB some Config4[7:4] indicates FTLB with Config4[12:8] indicates FTLB config4[27:24] used as VTLB and VTLB are supposed for the page size of the form of the page | 31 Denotes the presence of Config5 register. 30:29 TLB invalidate instruction configuration. For XBurst2 CPU, both TLBINV and supported. TLBINV* instructions operate on each supported. TLBINV* instructions operate on each left of the Most significant bit of the Config1M to indicate the size of the VTLB.  23:16 Indicates how many scratch registers are kernel-mode software within COP0 register represents a select for Coprocessor0 Register represents Select 0(DESAVE register), Bit Select 7. If the bit is set, the associated scrimplemented and available for kernel-mode software implemented and available for kernel-mode software.  15:14 MMU Extension Definition. Always read as 3, boht FTLB and VTLB are supported: Config4[3:0] indicates FTLB sets. Config4[7:4] indicates FTLB ways. Config4[7:4] indicates FTLB page size. Config4[27:24] used as VTLBSizeExt.  13 Must be written as zero, returns zeros on real locate the page size of the FTLB array ent FTLB entries must be flushed before this register being changed by software.  Encoding Page Size  00000 Reserved  00001 4KB  00011-11111 Reserved | 31 Denotes the presence of Config5 register.  30:29 TLB invalidate instruction configuration. For XBurst2 CPU, both TLBINV and TLBINVF are supported. TLBINV* instructions operate on entire MMU.  28 Read as zero, indicating that EntryHI <sub>ASID</sub> is not extended.  27:24 If Config4MMUExt=3 then this field is concatenated to the left of the most significant bit of the Config1MMUSize field to indicate the size of the VTLB.  23:16 Indicates how many scratch registers are available to kernel-mode software within COP0 register 31. Each bit represents a select for Coprocessor0 Register 31. Bit 16 represents Select 0(DESAVE register), Bit 23 represents Select 7. If the bit is set, the associated scratch register is implemented and available for kernel-mode software.  15:14 MMU Extension Definition. Always read as 3, indicating that both FTLB and VTLB are supported: Config4[3:0] indicates FTLB sets. Config4[7:4] indicates FTLB page size. Config4[7:24] used as VTLBSizeExt.  13 Must be written as zero, returns zeros on read.  12:8 Indicate the page size of the FTLB array entries. The whole FTLB entries must be flushed before this register field value being changed by software.  Encoding Page Size  00000 Reserved  00001 4KB  00010 16KB  00011-111111 Reserved | Denotes the presence of Config5 register.   R |



| Ways |     |           |                      |                    |               |   |     |
|------|-----|-----------|----------------------|--------------------|---------------|---|-----|
|      |     |           | Encoding             | Associativity      |               |   |     |
|      |     |           | 0000-0001            | Reserved           |               |   |     |
|      |     |           | 0010                 | 4                  |               |   |     |
|      |     |           | 0011-1111            | Reserved           |               |   |     |
|      |     |           |                      |                    |               |   |     |
|      |     |           |                      |                    |               |   |     |
| FTLB | 3:0 | Indicates | s the number of sets | per way within the | e FTLB array. | R | 0x6 |
| Sets |     |           | Encoding             | Set per Way        |               |   |     |
|      |     |           | 0000-0101            | Reserved           |               |   |     |
|      |     |           | 0110                 | 64                 |               |   |     |
|      |     |           | 0111-1111            | Reserved           |               |   |     |
|      |     |           |                      |                    |               |   |     |
|      |     |           |                      |                    |               |   |     |



## 3.3.1.6 Device Configuration 5-Config 5(CP0 Register16, Select5)

The *Config5* register encodes additional capabilities for the address mode programming and cache error exceptions.

### Config5 Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| M SAEn MSAEn | 0 | NFExist |
|--------------|---|---------|
|--------------|---|---------|

| Name    | Bits | Description                                                  | R/W | Reset |
|---------|------|--------------------------------------------------------------|-----|-------|
| М       | 31   | Config6 register is not implemented.                         | R   | 0     |
| K       | 30   | Segmentation Control is not implemented.                     | R   | 0     |
| CV      | 29   | Segmentation Control is not implemented.                     | R   | 0     |
| EVA     | 28   | Enhanced Virtual Addressing instructions not implemented     | R   | 0     |
| MSAEn   | 27   | MIPS SIMD architecture (MSA) enable. This bit is encoded     | R/W | 0     |
|         |      | as follows:                                                  |     |       |
|         |      | 0: MSA instructions and registers are disabled. Executing an |     |       |
|         |      | MSA instruction causes a MSA disabled exeption.              |     |       |
|         |      | 1: MSA instructions and registers are enabled.               |     |       |
| 0       | 26:1 | Must be written as zero; returns zero on read                | R   | 0     |
| NFExist | 0    | The nested fault feature does not exist.                     | R   | 0     |



## 3.3.1.7 Processor ID-PRId(CP0 Register 15, Select 0)

The Processor Identification (*PRId*) register is a 32 bit read only register that contains information identifying manufacturer, manufacturing options, processor identification and revision level of the processor.

### **PRId Register**

| 31 24 | 1 23 16    | 15 8         | 7 0      |
|-------|------------|--------------|----------|
| 0     | Company ID | Processor ID | Revision |

| Name         | Bits  | Description                                              | R/W | Reset  |
|--------------|-------|----------------------------------------------------------|-----|--------|
| 0            | 31:24 | Must be written as zero; returns zero on read            | R   | 0      |
| Company ID   | 23:16 | Company ID. Identifies the company that designed or      | R   | 0x13   |
|              |       | manufactured the processor.                              |     |        |
| Processor ID | 15:8  | Processor ID. Identifies the uA type of processor. This  | R   | 0x20   |
|              |       | field allows software to distinguish between the various |     |        |
|              |       | types of processors.                                     |     |        |
|              |       | 1) Generation(15~13):                                    |     |        |
|              |       | 0 - XBurst1;                                             |     |        |
|              |       | 1 - XBurst2;                                             |     |        |
|              |       | others - reserved                                        |     |        |
|              |       | 2) uA(12~8): micro architecture version.                 |     |        |
|              |       | 0 – X2000                                                |     |        |
| Revision     | 7:0   | The revision number of mass production.                  | R   | preset |
|              |       | 1) Process(7~4):                                         |     |        |
|              |       | encode of IC process technology.                         |     |        |
|              |       | 0 - SMIC40;                                              |     |        |
|              |       | 1 - TSMC40;                                              |     |        |
|              |       | 2 - GF28;                                                |     |        |
|              |       | 3 - TSMC28;                                              |     |        |
|              |       | 4 - SAMSUNM28;                                           |     |        |
|              |       | 5 - TSMC22;                                              |     |        |
|              |       | 6 - GF22;                                                |     |        |
|              |       | others - reserved                                        |     |        |
|              |       | 2) version(3~0):                                         |     |        |
|              |       | internal version of different implementation.            |     |        |
|              |       | Please refer to SOC document.                            |     |        |



#### 3.3.1.8 Exception Base Address-EBase(CP0 Register 15, Select 1)

The *EBase* register is a read/write register containing the base address of the exception vectors used when *StatusBEV* equals 0, and a read-only CPU number value that may be used by software to distinguish different cores in a multi-processor system.

The write-gate bit is implemented. This allows exception vectors to be placed anywhere in the address space. To ensure backward compatibility, the write-gate bit must be set before bit 31-30 can be changed.

The size of the ExcBase field depends on the state of the WG bit. At reset, the WG bit is cleared by default. In this case, the ExcBase field is comprised of bits 29:12. Bits 31:30 of the EBase Register are not writeable and are forced to a value of 2'b10 by hardware so that the exception handler will be executed from the *kseg0/kseg1* segments.

The addition of the base address and the exception offset is done inhibiting a carry between bit 29 and bit 30 of the final exception address. The combination of these two restrictions forces the final exception address to be in the kseg0 or kseg1 unmapped virtual address segments.

If the value of the Ebase base register is to be changed, this must be done with *Status.BEV* equal to 1. The operation result is UNDEFINED if the Ebase is written with a different value when *Status.BEV* is 0.

#### **Ebase Register**

| 31 30 29 |                | 12 11 10 9 |        | 0 |
|----------|----------------|------------|--------|---|
|          | Exception Base | WG<br>0    | CPUNum |   |

| Name           | Bits  | Description                                           | R/W | Reset  |
|----------------|-------|-------------------------------------------------------|-----|--------|
| Exception Base | 31:12 | This field specifies the base address of the          | R/W | 0x80_  |
|                |       | exception vectors when StatusBEV is zero. Note        |     | 000    |
|                |       | that bits 31~30 can merely be overwritten when WG     |     |        |
|                |       | is set.                                               |     |        |
| WG             | 11    | Write Gate for bits 3130.                             | R/W | 0      |
|                |       | 0: Bits 31~30 are unchanged when write to EBase       |     |        |
|                |       | 1: Bits 31~30 can be modified by writing to EBase     |     |        |
| 0              | 10    | Must be written as zero, returns zero on read.        | R   | 0      |
| CPUNum         | 9:0   | This field specifies the serial number of the CPU     | R   | Preset |
|                |       | core in a multi-processor system and can be used      |     |        |
|                |       | by software to distinguish a particular core from the |     |        |
|                |       | others. This field can also be read via RDHWR         |     |        |
|                |       | register 0.                                           |     |        |



## 3.3.1.9 Status (CP0 Register 12, Select 0)

The Status register is a read/write register that contains the operating mode, interrupt enabling and the diagnostic states of the processor.

### **Status Register**

| 31 28   | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19  | 18  | 17 16 | 15      | 8 | 7 | 5 | 4  | 3  | 2   | 1   | 0 |
|---------|----|----|----|----|----|-----|----|----|-----|-----|-------|---------|---|---|---|----|----|-----|-----|---|
| CU3-CU0 | RP | FR | RE | ΧW | 0  | BEV | TS | SR | ΞMΖ | ASE | 0     | IM[7:0] |   |   | 0 | MO | RO | ERL | EXL | Ш |

| Name | Bits | Description                                                 | R/W | Reset |
|------|------|-------------------------------------------------------------|-----|-------|
| CU3  | 31   | Coprocessor 3 Usable.                                       |     | 0     |
|      |      | Hardwired to zero.                                          |     |       |
| CU2  | 30   | Coprocessor 2 Usable.                                       | R/W | 0     |
|      |      | 0: Access not allowed                                       |     |       |
|      |      | 1: Access allowed                                           |     |       |
|      |      | CU2 is used for MXA (Ingenic's dedicated SIMD128 ISA)       |     |       |
| CU1  | 29   | Coprocessor 1 Usable.                                       | R/W | 0     |
|      |      | 0: Access not allowed.                                      |     |       |
|      |      | 1: Access allowed.                                          |     |       |
|      |      | CU1 is used for a floating-point unit.                      |     |       |
| CU0  | 28   | Coprocessor 0 Usable.                                       | R/W | 0     |
|      |      | 0: Access not allowed.                                      |     |       |
|      |      | 1: Access allowed.                                          |     |       |
|      |      | Coprocessor 0 is always usable when the core is running in  |     |       |
|      |      | Kernel Mode or Debug Mode, independent of the state of      |     |       |
|      |      | the CU0 bit.                                                |     |       |
| RP   | 27   | Enables reduced power mode implemented.                     | R   | 0     |
|      |      | Always read as zero, indicating that it is not implemented. |     |       |
| FR   | 26   | Floating-point register mode for 64-bit point unit.         | R   | 1     |
|      |      | 0: only 32-bit datatype can be hold in one floating-point   |     |       |
|      |      | register, 64-bit datatypes are stored in even-odd pairs of  |     |       |
|      |      | registers.                                                  |     |       |
|      |      | 1: Both 32-bit and 64-bit datatypes can be hold             |     |       |
| RE   | 25   | Reverse Endian.                                             | R   | 0     |
|      |      | Hardwired to zero as this feature is not implemented.       |     |       |
| MX   | 24   | MIPS DSP extension.                                         | R   | 0     |
|      |      | Hardwired to zero as this feature is not implemented.       |     |       |
| 0    | 23   | Must be written as zero; returns zero on read.              | R   | 0     |
| BEV  | 22   | Control the location of exception vectors.                  | R/W | 1     |
|      |      | 0: Normal                                                   |     |       |
|      |      | 1: Bootstrap                                                |     |       |
|      |      | See Exception Vector Locations for detail                   |     |       |



| TS      |       |                                                                                                                                                                                                                                     |      |          |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|
|         | 21    | Indicates that the TLB has detected a match on multiple entries. This detection occurs only on a write to the VTLB.                                                                                                                 | R/W  | 0        |
|         |       | When such a detection occurs, the core initiates a machine                                                                                                                                                                          |      |          |
|         |       | check exception and sets this bit. If the condition can be                                                                                                                                                                          |      |          |
|         |       | corrected, this bit should be cleared by software before                                                                                                                                                                            |      |          |
|         |       | resuming normal operation.                                                                                                                                                                                                          |      |          |
| SR      | 20    | Soft Reset.                                                                                                                                                                                                                         | R    | 0        |
|         |       | Hardwired to zero as this feature is not implemented.                                                                                                                                                                               |      |          |
| NMI     | 19    | NMI is not implemented, write is ignored and read as zero.                                                                                                                                                                          | R    | 0        |
| ASE     | 18    | ASE is not implemented, write is ignored and read as zero.                                                                                                                                                                          | R    | 0        |
| 0       | 17:16 | Must be written as zero; returns zero on read                                                                                                                                                                                       | R    | 0        |
| IM[7:0] | 15:10 | Interrupt Mask. Controls the enabling of each of the                                                                                                                                                                                | R/W  | 0x0      |
|         |       | hardware interrupts.                                                                                                                                                                                                                |      |          |
|         |       | 0: Interrupt request disabled                                                                                                                                                                                                       |      |          |
|         |       | 1: Interrupt request enabled                                                                                                                                                                                                        |      |          |
|         |       | Since Config3.VEIC is hardwired to '0', indicating that                                                                                                                                                                             |      |          |
|         |       | external interrupt controller mode is not supported, so                                                                                                                                                                             |      |          |
|         |       | IM[7:0] is only used for interrupt mask.                                                                                                                                                                                            |      |          |
| IM1IM0  | 9:8   | Interrupt Mask: Controls the enabling of each of the software                                                                                                                                                                       | R/W  | 0x0      |
|         |       | interrupts.                                                                                                                                                                                                                         |      |          |
|         |       | 0: Interrupt request disabled.                                                                                                                                                                                                      |      |          |
|         |       | 1: Interrupt request enabled.                                                                                                                                                                                                       |      |          |
| 0       | 7:5   | Must be written as zero; returns zero on read                                                                                                                                                                                       | R    | 0        |
| UM      | 4     | The encoding for this bit is:                                                                                                                                                                                                       | R/W  | 0        |
|         |       | 0: Base mode is Kernel Mode.                                                                                                                                                                                                        |      |          |
|         |       | 1: Base mode is User Mode.                                                                                                                                                                                                          |      |          |
| R0      | 3     | Supervisor mode is not implemented, write is ignored and                                                                                                                                                                            | R    | 0        |
|         |       | read as zero.                                                                                                                                                                                                                       |      |          |
| ERL     | 2     | Error Level, can be set by hardware when a reset exception                                                                                                                                                                          | R/W  | 1        |
|         |       | is taken or by executing MTC0 \$12, 0.                                                                                                                                                                                              |      |          |
|         |       | 0: normal level;                                                                                                                                                                                                                    |      |          |
|         |       | 1: error level.                                                                                                                                                                                                                     |      |          |
|         |       | When ERL is set:                                                                                                                                                                                                                    |      |          |
|         |       | The core is running in kernel mode                                                                                                                                                                                                  |      |          |
|         |       | Hardware and software interrupts are disabled                                                                                                                                                                                       |      |          |
|         |       | The ERET instruction will use the return address held in                                                                                                                                                                            |      |          |
|         |       | Error EPC instead of EPC.                                                                                                                                                                                                           |      |          |
|         |       | Segment kuseg is treated as an unmapped and                                                                                                                                                                                         |      |          |
|         |       | uncached region.                                                                                                                                                                                                                    |      | <u> </u> |
|         |       | Freeze tier Level and he not by bondings when any                                                                                                                                                                                   | DAM  | _        |
| EXL     | 1     | Exception Level, can be set by hardware when any                                                                                                                                                                                    | R/W  | 0        |
| EXL     | 1     | exception other than reset exception is taken or by                                                                                                                                                                                 | K/VV | 0        |
|         |       | <ul> <li>Hardware and software interrupts are disabled</li> <li>The ERET instruction will use the return address held in Error EPC instead of EPC.</li> <li>Segment kuseg is treated as an unmapped and uncached region.</li> </ul> | Davi |          |



|    |   | 0: normal level;                                                  |     |   |
|----|---|-------------------------------------------------------------------|-----|---|
|    |   | 1: exception level;                                               |     |   |
|    |   | When EXL is set:                                                  |     |   |
|    |   | The core is running in kernel mode                                |     |   |
|    |   | Hardware and software interrupts are disabled                     |     |   |
|    |   | TLB Refill exceptions use the general exception vector            |     |   |
|    |   | instead of the TLB Refill vector.                                 |     |   |
|    |   | EPC Cause <sub>BD</sub> and SRSCtl will not be updated if another |     |   |
|    |   | exception is taken                                                |     |   |
| IE | 0 | Global Interrupt Enable:                                          | R/W | 0 |
|    |   | 0: interrupts disabled                                            |     |   |
|    |   | 1: interrupts enabled                                             |     |   |
|    |   | Note that IE being cleared just prohibit acknowledging            |     |   |
|    |   | interrupts by executing IRQ handler, it can't prevent some        |     |   |
|    |   | hardware behaviors like captured interrupt signals waking         |     |   |
|    |   | the core from SLEEP state.                                        |     |   |



## 3.3.1.10 Interrupt Control - IntCtl (CP0 Register 12, Select 1)

The *IntCtl* register controls the expanded interrupt capabilities if vectored interrupt and/or external interrupt controller.

### **IntCtl Register**

| 31 29 | 28 26 | 25 23 | 22 10 | 9 5 | 4 0 |
|-------|-------|-------|-------|-----|-----|
| IPTI  | IPPCI | IPFDC | 0     | VS  | 0   |

| Name  | Bits  |                | Description               |                       | R/W | Reset |
|-------|-------|----------------|---------------------------|-----------------------|-----|-------|
| IPTI  | 31:29 | This field sp  | pecifies the IP numb      | er to which the Timer | R   | 0x7   |
|       |       | Interrupt requ | iest is merged.           |                       |     |       |
|       |       | Write is ignor | red and read as 0x7.      |                       |     |       |
| IPPCI | 28:26 | This field spe | cifies the IP number to   | which the Performance | R   | 0x6   |
|       |       | Counter Inter  | rupt request is merged    | I.                    |     |       |
|       |       | Write is ignor | red and read as 0x6.      |                       |     |       |
| IPFDC | 25:23 | Write is igno  | ored and read as zer      | o because Fast Debug  | R   | 0x0   |
|       |       | Channel Inte   | rrupt request is not imp  | elemented.            |     |       |
| 0     | 22:10 | Must be writte | en as zero; returns zer   | o on read             | R   | 0     |
| VS    | 9:5   | Vector spacir  | ng. If vectored interrupt | s are implemented (as | R/W | 0     |
|       |       | denoted by C   | Config3.VEIC or Config    | 3. VINT), this field  |     |       |
|       |       | specifies the  | spacing between vector    | ored interrupts.      |     |       |
|       |       | VS Field       | Spacing Between           | Spacing Between       |     |       |
|       |       | Encoding       | Vectors(hex)              | Vectors(decimal)      |     |       |
|       |       | 0x00           | 0x000                     | 0                     |     |       |
|       |       | 0x01           | 0x020                     | 32                    |     |       |
|       |       | 0x02           | 0x040                     | 64                    |     |       |
|       |       | 0x04           | 0x080                     | 128                   |     |       |
|       |       | 0x08           | 3 0x100 256               |                       |     |       |
|       |       | 0x10           | 0x200                     | 512                   |     |       |
| 0     | 4:0   | Must be writte | en as zero; returns zer   | o on read             | R   | 0     |

### **Encoding of IPTI, IPPCI Fields**

| Encoding | IP bit | Hardware Interrupt Source |
|----------|--------|---------------------------|
| 2        | 2      | HW0 (INTC IRQ)            |
| 3        | 3      | HW1 (SMP MAILBOX IRQ)     |
| 4        | 4      | HW2 (OST IRQ)             |
| 5        | 5      | HW3 (Reserved)            |
| 6        | 6      | HW4(IPPCI)                |
| 7        | 7      | HW5 (IPTI)                |



### 3.3.2 TLB Management Registers

This section contains the following TLB management registers.

- Index Register (CP0 Register 0, Select 0)
- Random Register (CP0 Register 1, Select 0)
- EntryLo0, EntryLo1 Register (CP0 Register 2, 3, Select 0)
- EntryHi Register (CP0 Register 10, Select 0)
- Context Register (CP0 Register 4, Select 0)
- PageMask Register (CP0 Register 5, Select 0)
- Page Granularity-PageGrain (CP0 Register 5, Select 1)
- Wired Register (CP0 Register 6, Select 0)
- BadVAddr Register (CP0 Register 8, Select 0)

### 3.3.2.1 Index Register (CP0 Register 0, Select 0)

The index register contains the index used to access the TLB for TLBP, TLBR, and TLBWI instructions. The width of the index field is 9 which is equal to Ceiling(log2(VTLBSize+FTLBSize)).

#### **Index Register**

| 31 | 30       | 8     | J |
|----|----------|-------|---|
| Р  | Reserved | Index |   |

| Name     | Bits | Description                                                      |                                                               | R/W | Reset |  |
|----------|------|------------------------------------------------------------------|---------------------------------------------------------------|-----|-------|--|
| Р        | 31   | Probe Failure. Hardware writes this bit after executing TLBP   F |                                                               | R   | 0     |  |
|          |      | instruction to                                                   | indicate whether a TLB match occurred:                        |     |       |  |
|          |      | Encoding                                                         | Meaning                                                       |     |       |  |
|          |      | 0                                                                | A match occurred, and the Index field                         |     |       |  |
|          |      |                                                                  | contains the index of the matching entry                      |     |       |  |
|          |      | 1                                                                | No match occurred and the Index field is                      |     |       |  |
|          |      |                                                                  | UNPREDICTABLE                                                 |     |       |  |
|          |      |                                                                  |                                                               |     |       |  |
| Reserved | 30:9 | Must be writt                                                    | en as zero; returns zero on read                              | R   | 0     |  |
| Index    | 8:0  | TLB index.                                                       |                                                               | R/W | 0     |  |
|          |      | Software writ                                                    | tes this field to provide the index of the TLB entry          |     |       |  |
|          |      | referenced b                                                     | y the TLBR and TLBWI instructions.                            |     |       |  |
|          |      | Hardware wr                                                      | Hardware writes this field with the index of the matching TLB |     |       |  |
|          |      | entry after ex                                                   | ecuting of the TLBP instruction. If the TLBP fails,           |     |       |  |
|          |      | the contents                                                     | of this field are UNPREDICTABLE.                              |     |       |  |



### 3.3.2.2 Random Register (CP0 Register 1, Select 0)

The *Random* register is a read-only register, it is used to index the VTLB during a TLBWR instruction. The value of the register varies between an upper and lower bound as follow:

- A lower bound is set by the number of VTLB entries reserved for exclusive use by the operating system (the contents of the *Wired* register). The entry indexed by the *Wired* register is the first entry available to be written by a TLBWR.
- An upper bond is set by the total number of VTLB entries minus 1.

Within the required constraints of the upper and lower bounds, the manner in which the processor selects values for the *Random* register is implementation-dependent.

The processor initializes the *Random* register to the upper bound when reset and when the *Wired* register is updated.

#### **Random Register**

| 31 5     | 4 | 4 (    | 0 |
|----------|---|--------|---|
| Reserved |   | Random |   |

| Name     | Bits | Description                                   | R/W | Reset |
|----------|------|-----------------------------------------------|-----|-------|
| Reserved | 31:5 | Must be written as zero; returns zero on read | R   | 0     |
| Random   | 4:0  | TLB Random Index                              | R   | 0x1f  |



### 3.3.2.3 EntryLo0, EntryLo1 Register (CP0 Register 2, 3, Select 0)

The pair of *EntryLo* registers acts as the interface between the TLB and the TLBR, TLBWI, and TLBWR instructions. The contents of the *EntryLo0* and *EntryLo1* registers are undefined after an address error, TLB invalid, TLB modified, or TLB refill exceptions.

### EntryLo0, EntryLo1 Register

| 31 30 29 | 26 | 25 6 | 5 | 3 | 2 | 1 | 0 |
|----------|----|------|---|---|---|---|---|
| RI XI    | 0  | PFN  | С |   | D | ٧ | G |

| Name | Bits  | Description                                                       | R/W | Reset |
|------|-------|-------------------------------------------------------------------|-----|-------|
| RI   | 31    | Read Inhibit. If this bit is set, an attempt to read data from    |     | 0     |
|      |       | the page will trigger a TLB Invalid exception, even if the        |     |       |
|      |       | V(Valid) bit is set.                                              |     |       |
| XI   | 30    | Execute Inhibit. If this bit is set, an attempt to fetch from the | R/W | 0     |
|      |       | page will trigger a TLB Invalid exception, even if the V          |     |       |
|      |       | (Valid) bit is set.                                               |     |       |
| 0    | 29:26 | Must be written as zero; returns zero on read                     | R   | 0     |
| PFN  | 25:6  | Page Frame Number. The PFN field corresponds to bits              | R/W | 0     |
|      |       | 3112 of the physical address.                                     |     |       |
| С    | 5:3   | Cache attribute of the page.                                      | R/W | 0     |
|      |       | See Table 6-2 Cache Coherency Attributes for detail.              |     |       |
| D    | 2     | Dirty attribute of the page. The "Dirty" flag indicates that the  | R/W | 0     |
|      |       | page has been written, and/or is writable. If D has been set,     |     |       |
|      |       | stores to the page are permitted. However, if D has been          |     |       |
|      |       | cleared, stores to the page cause a TLB Modified exception.       |     |       |
| V    | 1     | Valid attribute of the page. If this bit is a zero, accesses to   | R/W | 0     |
|      |       | the page cause a TLB Invalid exception.                           |     |       |
|      |       | This bit can make just one of a pair of pages be valid            |     |       |
| G    | 0     | Global attribute of the page. The "Global" bit. On a TLB          | R/W | 0     |
|      |       | entry update, the logical AND result of the G bits in both the    |     |       |
|      |       | EntryLo0 and EntryLo1 registers becomes the G bit to be           |     |       |
|      |       | filled in Entry0/Entry1 TLB entry. If the TLB entry G bit is a    |     |       |
|      |       | one, then the ASID comparisons are ignored during TLB             |     |       |
|      |       | matches.                                                          |     |       |



### 3.3.2.4 EntryHi Register (CP0 Register 10, Select 0)

The *EntryHi* register contains the virtual address match information used for TLB read and write operations.

A TLB exception (TLB Refill, TLB Invalid, or TLB Modified) causes bits VA<sub>31:13</sub> of the virtual address to be written into the VPN2 field of the *EntryHi* register. The ASID field is written by software with the current address space identifier value and is used during the TLB comparison process to determine TLB match.

The VPN2 field of the EntryHi register is not defined after an address error exception occurs.

#### **EntryHi Register**

| 31   | 13 | 12 11 | 10    | 9     | 8 | 7 | 6 | 5 | 4  | 3   | 2 | 1 | 0 |
|------|----|-------|-------|-------|---|---|---|---|----|-----|---|---|---|
| VPN2 |    | VPN2X | EHINV | אטוסע |   |   |   |   | AS | SID |   |   |   |

| Name  | Bits  | Description                                                                   | R/W | Reset |
|-------|-------|-------------------------------------------------------------------------------|-----|-------|
| VPN2  | 31:13 | VA <sub>31:13</sub> of the virtual address. This field is written by hardware | R/W | 0     |
|       |       | on a TLB exception or on a TLB read, and can be written by                    |     |       |
|       |       | software before a TLB write.                                                  |     |       |
| VPN2X | 12:11 | XBurst®2 CPU does not support 1KB pages and returns zero                      | R   | 0     |
|       |       | on read.                                                                      |     |       |
| EHINV | 10    | TLB HW Invalidate.                                                            | R/W | 0     |
|       |       | If this bit is set, the TLBWI instruction will invalidate the VPN2            |     |       |
|       |       | field of the selected TLB entry.                                              |     |       |
|       |       | A TLBR instruction will update this field with the VPN2 invalid               |     |       |
|       |       | bit of the read TLB entry.                                                    |     |       |
| ASIDX | 9:8   | Write is ignored and read as zero.                                            | R   | 0     |
| ASID  | 7:0   | Address space identifier. This field is written by hardware on a              | R/W | 0     |
|       |       | TLBR operation, and can be written by software to set the                     |     |       |
|       |       | current process' ASID.                                                        |     |       |



#### 3.3.2.5 Context Register (CP0 Register 4, Select 0)

The *Context* register is a read/write register containing a pointer to an entry in the page table entry (PTE) array. PTE array is an operating system data structure that stores virtual-to-physical address translations. During a TLB miss, the operating system loads the TLB with the missing translation inforamtion from the PTE array. The *Contex* register duplicates some of the information provided in the *BadVAddr* register.

A TLB exception (TLB Refill, TLB Invalid, or TLB Modified) causes bits VA31:13 of the virtual address to be written into the *BadVPN2* field of the *Context* register. The *PTEBase* field is written only by software and used by the operating system.

The BadVPN2 field of the Context register is not defined after an address error exception occurs.

#### **Context register**

| 31 23   | 3 22 4  | 3 0      |
|---------|---------|----------|
| PTEBase | BadVPN2 | Reserved |

| Name     | Bits  | Description                                                    | R/W | Reset |
|----------|-------|----------------------------------------------------------------|-----|-------|
| PTEBase  | 31:23 | This field is normally written with a value that allows the    | R/W | 0     |
|          |       | operating system to use the Context Register as a pointer      |     |       |
|          |       | into the current PTE array in memory.                          |     |       |
| BadVPN2  | 22:4  | This field is written only by hardware on a TLB exception. It  | R   | 0     |
|          |       | contains bits VA [31:13] of the virtual address that cause the |     |       |
|          |       | exception.                                                     |     |       |
| Reserved | 3:0   | Must be written as zero; returns zero on read                  | R   | 0     |



## 3.3.2.6 PageMask Register (CP0 Register 5, Select 0)

The *PageMask* register is a read/write register used for reading from and writing to the TLB. It holds a comparison mask that sets the variable page size for each TLB entry.

### PageMask Register

| 31 | 27       | 26 13 | 12 0     |
|----|----------|-------|----------|
|    | Reserved | Mask  | Reserved |

| Name     | Bits  | Description                                   | R/W | Reset |
|----------|-------|-----------------------------------------------|-----|-------|
| Reserved | 31:27 | Must be written as zero; returns zero on read |     | 0     |
| Mask     | 26:13 | Mask bits for varying page size.              |     | 0x0   |
|          |       | 00_0000_0000_0000: 4KB                        |     |       |
|          |       | 00_0000_0000_0011: 16KB                       |     |       |
|          |       | 00_0000_0000_1111: 64KB                       |     |       |
|          |       | 00_0000_0011_1111: 256KB                      |     |       |
|          |       | 00_0000_1111_1111: 1MB                        |     |       |
|          |       | 00_0011_1111_1111: 4MB                        |     |       |
|          |       | 00_1111_1111_1111: 16MB                       |     |       |
|          |       | 11_1111_11111: 64MB                           |     |       |
| Reserved | 12:0  | Must be written as zero; returns zero on read |     | 0     |



# 3.3.2.7 Page Granularity-PageGrain (CP0 Register 5, Select 1)

The *PageGrain* register is a read/write register used for enabling 1KB page support and further implementing the XI/RI mechanism.

# PageGrain Register



| Name     | Bits  | Description                                                   | R/W | Reset |
|----------|-------|---------------------------------------------------------------|-----|-------|
| RIE      | 31    | Read Inhibit Enable. Read always as 1, indicates RI bit of    | R   | 1     |
|          |       | the EntryLo0 and EntryLo1 registers is enabled.               |     |       |
| XIE      | 30    | Execute Inhibit Enable. Read always as 1, indicates XI bit of | R   | 1     |
|          |       | the EntryLo0 and EntryLo1 registers is enabled.               |     |       |
| Reserved | 29    | Must be written as zero; returns zero on read                 | R   | 0     |
| ESP      | 28    | Always read as 0 since 1KB page is not supported.             | R   | 0     |
| IEC      | 27    | Enable unique exception code for the Read-Inhibit and         | R   | 0     |
|          |       | Execute-Inhibit exceptions.                                   |     |       |
|          |       | 0: Read-Inhibit and Execute-Inhibit exceptions both use the   |     |       |
|          |       | TLBL exception code.                                          |     |       |
|          |       | 1: Read-Inhibit exceptions use the TLBRI exception code.      |     |       |
|          |       | Execute-Inhibit exceptions use the TLBXI exception code.      |     |       |
| Reserved | 26:13 | Must be written as zero; returns zero on read                 | R   | 0     |
| ASE      | 12:8  | Ignored on write; return zero on read.                        | R   | 0     |
| Reserved | 7:0   | Must be written as zero; returns zero on read                 | R   | 0     |



# 3.3.2.8 Wired Register (CP0 Register 6, Select 0)

The *Wired* register is a read/write register that specifies the lower bound to which the *Random* register can reach. In another word, after non-zero value is set to the *Wired* register, VTLB entries from entry(0) to entry(Wired) then can not be overwritten by a TLBWR instruction.

The *Wired* register is reset to zero. Writing the *Wired* register will cause the *Random* register to reset to its upper bound.

The operation of the processor is UNDEFINED if a value greater than or equal to the number of VTLB entries is written to the *Wired* register.

#### Wired Register

| 31 5     | 4 | 0     |
|----------|---|-------|
| Reserved |   | Wired |

| Name     | Bits | Description                                   | R/W | Reset |
|----------|------|-----------------------------------------------|-----|-------|
| Reserved | 31:5 | Must be written as zero; returns zero on read | R   | 0     |
| Wired    | 4:0  | TLB wired boundary                            | R/W | 0x0   |



# 3.3.2.9 BadVAddr Register (CP0 Register 8, Select 0)

The *BadVAddr* register is a read only register that captures the most recent virtual address causing one of the following exceptions:

- Address error (AdEL or AdES)
- TLB Refill
- TLB Invalid
- TLB Modified

The BadVAddr register does not capture address information for cache or bus errors.

# **BadVAddr Register**

31 0 BadVAddr

| Name     | Bits | Description                                                | R/W | Reset |
|----------|------|------------------------------------------------------------|-----|-------|
| BadVAddr | 31:0 | Failed virtual address in Address Error or TLB exceptions. | R   | 0x0   |



# 3.3.3 Exception Control Registers

This section contains the following exception control registers.

- Cause Register (CP0 Register 13, Select 0)
- Exception Program Counter (CP0 Register 14, Select 0)
- ErrorEPC Register (CP0 Register 30, Select 0)

# 3.3.3.1 Cause Register (CP0 Register 13, Select 0)

The *Cause* register primarily describes the cause of the most recent exception. In addition, it contains other fieldes with dedicated purposes like controlling interrupt's pattern of acknowledgement.

#### **Cause Register**

| 31 | 30 | 29 2 | 8 27 | 26  | 25 24 | 1 23     | 22 | 21   | 20 | 18 | 17  | 16 | 15 |         | 10 | 9 | 8      | 7 | 6 |          | 2 | 1 0 |
|----|----|------|------|-----|-------|----------|----|------|----|----|-----|----|----|---------|----|---|--------|---|---|----------|---|-----|
| BD | П  | CE   | DC   | PCI | ASE   | <u>\</u> | WP | FDCI |    | 0  | ASF | -  |    | IP[7:2] |    |   | [0:1]4 | 0 |   | Exc Code |   | 0   |

| Name | Bits  | Description                                                           | R/W | Reset |
|------|-------|-----------------------------------------------------------------------|-----|-------|
| BD   | 31    | Indicates whether the last exception taken occured in a               | R   | 0     |
|      |       | branch delay slot.                                                    |     |       |
|      |       | 0: Not in delay slot                                                  |     |       |
|      |       | 1: In delay slot                                                      |     |       |
|      |       | The core can update BD only if Status <sub>EXL</sub> was zero when an |     |       |
|      |       | exception occurred.                                                   |     |       |
| TI   | 30    | Indicates whether a timer interrupt is pending.                       | R   | 0     |
|      |       | 0: No timer interrupt is pending.                                     |     |       |
|      |       | 1: Timer interrupt is pending.                                        |     |       |
| CE   | 29:28 | Coprocessor unit number referenced when a Coprocessor                 | R   | 0     |
|      |       | unusable exception is taken.                                          |     |       |
|      |       | 00: Coprocessor 0 (CP0)                                               |     |       |
|      |       | 01: Coprocessor 1 (FPU)                                               |     |       |
|      |       | 10: Coprocessor 2 (MXA)                                               |     |       |
|      |       | 11: Coprocessor 3 (Reserved)                                          |     |       |
| DC   | 27    | Disable Count register.                                               | R/W | 1     |
|      |       | 0:Enable counting of Count register                                   |     |       |
|      |       | 1:Disable counting of Count register                                  |     |       |
| PCI  | 26    | Denotes whether a Performance Counter interrupt is                    | R   | 0     |
|      |       | pending.                                                              |     |       |
|      |       | 0: No performance counter interrupt is pending.                       |     |       |
|      |       | 1: Performance counter interrupt is pending.                          |     |       |
| ASE  | 25:24 | These bits are reserved because MCU ASE is not                        | R   | 0     |
|      |       | implemented, read as zero and write is ignored.                       |     |       |
| IV   | 23    | Indicates whether an interrupt exception uses the general             | R/W | 0     |



|          | 0.2   | Lycehile   | ii coue. Se                                    | R                                                            | 0     |   |  |
|----------|-------|------------|------------------------------------------------|--------------------------------------------------------------|-------|---|--|
| Exc Code | 6:2   |            |                                                | e Table 3.4                                                  | R     | 0 |  |
| 0        | 7     |            |                                                | zero; returns zero on read                                   | R     | 0 |  |
|          |       | 8          | IP0                                            | Request of SW interrupt 0                                    |       |   |  |
|          |       | 9          | IP1                                            | Request of SW interrupt 1                                    |       |   |  |
| [1.0]    | 3.0   | Bit        | Name                                           | Meaning                                                      | 17,44 |   |  |
| IP[1:0]  | 9:8   |            |                                                | t for software interrupt.                                    | R/W   | 0 |  |
|          |       |            |                                                | rrupt request                                                |       |   |  |
|          |       |            |                                                | rupt request<br>iterrupt request                             |       |   |  |
|          |       |            | , reserved                                     | rupt request                                                 |       |   |  |
|          |       |            |                                                | nce Counter Interrupt request                                |       |   |  |
|          |       |            |                                                | rrupt request                                                |       |   |  |
|          |       |            |                                                | ed with IRQ sources as follows:                              |       |   |  |
|          |       | 10         | IP2                                            | Hardware interrupt 0                                         |       |   |  |
|          |       | 11         | IP3                                            | Hardware interrupt 1                                         |       |   |  |
|          |       | 12         | IP4                                            | Hardware interrupt 2                                         |       |   |  |
|          |       | 13         | IP5                                            | Hardware interrupt 3                                         |       |   |  |
|          |       | 14         | IP6                                            | Hardware interrupt 4                                         |       |   |  |
|          |       | 15         | IP7                                            | Hardware interrupt 5                                         |       |   |  |
|          |       | Bit        | Name                                           | Meaning                                                      |       |   |  |
| IP[7:2]  | 15:10 |            | s pending ir                                   | · ·                                                          | R     | 0 |  |
| IDIT C   | 4= :- | -          | mplemented, write is ignored and read as zero. |                                                              |       |   |  |
| ASE      | 17:16 |            |                                                | rved because MCU ASE is not                                  | R     | 0 |  |
| 0        | 20:18 |            |                                                | zero; returns zero on read                                   | R     | 0 |  |
|          |       | Always r   | ead as 0 as                                    | s FDC is not implemented.                                    |       |   |  |
| FDCI     | 21    | Fast Del   | oug Channe                                     | el Interrupt.                                                | R     | 0 |  |
|          |       | thereby    | causing a 0                                    | -to-1 transition.                                            |       |   |  |
|          |       | Software   | should no                                      | t write a 1 to this bit when its value is                    | a 0,  |   |  |
|          |       | exceptio   | n handler to                                   | o prevent a watch exception loop.                            |       |   |  |
|          |       | such, so   | ftware mus                                     | t clear this bit as part of the watch                        |       |   |  |
|          |       | be initiat | ed once St                                     | atus <sub>EXL</sub> and Status <sub>ERL</sub> are both zero. | As    |   |  |
|          |       | watch ex   | ception wa                                     | as deferred, and causes the exceptio                         | n to  |   |  |
|          |       | exceptio   | n was dete                                     | cted. This bit both indicates that the                       |       |   |  |
|          |       |            |                                                | RL were a one at the time the watch                          |       |   |  |
| WP       | 22    |            |                                                | atch exception was deferred becaus                           | e R/W | 0 |  |
|          |       | 1:Use th   |                                                |                                                              |       |   |  |
|          |       | 0:Use th   |                                                |                                                              |       |   |  |
|          |       | CACCPIIO   | n vector or                                    | a special interrupt vector.                                  |       |   |  |

**Table 3-4 Cause Register ExcCode Field Descriptions** 

| Exception | Mnemonic | Description |
|-----------|----------|-------------|



| Code Value |        |                                                      |
|------------|--------|------------------------------------------------------|
| 0          | Int    | Interrupt.                                           |
| 1          | Mod    | TLB modification exception.                          |
| 2          | TLBL   | TLB exception. (load or instruction fetch)           |
| 3          | TLBS   | TLB exception. (store)                               |
| 4          | AdEL   | Address error exception. (load or instruction fetch) |
| 5          | AdES   | Address error exception. (store)                     |
| 6          | N/A    |                                                      |
| 7          | N/A    |                                                      |
| 8          | Sys    | Syscall exception.                                   |
| 9          | Вр     | Breakpoint exception.                                |
| 10         | RI     | Reserved instruction exception.                      |
| 11         | CPU    | Coprocessor unusable exception.                      |
| 12         | Ov     | Integer overflow exception.                          |
| 13         | Tr     | Trap exception.                                      |
| 14         | MSAFPE | MSA Floating-Point exception                         |
| 15         | FPE    | Floating point exception.                            |
| 16-20      | N/A    |                                                      |
| 19         | TLBRI  | TLB-Read-Inhibit exception                           |
| 20         | TLBXI  | TLB-Execution-Inhibit exception                      |
| 21         | MSADis | MSA Disabled exception                               |
| 22         | N/A    |                                                      |
| 23         | WATCH  | Reference to WatchHi/WatchLo address.                |
| 24         | Mcheck | Machine Check.                                       |
| 25-31      | -      | Reserved.                                            |



#### 3.3.3.2 Exception Program Counter (CP0 Register 14, Select 0)

The Exception Program Counter (*EPC*) is a read/write register that contains the address at which a process resumes after an exception has been serviced. All bits of the *EPC* register are significant and writable.

Unless the *EXL* bit in the *Status* register is already a 1, the core writes the *EPC* register when an exception occurs.

For synchronous (precise) exceptions, the *EPC* contains one of the following:

- The program counter of the instruction that is the direct cause of the exception.
- The program counter of the preceding branch or jump instruction that is the adjacent one of the exception-causing instruction in the branch delay slot, and therefore the Branch Delay bit in the Cause register is set.

Note that the core does not update the *EPC* register when the EXL bit in the *Status* register has been set to one for a new exception. Moreover, the register can be modified via the MTC0 instruction.

#### **Exception Program Counter**

31 0 EPC

| Name | Bits | Description                | R/W | Reset |
|------|------|----------------------------|-----|-------|
| EPC  | 31:0 | Exception Program Counter. | R/W | 0     |



# 3.3.3.3 ErrorEPC Register (CP0 Register 30, Select 0)

The *ErrorEPC* register is a read-write register, similar to the *EPC* register, at which program resumes after a Reset exception. All bits of the *ErrorEPC* register are significant and writable.

# **ErrorEPC Register**

| 31       | U |
|----------|---|
| ErrorEPC |   |

| Name     | Bits | Description                      | R/W | Reset |
|----------|------|----------------------------------|-----|-------|
| ErrorEPC | 31:0 | Error Exception Program Counter. | R/W | undef |



#### 3.3.4 Timer Registers

This section contains the following timer registers.

- Count (CP0 Register 9, Select 0)
- Compare (CP0 Register 11, Select 0)

#### 3.3.4.1 Count (CP0 Register 9, Select 0)

The *Count* register acts as a timer, incrementing at a constant rate, that is, when enabled by clearing the *DC* bit in the *Cause* register, the counter increments every clock cycle. The *Count* field starts counting from whatever value being pre-loaded into it, and it wraps back to zero when reaching maximum value 0xFFFF\_FFFF.

#### **Count Register**

| 31    | 0 |
|-------|---|
| Count |   |

| Name  | Bits | Description      | R/W | Reset |
|-------|------|------------------|-----|-------|
| Count | 31:0 | Interval counter | R/W | 0     |

#### 3.3.4.2 Compare (CP0 Register 11, Select 0)

The *Compare* register acts in conjunction with the *Count* register to implement a timer and timer interrupt function. When the value of the *Count* register equals the value of the *Compare* register, a timer interrupt arises. This IRQ request is then connected with hardware interrupt signal pin number 5 in order to set interrupt bit *IP*(7) in the *Cause* register.

For diagnostic purposes, the *Compare* register is a read/write register. In normal use, however, the *Compare* register is write-only. As a side effect, writing to this register clears the timer intrerrupt.

#### **Compare Register**

| 31      | 0 |
|---------|---|
| Compare |   |

| Name    | Bits | Description                  | R/W | Reset |
|---------|------|------------------------------|-----|-------|
| Compare | 31:0 | Interval count compare value |     | 0     |



#### 3.3.5 Cache Management Registers

This section contains the following registers.

- TagLo Register (CP0 Register 28, Select 0)
- DataLo Register (CP0 number 28, Select 1)

#### 3.3.5.1 TagLo Register (CP0 Register 28, Select 0)

The *TagLo* register acts as the interface to the L1-cache tag array. The Index Store Tag and Index Load Tag operations of the CACHE instruction for I-Cache and D-cache use the *TagLo* register as the source and destination of tag information, respectively.

However, software must be able to write zeros into the *TagLo* register and then use the Index Store Tag cache operation to initialize the cache tags of I-Cache and D-cache to a valid state at powerup.

#### TagLo Register

| 31 12  | 11 1 0 |
|--------|--------|
| PTagLo | 0 V    |

| Name   | Bits  | Description                                   |  | Reset |
|--------|-------|-----------------------------------------------|--|-------|
| PTagLo | 31:12 | Physical address of the indexed cache line.   |  | 0     |
| 0      | 11:1  | Must be written as zero; returns zero on read |  | 0     |
| V      | 0     | Valid bit of the cache line.                  |  | 0     |

#### 3.3.5.2 DataLo Register (CP0 number 28, Select 1)

The *DataLo* register acts as the interface to the L1-cache data array. The Index Load Tag operation of the CACHE instruction reads the corresponding data values into the *DataLo* register.

#### **DataLo Register**

31 0
DataLo

| Name   | Bits | Description                     | R/W | Reset |
|--------|------|---------------------------------|-----|-------|
| DataLo | 31:0 | Low-order data read from cache. |     | 0     |



#### 3.3.6 Thread Context and Shadow Control Registers

The shadow Register Set Control (SRSCtl) register and Shadow Register Set Map(SRSMap) register are defined to allow software to read this register to determine that shadow registers are not implemented.

- SRSCtl Register (CP0 Register 12, Select 2)
- SRSMap Register (CP0 Register 12, Select 3)

# 3.3.6.1 SRSCtl Register (CP0 Register 12, Select 2)

The SRSCtl register controls the operation of GPR shadow sets in the processor.

#### **SRSCtl Register**

| 31 30 29 | 26  | 25 22 | 21 18 | 17 16 | 15 12 | 2 11 10 | 9 6 | 5 4 | 3 0 |
|----------|-----|-------|-------|-------|-------|---------|-----|-----|-----|
| 0        | HSS | 0     | EICSS | 0     | ESS   | 0       | PSS | 0   | CSS |

| Name     | Bits  | Description                                                             | R/W | Reset |
|----------|-------|-------------------------------------------------------------------------|-----|-------|
| Reserved | 31:30 | Must be written as zero; returns zero on read                           | R   | 0     |
| HSS      | 29:26 | Highest Shadow Set. Read as zero since only the normal                  | R   | 0     |
|          |       | GPRs are implemented.                                                   |     |       |
| Reserved | 25:22 | Must be written as zero; returns zero on read                           | R   | 0     |
| EICSS    | 21:18 | EIC interrupt mode shadow set. Because Config3 <sub>VEIC</sub> =0, this | R   | 0     |
|          |       | field must be written as zero, and returns zero on read.                |     |       |
| Reserved | 17:16 | Must be written as zero; returns zero on read                           |     | 0     |
| ESS      | 15:12 | Exception Shadow Set. Must be written as zero, and returns   I          |     | 0     |
|          |       | zero on read.                                                           |     |       |
| Reserved | 11:10 | 1:10 Must be written as zero; returns zero on read F                    |     | 0     |
| PSS      | 9:6   | Previous Shadow Set. Must be written as zero, and returns               | R   | 0     |
|          |       | zero on read.                                                           |     |       |
| Reserved | 5:4   | Must be written as zero; returns zero on read                           |     | 0     |
| CSS      | 3:0   | Current Shadow Set. Must be written as zero, and returns                | R   | 0     |
|          |       | zero on read.                                                           |     |       |

# 3.3.6.2 SRSMap Register (CP0 Register 12, Select 3)

The SRSMap register is a 32-bit read-only register.

#### **SRSMap Register**

| 31 30 29 | 26 25 | 22 21 | 18 17 16 15 | 12 11 10 9 | 6 5 4 3 | 0 |
|----------|-------|-------|-------------|------------|---------|---|
| SRSMap   |       |       |             |            |         |   |

| Name   | Bits | Description | R/W | Reset |
|--------|------|-------------|-----|-------|
| SRSMap | 31:0 |             | R   | 0     |



#### 3.3.7 CPU Performance Monitor Registers

The performance counters provide the capability to count events or cycles for use in performance analysis. Each performance counter consists of a pair of registers: a 32-bit control register and a 32-bit counter register.

Performance counters can be configured to count events or cycles under a specified set of conditions that are determined by the control register for the performance counter. The counter register increments once for each enabled event. When the most significant bit of the counter register is a one (the counter overflows), the performance counter optionally arise an interrupt request. Pending interrupts from all performance counters beging ORed together become the PCI bit in the *Cause* register. Counting continues after a counter register has overflowed despite of an PCI interrupt being pended or taken.

Each performance counter is mapped into even-odd select values of the *PerfCnt* register: Even selects accessing the control register and odd selects accessing the counter register. Table below shows two performance counters implemented and how they map into the select values of the *PerfCnt* register.

Table 3-5 Example Performance Counter Usage of the PerfCnt CP0 Register

| Performance | PerfCnt Register  | PerfCnt Register Usage |
|-------------|-------------------|------------------------|
| Counter     | Select Value      |                        |
| 0           | PerfCnt, Select 0 | Control Register 0     |
|             | PerfCnt, Select 1 | Counter Register0      |
| 1           | PerfCnt, Select 2 | Control Register 1     |
|             | PerfCnt, Select 3 | Counter Register1      |

# 3.3.7.1 Performance Counter Control Register (CP0 Register 25, Select 0 or 2)

#### **Performance Counter Control Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| М |  | 0 | Event | ΙE | U | S | K | EXL |
|---|--|---|-------|----|---|---|---|-----|
|---|--|---|-------|----|---|---|---|-----|

| Name  | Bits  | Description                                           | R/W | Reset |
|-------|-------|-------------------------------------------------------|-----|-------|
| М     | 31    | If this bit is a one, indicating that another pair of | R   | 1     |
|       |       | Performance Counter Control and Counter registers is  |     |       |
|       |       | implemented with a MTC0 or MFC0 select field value of |     |       |
|       |       | 'n+2' and 'n+3'.                                      |     |       |
| 0     | 30:11 | Must be written as zero; returns zero on read.        | R   | 0     |
| Event | 10:5  | Selects the event to be counted by the corresponding  | R/W | 0     |
|       |       | Counter Register. See following chapter "Performance  |     |       |
|       |       | Counter Events and Codes" for detail.                 |     |       |
| IE    | 4     | Performance Counter Interrupt Enable.                 | R/W | 0     |
|       |       | 0: Performance counter interrupt disabled.            |     |       |
|       |       | 1: Performance counter interrupt enabled.             |     |       |



| U   | 3 | Enables event counting in User Mode.                             | R/W | 0 |
|-----|---|------------------------------------------------------------------|-----|---|
|     |   | 0: Disable event counting in User Mode.                          |     |   |
|     |   | 1: Enable event counting in User Mode.                           |     |   |
| S   | 2 | Must be written as zero; returns zero on read.                   | R   | 0 |
| K   | 1 | Enables event counting in Kernel Mode. NOTE: this bit            | R/W | 0 |
|     |   | enables event counting only when both EXL and ERL in the         |     |   |
|     |   | Status register are zero.                                        |     |   |
|     |   | 0: Disable event counting in Kernel Mode.                        |     |   |
|     |   | 1: Enable event counting in Kernel Mode.                         |     |   |
| EXL | 0 | Enables event counting when the EXL bit in the Status            | R/W | 0 |
|     |   | registers is one and the ERL bit in the Status register is zero. |     |   |
|     |   | 0: Disable event counting while EXL=1,ERL=0                      |     |   |
|     |   | 1: Enable event counting while EXL=1,ERL=0                       |     |   |
|     |   | Counting is never enabled when the ERL bit in the Status         |     |   |
|     |   | register or the DM bit in the Debug register is one.             |     |   |

# 3.3.7.2 Performance Counter Counter Register (CP0 Register 25, Select 1 or 3)

# **Performance Counter Counter 0 Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

**Event Count** 

| Name  | Bits | Description                                                | R/W | Reset |
|-------|------|------------------------------------------------------------|-----|-------|
| Event | 31:0 | Increments once for each event that is enabled by the      | R/W | 0     |
| Count |      | corresponding Control Register. When the most significant  |     |       |
|       |      | bit is one, a pending interrupt request is ORed with those |     |       |
|       |      | from other performance counters and indicated by the PCI   |     |       |
|       |      | bit in the Cause register                                  |     |       |

#### 3.3.7.3 Performance Counter Events and Codes

| Event<br>Number | Counter0                                  | Counter1                                |
|-----------------|-------------------------------------------|-----------------------------------------|
| 0               | Core clock                                | cycles                                  |
| 1               | Instructions gr                           | raduated                                |
| 2               | Branch instructions graduated             | False branch predictions                |
| 3               | Cycles that pipe stalled caused by IU     | Cycles that pipe stalled caused by LSU  |
| 4               | Occurred Data Cache miss latency by load  | Occurred Data Cache miss event by load  |
| 5               | Occurred Data Cache miss latency by store | Occurred Data Cache miss event by store |
| 6               | reserved                                  | Reserved                                |
| 7               | Occurred Instruction Cache miss latency   | Occurred Instruction Cache miss event   |
| Others          | Reserved                                  | Reserved                                |



#### 3.3.8 Debug Registers

This section contains the following dedicated debug purpose hardware registers.

- Debug Register (CP0 Register 23, Select 0)
- Debug2 Register (CP0 Register 23, Select 6)
- Debug Exception Program Counter Register (CP0 Register 24, Select 0)
- Debug Save Register (CP0 Register 31, Select 0)
- WatchLo0 Register (CP0 Register 18, Select 0)
- WatchHi0 Register (CP0 Register 19, Select 0)

# 3.3.8.1 Debug Register (CP0 Register 23, Select 0)

The *Debug* register is used to control the debug exception and provide information about the cause of the debug exception and when re-entering at the debug exception vector due to a normal exception in debug mode. The R (read only) field information bits are updated by hardware every time the debug exception is taken or when a normal exception is taken when already in debug mode.

Some of the bit fields are only updated on debug exceptions and/or exceptions in debug mode, as shown below:

- DSS, DBp, DDBL, DDBS, DIB, DINT are updated on both debug exceptions and on exceptions in debug modes.
- DExcCode is updated on exceptions in debug mode, and is undefined after a debug exception.
- Halt and Doze are updated on a debug exception, and is undefined after an exception in debug mode.
- DBD is updated on both debug and on exceptions in debug modes.

#### **Debug Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Name  | Bits | Description                                            | R/W | Reset |
|-------|------|--------------------------------------------------------|-----|-------|
| DBD   | 31   | Indicates whether the most recent debug exception or   |     |       |
|       |      | exception in Debug Mode occurred in a branch or jump   |     |       |
|       |      | delay slot.                                            | R   | 0     |
|       |      | 0: not in delay slot;                                  |     |       |
|       |      | 1: in delay slot                                       |     |       |
| DM    | 30   | Indicates that the core is operating in debug mode:    | R   | 0     |
|       |      | 0: not running in debug mode                           |     |       |
|       |      | 1: running in debug mode                               |     |       |
| NoDCR | 29   | Indicates whether the dseg segment is present:         | R   | 0     |
|       |      | Read as zero, indicating that dseg segment is present. |     |       |



| LSNM     | 28    | Controls access of load/store between dseg and remaining memory when the dseg segment is present:  0: Load/store in dseg range goes to dseg.                                                                                                                                                                         | R/W | 0 |
|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|
|          |       | 1: Load/store in dseg range goes to main memory.                                                                                                                                                                                                                                                                     | _   |   |
| Doze     | 27    | Read as zero, indicating that the feature is not implemented.                                                                                                                                                                                                                                                        | R   | 0 |
| Halt     | 26    | Read as zero, indicating that the feature is not implemented.                                                                                                                                                                                                                                                        | R   | 0 |
| CountDM  | 25    | The <i>Count</i> register behavior in Debug Mode.  1: Count register is normally running in Debug Mode.                                                                                                                                                                                                              | R   | 1 |
| IBusEP   | 24    | In Debug Mode, Bus error exception not applies to a Debug Mode Bus Error exception, this bit is read-only(R) and read as zero.                                                                                                                                                                                       | R   | 0 |
| MCheckP  | 23    | In Debug Mode, a Machine Check exception not applies to a Debug Mode Machine Check exception, and this bit is read-only(R) and reads as zero.                                                                                                                                                                        | R   | 0 |
| CacheEP  | 22    | In Debug Mode, a Cache Error exception not applies to a Debug Mode Cache Error exception. This bit is read-only(R) and read as zero.                                                                                                                                                                                 | R   | 0 |
| DBusEP   | 21    | In Debug Mode, a Bus Error exception not applies to a Debug Mode Cache Error exception. This bit is read-only(R) and read as zero.                                                                                                                                                                                   | R   | 0 |
| IEXI     | 20    | An imprecise Error Exception Inhibit (IEXI) is not implemented. This bit is read-only(R) and reads as zero.                                                                                                                                                                                                          | R   | 0 |
| DDBSImpr | 19    | A Debug Data Break Store Imprecise exception is not implemented, this bit read as zero.                                                                                                                                                                                                                              | R   | 0 |
| DDBLImpr | 18    | A Debug Data Break Load Imprecise exception is not implemented, this bit read as zero.                                                                                                                                                                                                                               | R   | 0 |
| EJTAGVer | 17:15 | JTAG version. 0: Version 2.0                                                                                                                                                                                                                                                                                         | R   | 0 |
| DExcCode | 14:10 | Indicates the cause of the latest exception in debug mode. The field is encoded as the ExcCode field in the Cause register for those exceptions that can occur in Debug Mode, with addition of code 30 with the mnemonic CacheErr for cache errors and the use of code 9 with mnemonic Bp for the SDBBP instruction. | R   | 0 |
| NoSSt    | 9     | Read always as zero, indicating that Single step feature is available.                                                                                                                                                                                                                                               | R   | 0 |
| SSt      | 8     | Controls whether single-step feature is enabled:  0: No debug single-step exception enabled.  1: Debug single step exception enabled.                                                                                                                                                                                | R/W | 0 |
| OffLine  | ′     | MIPS MT processors is not implemented, this bit is                                                                                                                                                                                                                                                                   | R   | 0 |



|         | 1 | <u> </u>                                                 |   | 1 |
|---------|---|----------------------------------------------------------|---|---|
|         |   | read-only(R) and reads as zero.                          |   |   |
| DIBImpr | 6 | A Debug Instruction Break Imprecise exception is not     | R | 0 |
|         |   | implemented, this bit reads as zero.                     |   |   |
| DINT    | 5 | Indicates that a debug interrupt exception occured.      | R | 0 |
|         |   | 0: No debug interrupt exception occured                  |   |   |
|         |   | 1: Debug interrupt exception occurred                    |   |   |
| DIB     | 4 | Indicates that a debug instruction break exception       | R | 0 |
|         |   | occured.                                                 |   |   |
|         |   | 0: No debug instruction exception occured                |   |   |
|         |   | 1: Debug instruction exception occurred                  |   |   |
| DDBS    | 3 | Indicates that a debug data break exception occured on a | R | 0 |
|         |   | store.                                                   |   |   |
|         |   | 0: No debug data exception on a store occured            |   |   |
|         |   | 1: Debug data exception on a store occurred              |   |   |
| DDBL    | 2 | Indicates that a debug data break exception occured on a | R | 0 |
|         |   | load.                                                    |   |   |
|         |   | 0: No debug data exception on a load occured             |   |   |
|         |   | 1: Debug data exception on a load occurred               |   |   |
| DBp     | 1 | Indicates that a debug software breakpoint exception     | R | 0 |
|         |   | occured.                                                 |   |   |
|         |   | 0: No debug software breakpoint exception occured        |   |   |
|         |   | 1: Debug software breakpoint exception occurred          |   |   |
| DSS     | 0 | Indicates that a debug single-step exception occured.    | R | 0 |
|         |   | 0: No debug single-step exception occured                |   |   |
|         |   | 1: Debug single-step exception occured                   |   |   |
|         |   |                                                          |   |   |

# 3.3.8.2 Debug2 Register (CP0 Register 23, Select 6)

# **Debug2 Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Reserved | Pra | DQ | TuP | PaCo |
|----------|-----|----|-----|------|
|----------|-----|----|-----|------|

| Name     | Bits | Description                                     | R/W | Reset |
|----------|------|-------------------------------------------------|-----|-------|
| Reserved | 31:4 | Must be written as zeros return zeros on reads. | R   | 0     |
| Prm      | 3    | Read as zero as the feature is not implemented  | R   | 0     |
| DQ       | 2    | Read as zero as the feature is not implemented  | R   | 0     |
| Tup      | 1    | Read as zero as the feature is not implemented  | R   | 0     |
| PaCO     | 0    | Read as zero as the feature is not implemented  | R   | 0     |



#### 3.3.8.3 Debug Exception Program Counter Register (CP0 Register 24, Select 0)

The Debug Exception Program Counter (*DEPC*) register is a read/write register that contains the address at which a process resumes after a debug exception has been serviced. All bits of the *DEPC* register are significant and writable.

When a debug exception occurs, the core writes the DEPC register with the value of

- the program counter of the instruction that was the direct cause of the exception, or
- the program counter of the preceding branch or jump instruction that is the adjacent one of the exception-causing instruction in the branch delay slot, and therefore the *Debug Branch Delay* bit in the *Debug* register is set.

Software may write the DEPC register to change the resuming address.

#### **Debug Exception Program Counter Register**

| 31   | 0 |
|------|---|
| DEPC |   |

| Name | Bits | Description            | R/W | Reset |
|------|------|------------------------|-----|-------|
| DEPC | 31:0 | Debug exception point. | R/W | Undef |

## 3.3.8.4 Debug Save Register (CP0 Register 31, Select 0)

The *DESAVE* register functions as a simple scratchpad register. For example, in the dmseg segment this register allows the safe debugging of exception handlers and other types of code where the existence of a valid stack for context saving cannot be assumed.

#### **DESAVE** Register

| 31     | 0 |
|--------|---|
| DESAVE |   |

| Name   | Bits | Description                    | R/W | Reset |
|--------|------|--------------------------------|-----|-------|
| DESAVE | 31:0 | Debug exception save contents. | R/W | Undef |



#### 3.3.8.5 WatchLo0 Register (CP0 Register 18, Select 0)

The *WatchLo* and *WatchHi* registers together provide the interface of a watchpoint debug facility which initiates a watch exception if an instruction or data access matches the address specified in the registers. Watch exceptions are taken only if the EXL and ERL bits are zero in the *Status* register. If either bit is a one, the WP bit is set in the *Cause* register, and the watch exception is deferred until both the EXL and ERL bits are zero.

Only a pair of *WatchLo* and *WatchHi* registers is implemented for XBurst CPU core. Software may determine if at least one pair of *WatchLo* and *WatchHi* registers are implemented via the *WR* bit of the Config1 register.

The *WatchLo* register specifies the base virtual address and the type of reference (instruction fetch, load, store) to match. The pair of Watch registers supports all reference types. Software can determine which enables are supported by the Watch register pair by setting all enables bits and reading them back to see which ones were actually set.

Note that a data access watchpoint is never triggered by a Prefetch, CACHE, or SYNCI instruction whose address matches the Watch register pair address-match conditions.

#### WatchLo Register

| 31    | 3 | 2 | 1 | 0 |
|-------|---|---|---|---|
| VAddr |   | I | R | W |

| Name  | Bits | Description                                                    | R/W | Reset |
|-------|------|----------------------------------------------------------------|-----|-------|
| VAddr | 31:3 | This field specifies the virtual address to match. Note that   | R/W | 0     |
|       |      | this is a double word address, since bits [2:0] are used to    |     |       |
|       |      | control the type of match.                                     |     |       |
| 1     | 2    | If this bit is set, watch exception is enabled for instruction | R/W | 0     |
|       |      | fetches that match the address and are actually issued by      |     |       |
|       |      | the core (speculative fetch never causes Watch exceptions).    |     |       |
| R     | 1    | If this bit is set, watch exception is enabled for loads that  | R/W | 0     |
|       |      | match the address.                                             |     |       |
| W     | 0    | If this bit is set, watch exception is enabled for stores that | R/W | 0     |
|       |      | match the address.                                             |     |       |



# 3.3.8.6 WatchHi0 Register (CP0 Register 19, Select 0)

The *WatchHi* register contains information that qualifies the virtual address specified in the *WatchLo* register: an ASID, a Global (G) bit, and an optional address mask. If the G bit is 1, any virtual address reference that matches the specified address will cause a watch exception. If the G bit is a 0, only those virtual address references for which the ASID value in the *WatchHi* register matches the ASID value in the *EntryHi* register cause a watch exception. The optional mask field provides address masking to qualify the address specified in *WatchLo*.

#### WatchHi Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

M G Reserved EAS ASID Reserved MASK I R W

| Name     | Bits  | Description                                                      | R/W | Reset |
|----------|-------|------------------------------------------------------------------|-----|-------|
| М        | 31    | Another pair of WatchHi/WatchLo registers is implemented.        | R   | 0     |
|          |       | Must be written as zero; returns zero on read                    |     |       |
| G        | 30    | If this bit is set, any address that matches that specified in   | R/W | 0     |
|          |       | the WatchLo register causes a watch exception. If this bit is    |     |       |
|          |       | zero, the ASID field of the WatchHi register must match the      |     |       |
|          |       | ASID field of the EntryHi register to cause a watch              |     |       |
|          |       | exception.                                                       |     |       |
| Reserved | 29:26 | Must be written as zero; returns zero on read                    | R   | 0     |
| EAS      | 25:24 | Must be written as zero; returns zero on read.                   | R   | 0     |
| ASID     | 23:16 | ASID value which is required to match that in the EntryHi        | R/W | 0     |
|          |       | register if the G bit is zero in the WatchHi register.           |     |       |
| Reserved | 15:12 | Must be written as zero; returns zero on read                    | R   | 0     |
| Mask     | 11:3  | Any bit in this field that is a one inhibits the corresponding   | R/W | 0     |
|          |       | address bit from participating in the address match.             |     |       |
|          |       | Software may determine how many mask bits are                    |     |       |
|          |       | implemented by writing ones to this field and then reading       |     |       |
|          |       | back the result.                                                 |     |       |
| I        | 2     | This bit can only be set by hardware when an instruction         | W1C | 0     |
|          |       | fetch matches the values in the watch register pair.             |     |       |
|          |       | This bit can only be cleared by software writing a 1 to the bit. |     |       |
| R        | 1     | This bit can only be set by hardware when a load matches         | W1C | 0     |
|          |       | the values in the watch register pair.                           |     |       |
|          |       | This bit can only be cleared by software writing a 1 to the bit. |     |       |
| W        | 0     | This bit can only be set by hardware when an store condition     | WIC | 0     |
|          |       | matches the values in the watch register pair.                   |     |       |
|          |       | This bit can only be cleared by software writing a 1 to the bit. |     |       |



# 3.3.9 User Mode Support Registers

This section contains the following registers.

- Hardware Enable-HWREna (CP0 Register 7, Select 0)
- UserLocal (CP0 Register 4, Select 2)
- Load Linked Address (CP0 Register 17, Select 0)

# 3.3.9.1 Hardware Enable-HWREna (CP0 Register 7, Select 0)

The *HWREna* register contains a bit mask that determines which hardware register are accessible via the RDHWR instruction when that instruction is executed in a mode in which coprocessor 0 is not enable.

#### **HWREna Register**



| Name   | Bits  |              | Description                                            | R/W | Reset |  |  |
|--------|-------|--------------|--------------------------------------------------------|-----|-------|--|--|
| Impl   | 31:30 | These bits   | enable access to the implementation-dependent          | R   | 0     |  |  |
|        |       | hardware re  | egister 31 and 30.                                     |     |       |  |  |
|        |       | Read as ze   | ead as zero since those registers are not implemented. |     |       |  |  |
| UL     | 29    | UserLocal    | register present. Setting 1 permits programs in        | R/W | 0     |  |  |
|        |       | user mode    | obtaining the value of the UserLocal register by       |     |       |  |  |
|        |       | executing F  | xecuting RDHWR \$29.                                   |     |       |  |  |
| 0      | 28:4  | Must be wri  | tten as zero; returns zero on read                     | R   | 0     |  |  |
| CCRes  | 3     | Resolution   | of the Count register present. Setting 1 permits       | R/W | 0     |  |  |
|        |       | programs ir  | n user mode obtaining the value of the CCRes by        |     |       |  |  |
|        |       | executing F  | RDHWR \$3. The value of CCRes denotes the              |     |       |  |  |
|        |       | number of o  | cycles between updates of the Count register.          |     |       |  |  |
|        |       | CCRes        | Value Meaning                                          |     |       |  |  |
|        |       | 1            | Count register increments every cycle                  |     |       |  |  |
|        |       | 2            | Count register increments every second cycle           |     |       |  |  |
|        |       | 3            | Count register increments every third cycle            |     |       |  |  |
| CC     | 2     | Count regis  | ster present. Setting 1 permits programs in user       | R/W | 0     |  |  |
|        |       | mode to ob   | tain the value of the Count register by executing      |     |       |  |  |
|        |       | RDHWR \$2    | 2                                                      |     |       |  |  |
| SYNCI  | 1     | L1 cache lir | ne size present.                                       | R/W | 0     |  |  |
| Step   |       | Setting 1 p  | permits programs in user mode to obatin the            |     |       |  |  |
|        |       | L1-cache I   | ine size. That line size determines the step           |     |       |  |  |
|        |       | between su   | ccessive uses of the SYNCI instruction.                |     |       |  |  |
| CPUNum | 0     | CPUNum p     | resent.                                                | R/W | 0     |  |  |
|        |       | Setting 1 pe | ermits programs in user mode to obtain the CPU         |     |       |  |  |
|        |       | ID number    | of the core.                                           |     |       |  |  |



#### 3.3.9.2 UserLocal (CP0 Register 4, Select 2)

The *UserLocal* register is a read-write 32-bit register that is not interpreted by the hardware and conditionally readable by software. This register is suitable for a kernel-maintained ID whose value can be read by user-level code with RDHWR \$29, as long as HWRENA.UL is set. The presence of the *UserLocal* register is indicated by *Config3.ULRI* = 1.

#### **UserLocal Register**



| Name      | Bits | Description                                               | R/W | Reset |
|-----------|------|-----------------------------------------------------------|-----|-------|
| UserLocal | 31:0 | Software information that is not interpreted by hardware. | R/W | 0x0   |

## 3.3.9.3 Load Linked Address (CP0 Register 17, Select 0)

The *LLAddr* register contains the physical address corresponding to the virtual address of the load operation caused by the Load Linked (LL) instruction. This register is implementation dependent and for diagnostic purposes only and serves on function during normal operation.

#### **Load Linked Address Register**



| Name   | Bits | Description                                                    | R/W | Reset |
|--------|------|----------------------------------------------------------------|-----|-------|
| LLAddr | 31:0 | This field encodes the physical address read by the most       | R   | undef |
|        |      | recent Load Linked instruction. The format of this register is |     |       |
|        |      | implementation dependent, and an implementation may            |     |       |
|        |      | implement as many of the bits or format the address in any     |     |       |
|        |      | way that it find convenient.                                   |     |       |



#### 3.3.10 Kernel Mode Scratch Registers

This section contains the following registers.

- Kernel Scratch Register 1 KScratch1 (CP0 Register 31, Select 2)
- Kernel Scratch Register 2 KScratch2 (CP0 Register 31, Select 3)
- Kernel Scratch Register 3 KScratch3 (CP0 Register 31, Select 4)
- Kernel Scratch Register 4 KScratch4 (CP0 Register 31, Select 5)
- Kernel Scratch Register 5 KScratch5 (CP0 Register 31, Select 6)
- Kernel Scratch Register 6 KScratch6 (CP0 Register 31, Select 7)

## 3.3.10.1 Kernel Scratch Register 1 - KScratch1 (CP0 Register 31, Select 2)

KScratch1 is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the KScratch1 register is indicated by  $Config4_{KScrExist[2]}=1$ .

#### **KScratch1 Register**

31 0 KScratch1

| Name      | Bits | Description                                              | R/W | Reset |
|-----------|------|----------------------------------------------------------|-----|-------|
| KScratch1 | 31:0 | Used by the kernel for temporary storage of information. | R/W | undef |

#### 3.3.10.2 Kernel Scratch Register 2 - KScratch2 (CP0 Register 31, Select 3)

KScratch2 is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the KScratch2 register is indicated by  $Config4_{KScrExist[3]}$ = 1.

#### **KScratch2 Register**

31 0 KScratch2

| Name      | Bits | Description                                              | R/W | Reset |
|-----------|------|----------------------------------------------------------|-----|-------|
| KScratch2 | 31:0 | Used by the kernel for temporary storage of information. | R/W | undef |

#### 3.3.10.3 Kernel Scratch Register 3 - KScratch3 (CP0 Register 31, Select 4)

KScratch3 is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the KScratch3 register is indicated by  $Config4_{KScrExist[4]}=1$ .

#### **KScratch3 Register**

31 0 KScratch3

| Name      | Bits | Description                                              | R/W | Reset |
|-----------|------|----------------------------------------------------------|-----|-------|
| KScratch3 | 31:0 | Used by the kernel for temporary storage of information. | R/W | undef |



#### 3.3.10.4 Kernel Scratch Register 4 - KScratch4 (CP0 Register 31, Select 5)

KScratch4 is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the KScratch4 register is indicated by Config4<sub>KScrExist[5]</sub>= 1.

#### **KScratch4 Register**

| 31 | 0         |
|----|-----------|
|    | KScratch4 |

| Name      | Bits | Description                                              | R/W | Reset |
|-----------|------|----------------------------------------------------------|-----|-------|
| KScratch4 | 31:0 | Used by the kernel for temporary storage of information. | R/W | undef |

#### 3.3.10.5 Kernel Scratch Register 5 - KScratch5 (CP0 Register 31, Select 6)

KScratch5 is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the KScratch5 register is indicated by Config4<sub>KScrExistf6</sub>= 1.

#### **KScratch5 Register**

31 0
KScratch5

| Name      | Bits | Description                                              | R/W | Reset |
|-----------|------|----------------------------------------------------------|-----|-------|
| KScratch5 | 31:0 | Used by the kernel for temporary storage of information. | R/W | undef |

#### 3.3.10.6 Kernel Scratch Register 6 - KScratch6 (CP0 Register 31, Select 7)

*KScratch6* is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the *KScratch6* register is indicated by *Config4*<sub>KScrExist[7]</sub>= 1.

# **KScratch6 Register**

31 0 KScratch6

| Name      | Bits | Description                                              | R/W | Reset |
|-----------|------|----------------------------------------------------------|-----|-------|
| KScratch6 | 31:0 | Used by the kernel for temporary storage of information. | R/W | undef |



# 4 Exceptions and Interrupts

# 4.1 Exception Priority

When several exceptions occur simultaneously, the exception with the highest priority is taken. Table 4-1 Priority of Exceptions lists all exceptions including the brief generating conditions and the relative priority of each from highest to lowest.

**Table 4-1 Priority of Exceptions** 

| Exception                                                               | Description                                                    |    |  |
|-------------------------------------------------------------------------|----------------------------------------------------------------|----|--|
| Reset                                                                   | Assertion of reset signal.                                     |    |  |
| DSS                                                                     | EJTAG Debug Single Step.                                       | 1  |  |
| DINT                                                                    | EJTAG Debug Interrupt.                                         | 2  |  |
| Machine Check                                                           | TLB write that conflicts with existing entry.                  | 3  |  |
| Interrupt                                                               | Assertion of unmasked hardware or software interrupt signal.   | 4  |  |
| Deferred Watch                                                          | Postponed pending watch exception due to EXL/ERL being one     | 5  |  |
| DIB                                                                     | EJTAG Debug hardware instruction break matched.                | 6  |  |
| WATCH                                                                   | Watch on instruction fetch                                     | 7  |  |
| AdEL                                                                    | Fetch address alignment error or fetch protected address space | 8  |  |
| TLBL                                                                    | Fetch TLB miss or fetch hit page with V=0 or XI=1.             | 9  |  |
| DBp                                                                     | Execution of SDBBP                                             | 10 |  |
| Sys                                                                     | Execution of SYSCALL                                           |    |  |
| Вр                                                                      | Execution of BREAK                                             |    |  |
| CpU Execution of CpX instruction while relative Status.CUx is disabled. |                                                                | ]  |  |
| RI                                                                      | execution of a Reserved Instruction.                           |    |  |
| FPE                                                                     | Floating Point exception.                                      |    |  |
| MSAFPE                                                                  | MSA Floating Point exception                                   |    |  |
| MSADis                                                                  | MSA Disabled exception                                         |    |  |
| Ov                                                                      | Execution of an arithmetic instruction that overflowed.        |    |  |
| Tr                                                                      | Execution of a trap instruction when tap condition is true.    |    |  |
| DDBL/DDBS                                                               | Debug Data Break on Load/Store address match only or Debug     | 12 |  |
| DDBL/DDB3                                                               | Data Break on Store address + data value match                 | 12 |  |
| WATCH                                                                   | Watch on data access                                           | 13 |  |
| AdEL/AdES                                                               | data access alignment error                                    |    |  |
| AGEL/AGEO                                                               | data access to protected address space                         |    |  |
| TLBL/TLBS                                                               | Load/Store TLB miss, or Load/Store hit page with V=0 or RI=1   | 15 |  |
| TLB Modify                                                              | Store hit page with D=0                                        |    |  |
| DDBL/DDBS                                                               | Debug Break on Load address + data match                       |    |  |



# **4.2 Exception Vector Locations**

**Table 4-2 Exception Vector** 

| Exception type | Exception handler entry |            |          |                    |        |
|----------------|-------------------------|------------|----------|--------------------|--------|
| reset          | 0xbfc00000              |            |          |                    |        |
| EJTAG Debug    | Prob Trap=0             | 0xbfc00480 |          |                    |        |
|                | Prob Trap=1             | 0xff200200 |          |                    |        |
|                | Status.BEV              | Status.EXL | Cause.IV | Base               | Offset |
| TLB Refill     | 0                       | 0          | Х        | EBase[31:12],12'b0 | 0x000  |
|                | 0                       | 1          | Х        |                    | 0x180  |
|                | 1                       | 0          | Х        | 0xbfc00200         | 0x000  |
|                | 1                       | 1          | х        |                    | 0x180  |
| Interrupt      | 0                       | х          | 0        | EBase[31:12],12'b0 | 0x180  |
|                | 0                       | х          | 1        |                    | 0x200+ |
|                | 1                       | х          | 0        | 0xbfc00200         | 0x180  |
|                | 1                       | х          | 1        |                    | 0x200  |
| Others         | 0                       | х          | х        | EBase[31:12],12'b0 | 0x180  |
|                | 1                       | х          | х        | 0xbfc00200         |        |



# 4.3 Exception Handling Process

#### 4.3.1 Enter Exception Handler Routine

It takes several CPU clock cycles to switch from the current context to the exception handler routine.

XBurst®2 CPU core will perform following tasks after an exception is granted.

- Calculate correlative handler entry and cause code in terms of granted exception type and current context.
- Set correct return address value to ErrorPC for granted reset exception, or to EPC for granted generic exception, or to DEPC for granted debug or debug mode exception.
- Set necessary status bits such as Status.EXL and so on.
- After above all has been done, switching core context has been accomplished, then change PC to jump to the expected handler entry for service of granted exception.

#### 4.3.2 Return from Exception Handler Routine

Return from exception routine is performed by executing ERET instruction for non-debug exceptions or DERET instruction for debug/debug mode exceptions.



# 4.4 Exception Categories

The exception categories being supported by XBurst® CPU core are described below:

|           | Description                                                                          |
|-----------|--------------------------------------------------------------------------------------|
| Exception | Description                                                                          |
| Reset     | A Reset Exception occurs when the reset signal is asserted to the core whether it's  |
|           | due to a Cold Reset or a Software Reset behavior.                                    |
| DSS       | When single-step mode is enabled, a Debug Single Step Exception occurs when the      |
|           | core has taken a single execution step in Non-Debug Mode.                            |
|           | The Debug Interrupt Exception is an asynchronous debug exception that is taken as    |
|           | soon as possible. Debug interrupt request is ignored when the core is already in     |
| DINT      | Debug Mode.                                                                          |
|           | The following conditions cause a DINT exception:                                     |
|           | DINT request from EJTAG.                                                             |
|           | A Machine Check Exception occurs when the core detects one of following              |
|           | conditions being matched:                                                            |
| Machine   | Multiple matching entries in the TLB.                                                |
| Check     | A page with EntryHi.EHINV=0 is written into FTLB and PageMask is not set to a        |
| CHECK     | pagesize that is supported by the FTLB.                                              |
|           | ● A page with EntryHi.EHINV=0 is written into FTLB but the VPN2 field is not         |
|           | consistent with the TLB set selected by the Index register.                          |
|           | The following conditions cause an Interrupt Exception:                               |
| Interrupt | Hardware interrupts come from OST, INTC, etc.                                        |
|           | Software interrupts caused by write one(s) into Cause.IP[1:0].                       |
| Deferred  | A Deferred Watch Exception occurs when there is a transition of (Status.EXL          |
| Watch     | Status.ERL) == 1 to (Status.EXL   Status.ERL) == 0 meanwhile WP bit has been set.    |
| DID       | A Debug Instruction Break Exception occurs when an instruction hardware              |
| DIB       | breakpoint matches an executed instruction in Non-debug mode.                        |
|           | A Watch Exception occurs when an instruction or data reference matches the           |
| \A/=+=h   | address information stored in the WatchHi and WatchLo registers. A Watch             |
| Watch     | Exception is taken immediately if the EXL and ERL bits of the Status register are    |
|           | both zero otherwise it's deferred.                                                   |
|           | The following conditions cause an Address Error Exception:                           |
|           | An instruction is fetched from an non-word address boundary.                         |
| Address   | A load/store word instruction is executed with non-word aligned address.             |
| Error     | A load/store halfword instruction is executed with non-halfword aligned address.     |
|           | A reference is made to a kernel address space from User Mode.                        |
| TLB       | A TLB Refill Exception occurs when no TLB entry matches a reference to a mapped      |
| Refill    | address space for an instruction fetch or data access.                               |
| F         | An Execute-Inhibit Exception occurs when the virtual address of an instruction fetch |
| Execution | matches a TLB entry whose XI bit is set. In the case, the ExcCode of Cause should    |
| Inhibit   | be set TLBL in this implementation.                                                  |
| Read      | An Read-Inhibit Exception occurs when the virtual address of a load reference        |
| Inhibit   | matches a TLB entry whose RI bit is set. In the case, the ExcCode of Cause should    |
|           | ı                                                                                    |



|          | be set TLBL in this implementation.                                                      |
|----------|------------------------------------------------------------------------------------------|
| TLB      | A TLB Invalid Exception occurs when a instruction fetch or data access matches a         |
| Invalid  | TLB entry with valid bit off.                                                            |
| TLB      | A TLB Modified Exception occurs on a store reference to a mapped address when            |
| Modified | the matching TLB entry is valid, but the entry's D bit is zero, indicating that the page |
| Modified | is not writable yet.                                                                     |
| Sys      | A system call exception occurs when a SYSCALL instruction is executed.                   |
| Вр       | A Breakpoint Exception occurs when a BREAK instruction is executed.                      |
| Call     | A Coprocessor Unusable Exception occurs only when a corresponding instruction is         |
| СрU      | executed but the corresponding CUx in Status is zero.                                    |
|          | A Reserved Instruction Exception occurs only when a reserved instruction was             |
| RI       | executed. If both a Coprocessor Unusable Exception and a Reserved Instruction            |
| KI       | Exception occur on the same instruction, the Coprocessor Unusable Exception takes        |
|          | priority.                                                                                |
| EDE      | A Floating Point Exception is initiated by the floating point coprocessor signaling an   |
| FPE      | exception.                                                                               |
| MSAFPE   | MSA Floating Point Exception.                                                            |
| MSADis   | MSA Disabled Exception.                                                                  |
| Out      | An Integer Overflow Exception occurs when an integer ADD/SUB instruction results         |
| Ov       | in a 2's complement overflow.                                                            |
| Tr       | A Trap Exception occurs when a trap instruction results in a TRUE condition.             |
| DDBL/    | A Debug Data Break Load/Store Exception occurs when a preset hardware data               |
| DDBS     | breakpoint matches the address of an executed load/store instruction.                    |



# **5 Memory Management Unit**

#### 5.1 Overview

XBurst®2 CPU core has an on-chip memory management unit (MMU) that implements address translation. The MMU features a resident translation look-aside buffer (TLB) that caches address mapping information for address translation tables located in memory. It enables high-speed translation of virtual addresses into physical addresses. Address translation uses the paging system and supports 8 kinds of page size. The access right to virtual address space can be set for privileged and user modes to provide memory protection.



# 5.2 Virtual Memory Space

XBurst®2 CPU core uses 32-bit virtual addresses to access a 4-Gbyte virtual address space that is divided into several segments according to different operating mode. Address segments are shown in following figure.

|             | User Mode      |  | kernel Mode           | Э | Debug Mode            |
|-------------|----------------|--|-----------------------|---|-----------------------|
|             |                |  |                       |   |                       |
| 0xFFFF FFFF |                |  | kseg3: Mapped         | T | kseg3: Mapped         |
|             |                |  |                       |   | dseg                  |
| 0xE000 0000 |                |  | kseg2                 |   | kseg2                 |
|             |                |  | Mapped                |   | Mapped                |
| 0xC000 0000 |                |  |                       |   |                       |
|             |                |  | kseg1                 |   | kseg1                 |
|             |                |  | Unmapped,<br>Uncached |   | Unmapped,<br>Uncached |
| 0xA000 0000 |                |  |                       |   |                       |
|             |                |  | Kseg0<br>Unmapped     |   | Kseg0                 |
| 0x8000 0000 |                |  | Onnapped              |   | Unmapped              |
|             | useg<br>Mapped |  | kuseg<br>Mapped       |   | kuseg<br>Mapped       |
| 0x0000 0000 |                |  |                       | ] |                       |

**Figure 5.1 Virtual Memory Map** 

# 5.2.1 User Mode

The core operates in user mode when the DM bit in the Debug register is 0 and the Status register contains the following bit values:

- UM = 1
- EXL = 0
- ERL = 0



#### 5.2.1.1 useg

The user segment called useg that starts at address 0x0000\_0000 and ends at address 0x7FFF\_FFF. The accessing address of useg need be combined with the ASID field of EntryHi register to form a unique virtual address for address mapping by TLB. In user mode, accessing non-useg address will cause an address error exception.

#### 5.2.2 Kernel Mode

The core operates in kernel mode when the DM bit in the *Debug* register is 0 and the *Status* register contains the following values:

- ERL = 1 or EXL=1, in spite of value of UM
- UM = 0, in spite of value of EXL and ERL

When a non-debug exception is granted, EXL or ERL will be set to 1. At the end of an non-debug exception handler routine, an Exception Return (ERET) instruction will be executed to restore the context before exception accepted. In detail, if ERL=1, the ERET instruction will let PC jump to the code position pointed by the *EerrorEPC* register meanwhile clear ERL to 0; while if EXL=1 and ERL=0, the ERET instruction will let PC jump to the code position pointed by the *EPC* register meanwhile clear EXL to 0.

In kernel mode, virtual address space is divided into serveral regions differentiated by the high-order bits of the virtual address.

#### 5.2.2.1 kuseg

kuseg address range is 0x0000\_0000 - 0x7FFF\_FFFF ( 2G-Byte). Accessing kuseg need be combined with the ASID field of EntryHi register to form a unique virtual address for address mapping by TLB.

Moreover, when ERL=1, the kuseg region becomes an unmapped and uncached address space. And in that setting, the kuseg virtual address maps directly to the same physical address in spite of the ASID field of EntryHi register.

#### 5.2.2.2 kseg0

In kernel mode, when the most-significant three bits of a virtual address are 100<sub>2</sub>, such address belongs to kseg0 with size of 2<sup>29</sup>-byte (512M-Byte) located at virtual address region 0x8000\_0000 - 0x9FFF\_FFFF. References to kseg0 are unmapped; the designate physical address for kseg0 is defined by subtracting 0x8000\_0000 from the virtual address of kseg0. The K0 field of the *Config* register controls kseg0's cacheability.



#### 5.2.2.3 kseg1

In kernel mode, when the most-significant three bits of a 32-bit virtual address are 101<sub>2</sub>, such address belongs to kseg1 with size of 2<sup>29</sup>-byte (512M-Byte) located at virtual address region 0xA000\_0000 - 0xBFFF\_FFF. References to kseg1 are unmapped; the designate physical address for kseg1 is defined by subtracting 0xA000\_0000 from the virtual address of kseg1. References to this region are always uncached.

#### 5.2.2.4 kseg2

In kernel mode, when the most-significant three bits of a 32-bit virtual address are 110<sub>2</sub>, such address belongs to kseg2 with size of 2<sup>29</sup>-byte (512M-Byte) located at virtual address region 0xC000\_0000 - 0xDFFF\_FFF. References to kseg2 need be combined with the ASID field of *EntryHi* register to form a unique virtual address for address mapping by TLB.

#### 5.2.2.5 kseg3

In kernel mode, when the most-significant three bits of a 32-bit virtual address are 111<sub>2</sub>, such address belongs to kseg3 with size of 2<sup>29</sup>-byte (512M-Byte) located at virtual address region 0xE000\_0000 - 0xFFFF\_FFFF. References to kseg3 need be combined with the ASID field of EntryHi register to form a unique virtual address for address mapping by TLB



#### 5.3 TLB

The following subsections discuss the TLB memory management scheme used in XBurst®2 CPU core. The TLB consists of two levels: a level-2 joint-TLB (JTLB) and two level-1 micro TLB (MTLB) for instruction fetch and data access seperately:

- ➤ Total 8-entry (2 sets \* 4-way associative) Instruction micro TLB (IMTLB)
- Total 16-entry (4 sets \* 4-way associative) Data micro TLB (DMTLB)
- > 32 dual-entry Variable Page Size Translation Lookaside Buffer (VTLB) belonging to JTLB
- 256 dual-entry Fixed Page Size Translation Lookaside Buffer (FTLB) belonging to JTLB

#### **5.3.1 Instruction Micro TLB**

IMTLB is an 8-entry MTLB managed by hardware and is transparent to software, which is organized as per entry containing a pair of even-odd pages. IMTLB is dedicated to performing address translation for the instruction fetch with supporting variable page size from 4-KB to 64-MB. If a PC of instruction fetch cannot be translated by the IMTLB, then the JTLB is to be searched further. And if the missed page is successfully found in the JTLB, the translation information will be copied to IMTLB for future usage.

IMTLB entries are functionally refilled from the JTLB (VTLB / FTLB) when required, and automatically cleared whenever the associated VTLB/FTLB entries are modified.

# 5.3.2 Data Micro TLB

DMTLB is a 16-entry MTLB managed by hardware and is transparent to software, which is organized as per entry containg a pair of even-odd pages. DMTLB is dedicated to performing address translation for load/store operations with supporting variable page size from 4-KB tp 64-MB. Like the IMTLB, if a load/store virtual address cannot be translated by the DMTLB, then the JTLB is to be searched further. And if the missed page is successfully found in the JTLB, the translation information will be copied to DMTLB for future usage.

DMTLB entries are functionally refilled from the JTLB (VTLB/FTLB) when required, and automatically cleared whenever the associated VTLB/FTLB entries are modified.

#### 5.3.3 Variable Page Size TLB (VTLB)

VTLB is a fully associative translation lookaside buffer with 32 dual-page entries and each entry may contain different page size. VTLB is used to translate a unique virtual address {ASID, VA} to a physical address meanwhile provide associative page attributes. The translation is performed by comparing the upper VPN2 bits of the virtual address (along with the ASID bits) against even and odd tag portions of each entry of VTLB, finding the unique match entry, and finally outputing the match entry's physical PPN and associative page attributes.

VTLB implements the following variable page size schemes:

if "enable ftlb" & "ftlb page-size=4KB", then VTLB supported page sizes include:
 16KB, 64KB, 256KB, 1MB, 4MB, 16MB, 64MB



- if "enable ftlb" & "ftlb page-size=16KB", then VTLB supported page sizes include: 64KB, 256KB, 1MB, 4MB, 16MB, 64MB
- if"disable ftlb", the VTLB supports that:
   4KB, 16KB, 64KB, 256KB, 1MB, 4MB, 16MB, 64MB

VTLB is organized as per entry containing a pair of even-odd pages. Each entry has a virtual tag corresponding to two physical pages: an even page and an odd page. The designate LSB bit of the virtual page number is used to determine which of the even-odd pages hits when the virtual page comparison matches. Since the page sizes in VTLB entries are variable, the determination of which address bits participate in the page comparison and which bit is the designate LSB bit for the even-odd page selection must be on a page-pair basis of each VTLB entry, respectively.

To make a further decription of the process of variable page size TLB lookup, please observe following TLB Tag entry format and TLB Data Entry format first.

**Figure 5.2 TLB Tag Entry Format** 



Figure 5.3 TLB Data Entry Format



**Table 5-1 TLB Tag Entry Field Description** 

| Field    | Description                                                                               |  |  |  |  |
|----------|-------------------------------------------------------------------------------------------|--|--|--|--|
|          | Mask bits for variable page size:                                                         |  |  |  |  |
|          | 00_0000_0000_0000: 4KB                                                                    |  |  |  |  |
|          | 00_0000_0000_0011: 16KB                                                                   |  |  |  |  |
| DogoMook | 00_0000_0000_1111: 64KB                                                                   |  |  |  |  |
| PageMask | 00_0000_0011_1111: 256KB                                                                  |  |  |  |  |
| [26:13]  | 00_0000_1111_1111: 1MB                                                                    |  |  |  |  |
|          | 00_0011_1111_1111: 4MB                                                                    |  |  |  |  |
|          | 00_1111_1111_1111: 16MB                                                                   |  |  |  |  |
|          | 11_1111_1111: 64MB                                                                        |  |  |  |  |
| 6        | Global Bit: When set to 1, indicating that this entry is global to all processes and thus |  |  |  |  |
| G        | disables the effect of ASID for this entry's TLB lookup comparison.                       |  |  |  |  |
| VDNO     | This field contains the upper bits of the virtual page number. VPN2[31:27] are            |  |  |  |  |
| VPN2     | always included in the TLB lookup comparison, while which bits of VPN2[26:13] for         |  |  |  |  |
| [31:13]  | comparsion are not fixed, depending on the page size defined by PageMask field.           |  |  |  |  |
| ASID     | Address Space Identifier Identifies which process this TLB entry is associated with.      |  |  |  |  |



**Table 5-2 TLB Data Entry Field Description** 

| Field        | Description                                                                       |  |  |
|--------------|-----------------------------------------------------------------------------------|--|--|
| PFN0[31:12], | Physical Frame Number represents the upper bits of the translated physical        |  |  |
| PFN1[31:12], | address. For entries with page size larger than 4 KBytes, only a subset of PFN0/1 |  |  |
| FFINI[S1.12] | is actually available.                                                            |  |  |
|              | Cacheability Contains an encoded value of the cacheability attribute and          |  |  |
|              | determines whether the page should be placed in the cache or not. The field is    |  |  |
|              | encoded as following:                                                             |  |  |
|              | 000: Cacheable, write through, no write-allocate                                  |  |  |
| C0[2:0],     | 001: Uncacheable, write accelerated                                               |  |  |
| C0[2:0],     | 010: Uncacheable                                                                  |  |  |
| 01[2.0]      | 011: Cacheable, write-back, write-allocate                                        |  |  |
|              | 100: Cacheable, write through, no write-allocate, streaming                       |  |  |
|              | 101: Cacheable, write-back, write-allocate, streaming                             |  |  |
|              | 110: Reserved                                                                     |  |  |
|              | 111: Reserved                                                                     |  |  |
| XIO,         | eXecute Inhibit bit                                                               |  |  |
| XII          | 1: Instruction Fetching from the page is inhibited                                |  |  |
| All          | 0: Instruction Fetching from the page is not inhibited                            |  |  |
| RIO,         | Read Inhibit bit                                                                  |  |  |
| RI1          | 1: Data read from the page is inhibited                                           |  |  |
| IXII         | 0: Data read from the page is not inhibited                                       |  |  |
|              | "Dirty" or Write-enable bit                                                       |  |  |
| D0,          | 1: Indicates that the page has already been written                               |  |  |
| D1           | 0: Indicates that the page has never been written before, stores to the page      |  |  |
|              | should cause a TLB Modified exception                                             |  |  |
|              | Valid bit                                                                         |  |  |
| V0,          | 0: V0==0 means even-page is invalid; V1==0 means odd-page is invalid;             |  |  |
| V1           | 1: V0==1 means even-page is valid; V1==1 means odd-page is valid;                 |  |  |
|              | accessing an invalid page should cause a TLB Invalid exception                    |  |  |



#### 5.3.4 Fixed Page Size TLB (FTLB)

The FTLB is a 256-entry translation lookaside buffer with fixed page size, organized as 64 sets and 4-way association. Each entry contains a pair of even-odd pages. The FTLB can be implemented as the following two page size configuration:

4KB, 16KB

If the FTLB is implemented, the organization is as shown in Table 5-3. Note that all of the entries in the FTLB must be the same page size, either 4KB or 16KB being determined by the FTLBPageSize field of the *Config4* register.

Table 5-3 FTLB Configuration Options

| FTLB Parameter | Programmable Options | CP0 Register Reference |
|----------------|----------------------|------------------------|
| Ways           | 4 ways               | Config4FTLB Ways       |
| Sets           | 128 sets             | Config4FTLB Sets       |
| Page Size      | 4 KB                 | Config4FTLB Page Size  |
|                | 16 KB                |                        |

Both TLBWI and TLBR instructions use Index register to access JTLB (VTLB + FTLB), to correctly access them respectively, programmers must pay attention to the integrated index for JTLB depicted by following Figure 5.4

Figure 5.4 VTLB And FTLB Index Organization



Please note that FTLB has the similar TLB tag entry format and TLB data entry format except PageMask field because its page size is fixed.



#### 5.3.5 Filling JTLB Entry

In order to fill a JTLB entry, software should execute a TLBWI or TLBWR instruction. Prior to invoking one of these instructions, several CP0 registers must be preset with the information to be written to the destination TLB entry.

- PageMask need be set in the CP0 PageMask register.
- VPN2 and ASID need be set in the CP0 EntryHi register.
- PFN0, XI0, RI0, C0, D0, V0 and G bit need be set in the CP0 EntryLo0 register.
- PFN1, XI1, RI1, C1, D1, V1 and G bit need be set in the CP0 EntryLo1 register.

Note that the global bit "G" is part of both *EntryLo0* and *EntryLo1*. The resulting "G" bit in the JTLB entry is the logical AND between the two G fields in *EntryLo0* and *EntryLo1*.

#### 5.3.5.1 TLBWI

See following table for detail of how the execution of a TLBWI instruction can access a VTLB/FTLB entry.

|                       | access VTLB                    | access FTLB                                         |
|-----------------------|--------------------------------|-----------------------------------------------------|
| set Index register by | index.index >= 0, and          | index.index > Config1.MMUsize, and                  |
| executing MTC0 \$0,0  | index.index <= Config1.MMUsize | index.index<= Config1.MMUsize + FTLB sets*FTLB ways |
| set Index regiser by  |                                |                                                     |
| executing TLBP        |                                |                                                     |

#### 5.3.5.2 TLBWR

See following table for detail of how the execution of a TLBWR instruction can access a VTLB/FTLB entry.

| access VLTB                               | access FTLB                                                                  |  |  |  |  |  |  |  |  |
|-------------------------------------------|------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| value of PageMask register represents a   | value of PageMask register represents the page size encoded in               |  |  |  |  |  |  |  |  |
| larger page size than the encoding one in | Config4.FTLBpagesize.                                                        |  |  |  |  |  |  |  |  |
| Config4.FTLBpagesize.                     |                                                                              |  |  |  |  |  |  |  |  |
|                                           | if Config4.FTLBpagesize == 1, use EntryHi.VPN2[18:13] to access the FTLB     |  |  |  |  |  |  |  |  |
| value of the Random register denotes the  | set, read LRU status of total 4 ways, then choos a LRU way to overwrite it.  |  |  |  |  |  |  |  |  |
| VTLB entry number to be accessed.         | if Config4.FTLBpagesize == 2, use EntryHi.VPN2[20:15] to access the FTLB     |  |  |  |  |  |  |  |  |
|                                           | set, read LRU status of total 4 ways, then choose a LRU way to overwrite it. |  |  |  |  |  |  |  |  |



# 5.4 Virtual to Physical Address Translation

During virtual-to-physical address translation, XBurst®2 CPU core compares ASID and, depending on pages size, the highest 8-to-20 bits (VPN) of the virtual address will participate the match process. The following figure illustrates the TLB address translation process.



Figure 5.5 TLB Address Translation Flow

A virtual address matches content of a TLB entry when the VPN field of the virtual address equals the VPN field of the entry, and either G bit of the TLB entry is set or ASID field of the virtual address (held in the *EntryHi* register) matches the ASID field of the TLB entry.



# 6 Caches

#### 6.1 L1-cache

XBurst®2 CPU has separate instruction cache (I-Cache) and data cache (D-Cache) that allows instruction and data references to proceed simultaneously. Its key features are as listed below:

Table 6-1 L1-Cache Features

| Parameter       | I-Cache                     | D-Cache                     |  |  |
|-----------------|-----------------------------|-----------------------------|--|--|
| Size            | Configurable: 16K/32K Bytes | Configurable: 16K/32K Bytes |  |  |
| Cache Line Size | 32 Byte                     | 32 Byte                     |  |  |
| Numbe of Sets   | 64 (16KB) /128 (32KB)       | 64 (16KB) /128 (32KB)       |  |  |
| Associativity   | 8-way                       | 8-way                       |  |  |
| Lookup policy   | physically indexed          | physicall indexed           |  |  |
|                 | Physically tagged           | Physically tagged           |  |  |
| Replace policy  | Pseudo Random               | Pseudo Random               |  |  |
| Lock            | N/A                         | N/A                         |  |  |
| Others          | -                           |                             |  |  |

## 6.1.1 Cache Coherency Attribute

Cache coherency attribute is specified by the C[2:0] field in EntryLo0 and EntryLo1 entry of the TLB table for mapped address regions including useg/kuseg,kseg2 and kseg3. For unmapped segment kseg0, Config.K0[2:0] field specifies the cache attribute. Unmapped segment kseg1 is not cacheable. The cache attribute is defined as following:

**Table 6-2 Cache Coherency Attributes** 

| CCA | Encoding | Description                                         |
|-----|----------|-----------------------------------------------------|
| 0   | 0002     | Cacheable, write-through, write-allocate            |
| 1   | 0012     | Uncacheable write accelerated                       |
| 2   | 0102     | Uncacheable                                         |
| 3   | 0112     | Cacheable, Write-back, write-allocate               |
| 4   | 1002     | Cacheable, Write-through, write-allocate, streaming |
| 5   | 1012     | Cacheable, Write-back, write-allocate, streaming    |
| 6   | 1102     | Reserved                                            |
| 7   | 1112     | Reserved                                            |



# 6.1.2 Cache Relative CP0 Registers

#### **Table 6-3 Cache Registers**

| CP0 register | Register | Function                                  |
|--------------|----------|-------------------------------------------|
| Number       | Name     |                                           |
| 17           | LLAddr   | Load linked address                       |
| 26           | ErrCtl   | Enable CACHE Index Store Data instruction |
| 28           | TagLo/   | Cache tag/data interface                  |
|              | DataLo   |                                           |

## 6.1.3 Cache Operation Relative Instructions

CACHE instruction format is shown below:

| _ | 31                  |       | 26 | 25   | 21   | 20 | 16 | 15     |        | 0 |
|---|---------------------|-------|----|------|------|----|----|--------|--------|---|
|   |                     | CACHE |    | Do   | Dana |    |    |        | offoot |   |
|   | 101111 <sub>2</sub> |       | Ва | Base |      | ор |    | offset |        |   |

The 16-bit offset is sign-extended and added to the contents of the base register to form a virtual address. The virtual address need be translated by MMU to form a physical address. The physical address then is used in the following 2 ways based on the operation to be performed:

- The physical address is directly used to address the cache.
- The physical address is used to index the sets and ways of the cache, as shown below.

| _ | 31 15  | 14     | 12  | 11  | 5     | 4  | 0         |
|---|--------|--------|-----|-----|-------|----|-----------|
|   | unused | Way in | dex | Set | Index | By | te offset |

op[17:16] of the Cache instruction specifies the cache on which to perform the operation.

00<sub>2</sub> - Level 1 I-Cache

01<sub>2</sub> - Level 1 D-Cache

10<sub>2</sub> - Reserved

112 - Secondary Cache



Table 6-4 I-Cache Operations (op[17:16] =  $00_2$ )

| Op[20:18] | Operation    | Function description                                                          |
|-----------|--------------|-------------------------------------------------------------------------------|
| 0002      | Index        | Invalidate an I-cache specified by the virtual address. Virtual address       |
|           | Invalidate   | is used to directly index the specified way in specified set.Software.        |
|           |              | This function can be used by software to invalidate the entire                |
|           |              | instruction cache by stepping through all valid indices.                      |
| 0012      | Index Load   | Read the tag for the cache block at the specified index into the <i>TagLo</i> |
|           | Tag          | register. Also read the word corresponding to the word offset(ignore          |
|           |              | least significant two bits of the address) into the DataLo register.          |
| 0102      | Index Store  | Write the tag for the cache block at the specified index from the             |
|           | Tag          | TagLo register .                                                              |
| 0112      | Index Store  | Write the DataLo contents to the way and word index as specified.             |
|           | data         |                                                                               |
| 1002      | Hit          | If the virtual address hits I-cache, the hit line is invalidated; otherwise,  |
|           | Invalidate   | nothing is done.                                                              |
| 1012~1102 | Reserved     |                                                                               |
| 1112      | Prefetch and | If the virtual address misses cache, the line containing the address is       |
|           | lock         | fetched from memory. The lock function is not implemented.                    |



Table 6-5 D-Cache Operations (op[17:16] =  $01_2$ )

| Op[20:18] | Operation         | Function description                                                  |
|-----------|-------------------|-----------------------------------------------------------------------|
| 0002      | Index write back  | Invalidate a D-cache specified by the virtual address. Virtual        |
|           | Invalidate        | address is used to directly index the specified way in specified      |
|           |                   | set. If the cache line is dirty, write back the dirty data and set it |
|           |                   | invalid. This function can be used by software to invalidate the      |
|           |                   | entire D-cache by stepping through all valid indices.                 |
| 0012      | Index Load Tag    | Read the tag for the cache block at the specified index into the      |
|           |                   | TagLo register. Also read the word corresponding to the word          |
|           |                   | index into the DataLo register (ignore VA[1:0]).                      |
| 0102      | Index Store Tag   | Write the tag for the cache block at the specified index from         |
|           |                   | the TagLo register. This encoding may be used by software to          |
|           |                   | initialize the entire D-cache by stepping through all valid           |
|           |                   | indices. Doing so requires that the TagLo and TagHi registers         |
|           |                   | associated with the cache be initialized first.                       |
| 0112      | Reserved          |                                                                       |
| 1002      | Hit Invalidate    | If the virtual address hits D-cache, the hit line is invalidated;     |
|           |                   | otherwise, nothing is done.                                           |
| 1012      | Hit write back    | If the virtual address hits D-cache, invalidate the hit cache line.   |
|           | Invalidate        | If the cache line is dirty, write back the dirty data and set it      |
|           |                   | invalid.                                                              |
| 1102      | Hit write back    | If D-cache hit and it is dirty, write back dirty data and leave it    |
|           |                   | still valid, but clear the dirty bits Otherwise, treat as NOP.        |
| 1112      | Prefecth and lock | If the virtual address misses cache, the line containing the          |
|           |                   | address is fetched from memory, The lock function is not              |
|           |                   | implemented.                                                          |

## **NOTES:**

For index operation, software should use UNMAPPED address to avoid TLB exceptions.

For non-index operation, the result is UNDEFINED if the virtual address is uncacheable.



#### 6.1.4 PREF/PREFX instruction

PREF instruction format is shown below:



The 16-bit offset is sign-extended and added to the value of the base register to form a virtual address.

PREFX instruction format is shown below:

| 31 |         | 26 | 25   | 21   | 20    | 16    | 15   | 11   | 10    | 6     | 5  | 0    |
|----|---------|----|------|------|-------|-------|------|------|-------|-------|----|------|
|    | COP1X   |    | Page |      | indov |       | hint |      | 00000 |       | PF | REFX |
|    | 0100112 |    | Da   | Base |       | index |      | hint |       | 00000 |    | 1111 |

Adding the contents of the base register and the index register to form a virtual address.

Note that PREF/PREFX instruction does not cause any address-related exceptions. If the virtual address will trigger an address-related exception, the PREF/PREFX operation will be ignored directly. Similarly, PREF/PREFX instruction performs nothing if the virtual address is uncacheable.

The hint field supplies information about the manipulation way to be used. PREF/PREFX is an advisory instruction that may change the performance of the program. However, for all hint values and all virtual addresses, it neither changes the architecturally visible state nor alters the meaning of the program.

Table 6-6 Values of the hint Field for the PREF/PREFX Instruction

| Hint | Action            | Description                                                               |
|------|-------------------|---------------------------------------------------------------------------|
| 0    | Prefetch          | Prefetch data in the same way as cacheable LOAD instruction.              |
|      |                   | However, it is a non-blocking operation, it does not block pipeline while |
|      |                   | waiting for the missed data to be returned from external memory.          |
|      |                   | Moreover, if the VA of prefetch may trigger any address relative          |
|      |                   | exception, the exception will be ignored and nothing will be done.        |
| 4    | Prefetch          | Prefetch streaming means the prefetched data most probably will be        |
|      | streaming         | used only once.                                                           |
| 25   | VA hit write-back | write-back the cache line and invalidate it if hit. The function can be   |
|      | and invalidate    | normally performed in user mode.                                          |
| 26   | VA hit write-back | write-back the cache line if hit. The function can be normally performed  |
|      |                   | in user mode.                                                             |
| 27   | Prefetch L2cache  | Just prefetch data into L2-cache only.                                    |
| 30   | Allocate          | Allocate a line directly if it causes D-cache miss for write-only purpose |
|      |                   | since no data read from memory. Moreover, if an address relative          |
|      |                   | exception may occur, the exception will be ignored and no allocation      |
|      |                   | will be done.                                                             |



# 6.1.5 SYNC instruction

| 31 |            | 26 | 25 |   | 11 | 10      | 6 | 5     |      | 0 |
|----|------------|----|----|---|----|---------|---|-------|------|---|
|    | SPECIAL    |    |    | 0 |    | at vo a |   |       | SYNC |   |
|    | $000000_2$ |    |    |   |    | stype   | C | 01111 |      |   |

SYNC is used to synchronize memory hierarchy. It forces all buffered or unfinished memory access operations (may be caused by Load/Store instruction, CACHE instruction, PREF instruction, etc.) to complete before the execution of SYNC. In other words, SYNC instruction eliminates potential data coherency hazard in the memory hierarchy in a core.



# 6.2 L2-cache

XBurst®2 CPU has a unified L2-cache for all implemented symmetric cores. Its key features are as listed below:

| Parameter              | L2-Cache                                                    |
|------------------------|-------------------------------------------------------------|
| Size                   | configurable: 0KB, 128KB, 256KB, 512KB, 1MB                 |
| Cache Line Size        | 64-byte                                                     |
| Sets/way associativity | 256/8, 128/16 (128KB),                                      |
|                        | 512/8, 256/16 (256KB),                                      |
|                        | 1024/8, 512/16 (512KB),                                     |
|                        | 2048/8, 1024/16 (1MB)                                       |
|                        |                                                             |
| Lookup policy          | physically indexed                                          |
|                        | Physically tagged                                           |
| Replace policy         | round-robin                                                 |
| Lock                   | N/A                                                         |
| Others                 | smart HW prefetcher provides powerful streaming performance |



# 7 Initialize Core State

# 7.1 Initialized Core State by Hardware

#### 7.1.1 Coprocessor 0 State

Please refer to CP0 Register Descriptions for each CP0 register's reset value.

#### 7.1.2 TLB Initialization

Both FTLB and VTLB are initialized by HW automatically after reset (power-on reset, watchdog reset, or soft reset for core).

#### 7.1.3 Cache Initialization

Both D-cache and I-cache (L1-cache) are all initialized by HW automatically after reset (power-on reset, watchdog reset, or soft reset for core). However, L2-cache is initialized by HW automatically after reset (power-on reset, watchdog reset).

# 7.2 Initialized Core State by Software

#### 7.2.1 General Purpose Registers Initialization

All 31 integer general purpose registers need be initialized by software after reset.



# 8 CCU

## 8.1 Overview

CCU (Core Control Unit) contains control and status registers of the entire SMP (Symmetrical Multi Processing) system. All registers of CCU are memory mapped and located in uncacheable and unmapped kseg1 region, they can be accessed by load/store instructions in kernel mode. CCU implements following functions:

- > Record the sleep state of a core
- Control software reset of a core
- > Mailbox IRQ supporting IPI mechanism
- Flexible IRQ mask bits masking IRQ
- > Hardware spinlock mechanism for atomic access of CCU by multiple cores



# 8.2 Register Description

**Table 8-1 CCU Registers List** 

| Mana            | Description                              | D/M | Reset      | Address     |
|-----------------|------------------------------------------|-----|------------|-------------|
| Name            | Description                              | R/W | Value      | offset      |
| CSCR            | Core Sleep Control Register              | RW  | 0x????FFFF | 0x0000      |
| CSSR            | Core Sleep Status Register               | R   | 0x????0000 | 0x0020      |
| CSRR            | Core Software Reset Register             | RW  | 0x????FFFE | 0x0040      |
| MSCR            | Memory Subsystem Control Register        | RW  | 0x?????000 | 0x0060      |
| MSIR            | Memory Subsystem Implementation Register | R   | N/A        | 0x0064      |
| CCR             | CPU Configuration Register               | R   | N/A        | 0x0070      |
| PIPR            | Peripheral IRQ Pending Register          | R   | 0x????0000 | 0x0100      |
| PIMR            | Peripheral IRQ Mask Register             | RW  | 0x????0001 | 0x0120      |
| MIPR            | Mailbox IRQ Pending Register             | R   | 0x????0000 | 0x0140      |
| MIMR            | Mailbox IRQ Mask Register                | RW  | 0x????0000 | 0x0160      |
| OIPR            | OST*1 IRQ Pending Register               | R   | 0x????0000 | 0x0180      |
| OIMR            | OST IRQ Mask Register                    | RW  | 0x????0001 | 0x01a0      |
| DIPR            | Debug Interrupt Pending Register         | R   | 0x???????  | 0x01c0      |
| DIMR            | Debug Interrupt Mask Register            | RW  | 0x0000001  | 0x01e0      |
| LDIMR <n>*2</n> | Local Debug Interrupt Mask Register      | RW  | 0x00000000 | 0x0300+N*32 |
| RER             | Reset Entry Register                     | RW  | 0xBFC0000  | 0x0f00      |
| CSLR            | CCU Spin Lock Register                   | RW0 | 0x00000000 | 0x0fa0      |
| CSAR            | CCU Spin Atomic Register                 | RW  | 0x???????? | 0x0fa4      |
| GIMR            | Core Global Interrupt Mask Register      | RW  | 0x????1111 | 0x0fc0      |
| CFCR            | CPU Feature Configuration Register       | RW  | 0x00000000 | 0x0fe0      |
| MBR <n>*2</n>   | Mailbox Register                         | RW  | 0x00000000 | 0x1000+N*4  |
| BCER            | Bus Exception Control Register           | RW  | 0x000FFFFF | 0x1f00      |

<sup>\*1</sup> OST: Operating System Timer

<sup>\*2</sup> N: Core Number: 0, 1, 2, 3... . .For instance, the core3's MBR has the address offset 0x100C.



# 8.2.1 Cores SLeep Control Register

This register controls whether SOC can enter sleep mode when all CPU cores finish the execution of the **WAIT** instruction and no interrupt is pending. The following figure shows the register format.



| Bits   | Name       | Description                                                         | R/W |
|--------|------------|---------------------------------------------------------------------|-----|
| 31:N+1 | Reserved   | Writing has no effect, read as zero.                                | R   |
| N:0    | SM <n></n> | Sleep Mask.                                                         | RW  |
|        |            | 0: core <n>'s sleep status can't be sent to SOC's CPM*1.</n>        |     |
|        |            | 1: core <n>'s sleep status can be sent to SOC's CPM.</n>            |     |
|        |            | If any one of these bits is a zero, SOC can't enter sleep mode even |     |
|        |            | if all cores finish the execution of the <b>WAIT</b> instruction.   |     |

<sup>\*1</sup> CPM: Clock and Power Management



## 8.2.2 Core Sleep Status Register

The field SS<N> in CSSR indicates the sleep status of the core<N>. A one in the corresponding bit means the corresponding core is in sleep mode. A zero means the corresponding core is not in sleep mode. The following figure shows the register format.

|     | CSS   | R  |      |         |       |      |          |    |    |    |    |    |    |    |      |      |      |      |      |      |     |     |     |     |     |     | Bas | e+( | ) <b>x</b> 0 | 020 |
|-----|-------|----|------|---------|-------|------|----------|----|----|----|----|----|----|----|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|--------------|-----|
| Bit | 31 30 | 29 | 28 2 | 27 2    | 26 25 | 5 24 | 23       | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15   | 14   | 13   | 12   | 11   | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1            | 0   |
|     |       |    |      |         |       |      | Reserved |    |    |    |    |    |    |    | SS15 | SS14 | SS13 | SS12 | SS11 | SS10 | 6SS | SS8 | SS7 | 988 | SSS | SS4 | SS3 | SS2 | SS1          | SS0 |
| Dat | 2     | 2  | 2    | <u></u> | 2 2   | 2    | 0        | 0  | 0  | 0  | 0  | 0  | 2  | 2  | _    | _    | _    | _    | _    | _    | _   | _   | _   | _   | _   | _   | _   | _   | _            | _   |

| Bits   | Name       | Description                                                             | R/W |
|--------|------------|-------------------------------------------------------------------------|-----|
| 31:N+1 | Reserved   | Writing has no effect, read as zero.                                    | R   |
| N:0    | SS <n></n> | Sleep Status.                                                           | R   |
|        |            | 0: Core <n> is not sleeping</n>                                         |     |
|        |            | 1: Core <n> is sleeping.</n>                                            |     |
|        |            |                                                                         |     |
|        |            | When executing a WAIT instruction in a core, the core need              |     |
|        |            | complete all outstanding operations, then freezes the pipeline and      |     |
|        |            | send a sleep status to CCU. CCU captures the signal and set the         |     |
|        |            | corresponding SS bit to one and then turns off Core <n>'s clock.</n>    |     |
|        |            | Later, when an interrupt need be taken by core <n>, CCU should</n>      |     |
|        |            | clear the corresponding SS <n> bit and restore Core<n>'s clock.</n></n> |     |

The following picture is the relationship between CCU's CSCR, CSSR and SOC CPM's sleep mode. Refer to the chapter about CPM of Ingenic SOC manual for more information.





# 8.2.3 Core Software Reset Register

This register permits system programmer to dynamically reset a core by software. One can make a 0 to 1 then to 0 transition for a SREx bit to generate a reset pulse to the corresponding logic core. It must not left any outstanding unfinished bus access in a core when doing software reset for it, otherwise, the software reset will result in bus deadlock. The following figure shows the register format.

|     |                                             |       |       | _     | _     |       |     |       |              | _    |      |      |      |      |      |      |      |
|-----|---------------------------------------------|-------|-------|-------|-------|-------|-----|-------|--------------|------|------|------|------|------|------|------|------|
|     | CSRR                                        |       |       |       |       |       |     |       |              |      |      |      |      | Bas  | e+(  | )x0( | )40  |
| Bit | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 1 | 17 16 | 15    | 14    | 13    | 12    | 11  | 10    | 9 8          | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|     | Reserved                                    |       | SRE15 | SRE14 | SRE13 | SRE12 | RE1 | SRE10 | SRE9<br>SRE8 | SRE7 | SRE6 | SRE5 | SRE4 | SRE3 | SRE2 | SRE1 | SRE0 |
|     |                                             |       |       |       |       |       |     |       |              |      |      |      |      |      |      |      | _    |

| Bits   | Name        | Description                                                            | R/W |
|--------|-------------|------------------------------------------------------------------------|-----|
| 31:N+1 | Reserved    | Writing has no effect, read as zero.                                   | R   |
| N:0    | SRE <n></n> | Software Reset.                                                        | RW  |
|        |             | 0: the core is out of soft-reset state.                                |     |
|        |             | 1: the core is in soft-reset state.                                    |     |
|        |             | After external hardware reset, software can reset core <n> by</n>      |     |
|        |             | setting SRE <n> to 1. Furthermore, after setting SRE<n> to 1,</n></n>  |     |
|        |             | setting SRE <n> to 0 will let the core get away from reset status.</n> |     |
|        |             | But the read-write property of SRE0 is controlled by CFCR.             |     |
|        |             | EnSRE0Wr.                                                              |     |



# 8.2.4 Memory Subsystem Control Register

| _   |   |       |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|-----|---|-------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Rst | ? | ? ? ? | ? | ? | ? | 0 | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | ? | 0 | 0 | 0 | 0 |

| Bits  | Name     | Description                                                          | R/W |
|-------|----------|----------------------------------------------------------------------|-----|
| 31:25 | Reserved | Writing has no effect, read as zero.                                 | R   |
| 24    | Psel     | Parallel Performance Counter(PPC) selection.                         | R/W |
|       |          | (NOTES: only for CPU internal verification)                          |     |
|       |          | 0: PPC for L2C                                                       |     |
|       |          | 1: PPC for CCX                                                       |     |
| 23:4  | Reserved | Writing has no effect, read as zero.                                 | R   |
| 3     | QoSE     | Used to enable the dynamic QoS identifier from L2C to memory         | RW  |
|       |          | controller.                                                          |     |
|       |          | 0: The QoS identifier is fixed and the highest priority.             |     |
|       |          | 1: The QoS identifier is dynamic and based on the status of L2C.     |     |
| 2     | DisPFB1  | 0: Enable the prefetcher between L1 cache and L2 cache.              | RW  |
|       |          | 1: Disable the prefetcher between L1 cache and L2 cache.             |     |
| 1     | DisPFB2  | 0: Enable the prefetcher between L2 cache and DDR.                   | RW  |
|       |          | 1: Disable the prefetcher between L2 cache and DDR.                  |     |
| 0     | DisL2C   | 0: Enable L2 cache controller.                                       | RW  |
|       |          | 1: Disable L2 cache controller.                                      |     |
|       |          | After disabling L2 cache controller, it seems that all memory access |     |
|       |          | between CPU and external bus occuring normally except L2-cache       |     |
|       |          | disappeared.                                                         |     |



# 8.2.5 Memory Subsystem Implementation Register

MSIR Base+0x0064

| Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 | 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-----------------------------------------------|---------------------------------------------|
|-----------------------------------------------|---------------------------------------------|

| Reserved | ProcessorID | Revision |
|----------|-------------|----------|
|----------|-------------|----------|

| Bits  | Name        | Description                                                                  | R/W  |
|-------|-------------|------------------------------------------------------------------------------|------|
| 31:16 | Reserved    | Writing has no effect, read as zero.                                         | R    |
| 15:8  | ProcessorID | The same meaning as the field of PRID register                               | 0x20 |
| 7:0   | Revision    | Specifies the revision number of the memory subsystem including CCX and L2C. | R    |



# 8.2.6 CPU Configuration Register



| Bits | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                    | R/W |
|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 31:8 | Reserved | Writing has no effect, read as zero.                                                                                                                                                                                                                                                                                                                                                           | R   |
| 7:0  | TOTAL    | This field specifies the amount of the core in a multi-processor system and can be used by software to distinguish the amount of the core. The total number can be from 0 to 255. In a single processor system, the value is zero. In the SMT system, the value means the total amount of the logic core. For examples, if a SMT system has 2 physical cores/4 threads, the value should be 3. | R   |



# 8.2.7 Peripheral IRQ Pending Register



| Bits   | Name       | Description                                      | R/W |
|--------|------------|--------------------------------------------------|-----|
| 31:N+1 | Reserved   | Writing has no effect, read as zero.             | R   |
| N:0    | IP <n></n> | Peripheral IRQ pending.                          | R   |
|        |            | 0: no peripheral IRQ to core <n> is pending.</n> |     |
|        |            | 1: peripheral IRQ to core <n> is pending.</n>    |     |

# 8.2.8 Peripheral IRQ Mask Register



| Bits   | Name       | Description                                                           | R/W |
|--------|------------|-----------------------------------------------------------------------|-----|
| 31:N+1 | Reserved   | Writing has no effect, read as zero.                                  | R   |
| N:0    | IM <n></n> | Peripheral IRQ of Core <n> mask.</n>                                  | RW  |
|        |            | 0: pending periperal IRQ can not enter its corresponding core         |     |
|        |            | 1: pending periperal IRQ can enter its corresponding core (GIMR       |     |
|        |            | IM <n> should be set 1 first, GIMR is described in later chapter)</n> |     |



# 8.2.9 Mailbox IRQ Pending Register



| Bits   | Name       | Description                                                       | R/W |
|--------|------------|-------------------------------------------------------------------|-----|
| 31:N+1 | Reserved   | Writing has no effect, read as zero.                              | R   |
| N:0    | IP <n></n> | Indicates pending mailbox IRQ to Core <n>.</n>                    | R   |
|        |            | 0: no mailbox IRQ to core <n> is pending.</n>                     |     |
|        |            | 1: mailbox IRQ to core <n> is pending.</n>                        |     |
|        |            | Hardware sets the IP <n> automatically when software writes</n>   |     |
|        |            | nonzero value into the MBR <n>.</n>                               |     |
|        |            | Hardware clears the IP <n> automatically when software writes</n> |     |
|        |            | zero value into the MBR <n>.</n>                                  |     |

# 8.2.10 Mailbox IRQ Mask Register



| Bits   | Name       | Description                                                       | R/W |
|--------|------------|-------------------------------------------------------------------|-----|
| 31:N+1 | Reserved   | Writing has no effect, read as zero.                              | R   |
| N:0    | IM <n></n> | Mailbox IRQ of Core <n> mask.</n>                                 | RW  |
|        |            | 0: pending Mailbox IRQ can not enter its corresponding core       |     |
|        |            | 1: pending Mailbox IRQ can enter its corresponding core(GIMR      |     |
|        |            | IM <n> should be 1 first, GIMR is described in later chapter)</n> |     |



# 8.2.11 OST IRQ Pending Register



| Bits   | Name       | Description                                | R/W |
|--------|------------|--------------------------------------------|-----|
| 31:N+1 | Reserved   | Writing has no effect, read as zero.       | R   |
| N:0    | IP <n></n> | Indicates pending OST IRQ to Core <n>.</n> | R   |
|        |            | 0: no OST IRQ to core <n> is pending.</n>  |     |
|        |            | 1: OST IRQ to core <n> is pending.</n>     |     |

# 8.2.12 OST IRQ Mask Register

OIMR

Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Part of the second of the secon

| Bits   | Name       | Description                                                       | R/W |
|--------|------------|-------------------------------------------------------------------|-----|
| 31:N+1 | Reserved   | Writing has no effect, read as zero.                              | R   |
| N:0    | IM <n></n> | OST IRQ of Core <n> mask.</n>                                     | RW  |
|        |            | 0: pending OST IRQ can not enter its corresponding core           |     |
|        |            | 1: pending OST IRQ can enter its corresponding core (GIMR         |     |
|        |            | IM <n> should be 1 first, GIMR is described in later chapter)</n> |     |



## 8.2.13 Debug Interrupt Pending Register



| Bits  | Name       | Description                                                           | R/W |
|-------|------------|-----------------------------------------------------------------------|-----|
| 31:16 | Reserved   | Writing has no effect, read as zero.                                  | R   |
| 15:0  | IP <n></n> | Interrupt Pending <n>.</n>                                            | R   |
|       |            | Every bit <n> denotes whether a debug interrupt is pending and is</n> |     |
|       |            | routed to the corresponding core <n>.</n>                             |     |
|       |            | 0: no debug interrupt is pending.                                     |     |
|       |            | 1: debug interrupt is pending.                                        |     |
|       |            | The debug interrupt request can be routed from external EJTAG         |     |
|       |            | controller or other cores.                                            |     |

## 8.2.14 Debug Interrupt Mask Register

The Debug Interrupt Mask Register(DIMR) contains mask bits used to control which of the cores should receive a EJTAG Debug Interrupt request(usually from a EJTAG). When DIMR.IM<N> is set. The reset value of core0's DIMR.IM0 is 1. This is used to make sure that core 0, as a default, can accept Debug Interrupt Request after reset.



| Bits  | Name       | Description                                                           | R/W |
|-------|------------|-----------------------------------------------------------------------|-----|
| 31:16 | Reserved   | Writing has no effect, read as zero.                                  | R   |
| 15:0  | IM <n></n> | External Debug Interrupt Mask of core <n>. Every bit controls the</n> | R/W |
|       |            | enabling of the corresponding core <n>'s Debug interrupt request</n>  |     |
|       |            | which comes directly from EJTAG.                                      |     |
|       |            | 0: debug interrupt disabled                                           |     |
|       |            | 1: debug interrupt enabled                                            |     |



# 8.2.15 Reset Entry Register

RER

Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

ENTRY

| Bits | Name  | Description                                                    | R/W |
|------|-------|----------------------------------------------------------------|-----|
| 31:0 | ENTRY | Reset exception handler entry of every core. The value denotes | RW  |
|      |       | where the entry point of the reset exception handler is.       |     |
|      |       | The initial value is 0xbfc00000.                               |     |

# 8.2.16 Mailbox Register<N>

MBR

Bit 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

MSG

MSG

| Bits | Name | Description                                                             | R/W |
|------|------|-------------------------------------------------------------------------|-----|
| 31:0 | MSG  | Message to Core <n>.</n>                                                | RW  |
|      |      | The nonzero value is available for use as software flags or parameters. |     |



## 8.2.17 CCU Spin Lock Register



**Bits** Name **Description** R/W The lock flag. 1: indicates that CSLR. Value is being locked. 31 Lock 0: When writing CSAR by software HW will copy the RW0 CSAR.value to CSLR.Value meanwhile setting CSLR.Lock to 1; Note that CSLR.Lock can only be cleared to zero by software; Lock value. 30:0 Value This field is updated by hardware based on CSAR.value when R CSLR.Lock is zero and writing CSAR.value by software.

# 8.2.18 CCU Spin Atomic Register

| Bits | Name     | Description                                                         | R/W |
|------|----------|---------------------------------------------------------------------|-----|
| 31   | Reserved | Writing has no effect, read as zero.                                | R   |
| 30:0 | Value    | It's meaning is determined by software.                             | RW  |
|      |          | When the CSLR.Lock is zero writing this filed by software is        |     |
|      |          | available, the current value to be written into CSAR. Value will be |     |
|      |          | replicated into CSLR.Value by hardware automatically as well        |     |
|      |          | as setting CSLR.Lock to 1.                                          |     |



# 8.2.19 Global Interrupt Mask Register



| Bits   | Name       | Description                                                  | R/W |
|--------|------------|--------------------------------------------------------------|-----|
| 31:N+1 | Reserved   | Writing has no effect, read as zero.                         | R   |
| N:0    | IM <n></n> | Global interrupt of core <n> mask.</n>                       | RW  |
|        |            | 0: Any IRQ can not enter its corresponding core;             |     |
|        |            | 1: Whether an IRQ can enter its corresponding core or not is |     |
|        |            | determined by its local mask register (eg. PIMR/MIMR/OIMR)   |     |



# 8.2.20 CPU Feature Configuration Register

|     | CFC  | CR   |      |    |    |    |    |    |    |    |          |    |    |    |    |    |    |    |    |    |    |                 |             |           |            |         |             |             | Bas           | se+     | 0x0   | fe0     |
|-----|------|------|------|----|----|----|----|----|----|----|----------|----|----|----|----|----|----|----|----|----|----|-----------------|-------------|-----------|------------|---------|-------------|-------------|---------------|---------|-------|---------|
| Bit | 31 3 | 30 2 | 29 2 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21       | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10              | 9           | 8         | 7          | 6       | 5           | 4           | 3             | 2       | 1     | 0       |
|     |      |      |      |    |    |    |    |    |    |    | Reserved |    |    |    |    |    |    |    |    |    |    | <b>EnSREOWr</b> | DisBCConfir | DisIsDone | DisPCValid | DisFuse | DisMissGate | DisLoopGate | DisSimpleLoop | DisFTLB | DisMC | EnTimer |
| Rst | ?    | ?    | ?    | ?  | ?  | ?  | ?  | ?  | ?  | ?  | ?        | ?  | ?  | ?  | ?  | ?  | ?  | ?  | ?  | ?  | ?  | 0               | 0           | 0         | 0          | 0       | 0           | 0           | 0             | 0       | 0     | 0       |

| Bits  | Name          | Description                                                 | R/W |
|-------|---------------|-------------------------------------------------------------|-----|
| 31:11 | Reserved      | Writing has no effect, read as zero.                        | R   |
| 10    | EnSRE0Wr      | 0:CSRR.SRE0 is read only                                    | RW  |
|       |               | 1:CSRR.SRE0 are read-write                                  |     |
| 9     | DisBCConfirm  | 0: Enable confirm optimization for Base Cache in IU;        | RW  |
|       |               | 1: Disable confirm optimization for Base Cache in IU;       |     |
| 8     | DisIsDone     | 0: A dedicated done flag for IU pipeline;                   | RW  |
|       |               | 1: No dedicated done flag for IU pipeline;                  |     |
| 7     | DisPCValid    | 0: PC with a valid flag;                                    | RW  |
|       |               | 1: PC without a valid flag;                                 |     |
| 6     | DisFuse       | 0: Eanble instruction Fusion optimization;                  | RW  |
|       |               | 1: Disable instruction Fusion optimization;                 |     |
| 5     | DisMissGate   | 0: Enable IU low-power gate when there is a DCache Miss;    | RW  |
|       |               | 1: Disable IU low-power gate when there is a DCache Miss;   |     |
| 4     | DisLoopGate   | 0: Enable IFU low-power gate when enter into simple loop;   | RW  |
|       |               | 1: Disable IFU low-power gate when enter into simple loop;  |     |
| 3     | DisSimpleLoop | 0: Enable IFU Simple Loop;                                  | RW  |
|       |               | 1: Disable IFU Simple Loop;                                 |     |
| 2     | DisFTLB       | 0: Enable FTLB;                                             | RW  |
|       |               | 1: Disable FTLB;                                            |     |
| 1     | DisMC         | 0: Enable machine check excepting;                          | RW  |
|       |               | 1: Disable machine check excepting;                         |     |
| 0     | EnTimer       | 0: MIPS CP0 timer IRQ can not enter its corresponding core; | RW  |
|       |               | 1: MIPS CP0 timer IRQ can enter its corresponding core;     |     |

Note: the default value for each configuration field is the best one for normal chip configuration, DO NOT modify them except for special purpose (like performance diagnosis).



# 8.2.21 Bus Exception Control Register

**BECR** Base+0x1f00

| Bit 3 | 31 | 30 | 29 | 28 27 | <sup>7</sup> 26 | 25 | 24   | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|----|----|----|-------|-----------------|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|       | dx | En |    |       |                 |    | rved |    |    |    |    |    |    |    |    |    |    |    |    |    | į  | 5 |   |   |   |   |   |   |   |   |   |

| Rst 0 0 ? ? ? ? ? ? ? ? ? 1 1 1 1 1 1 1 1 1 |
|---------------------------------------------|
|---------------------------------------------|

| Bits  | Name     | Description                                                      | R/W |
|-------|----------|------------------------------------------------------------------|-----|
| 31    | BusExp   | 0:No bus deadlock;                                               | RW0 |
|       |          | 1: Bus deadlock occurs, the hardware will send an exception      |     |
|       |          | signal to BIU;                                                   |     |
|       |          | Hardware sets the BusExp automatically when CntEn is equal       |     |
|       |          | to 1 and an internal timeout counter is equal to 0 (the initial  |     |
|       |          | value of the counter comes from BusCnt).                         |     |
|       |          | After the BIU receives an active BusExp signal, the bus          |     |
|       |          | deadlock will be released forcibly. Therefore, Active BusExp     |     |
|       |          | signal means the external bus is not usable any longer.          |     |
| 30    | CntEn    | 0:Disable bus timeout counter;                                   | RW  |
|       |          | 1:Enable bus timeout counter;                                    |     |
| 29:20 | Reserved | Writing has no effect, read as zero.                             | R   |
| 19:0  | BusCnt   | When the CntEn being 1 and external bus being busy, an           | RW  |
|       |          | internal bus timeout counter will use BusCnt as its inital value |     |
|       |          | and then will decrease 1 per cycle until counting to 0 or bus    |     |
|       |          | becoming idle again before counting to 0.                        |     |



# 8.3 Usage

## 8.3.1 The Configuration of CCU

CCU is shared by entire SMP system and software need by carefully operated to modify the configuration of CCU. Following are some examples of how to manipulate CCU register safely.

#### 1) try and lock CCU

```
current_processor_id = smp_processor_id();
cslr_mask = 0x7fffffff;
while(1) {
    ccu_write(CSAR, current_processor_id);
    cslr = ccu_read(CSLR);
    if((cslr < 0) && (cslr & clsr_mask) == current_processor_id)) {
        break;
    }
}</pre>
```

#### 2) unlock CCU

The function smp\_processor\_id() can return the current core number by read CP0.EBase.CPUNum (Cp0 Register 15, Select1). The function ccu\_read() can load a value from the specified CCU register. The function ccu\_write() can store a value into the specified CCU register.



# 9 EJTAG Debug Support

The EJTAG unit provides a system debug facility for the device. The EJTAG functions are not normally controlled by the terminal users, but rather are controlled by a debugger. XBurst®2 CPU supports two modes for JTAG Debug: a compliant MIPS Mode and a custom Accelerated Mode (ACC Mode) which accelerates access to dmseg and extends dmseg region.

This chapter need to be read in conjunction with the MIPS EJTAG Specification that was included as part of the release.

## 9.1 Overview

The EJTAG debug logic in the XBurst2 core is compliant with EJTAG Specification 2.0 and provides the following:

- 1. Standard core debug features.
- 2. Optional hardware breakpoints.
- 3. Standard Test Access Port (TAP) for a dedicated connection to a debug host.

EJTAG debug resources are often controlled via high level debugger commands. The following is a brief overview of some EJTAG features.

- EJTAG TAP: The optional JTAG TAP associated with an EJTAG debug block used for communications with an EJTAG probe and debugger.
- ECR (EJTAG Control Register): This register is used mostly by probe developers and can only be accessed via a probe.
- DCR (Debug Control Register): This register is located in the drseg memory segment and can only be accessed in Debug mode.
- DINT (Debug Interrupt): an interrupt which causes a debug exception and entry into debug mode.
- DRSEG (Debug Register Segment): A memory overlay, present only while executing in debug mode, that allows access to registers controlling various EJTAG debug features.
- DMSEG (Debug Memory Segment): A memory overlay, present only while in debug mode and ECR.ProbEn is set, that an EJTAG probe emulates by satisfying processor accesses (fetches, loads, and stores.) The emulation is carried out via TAP data registers CONTROL, ADDRESS, and DATA.
- Single-Step: A debug setting that results in a debug exception after execution of a single non-debug mode instruction has completed.
- Hardware Breakpoint: A hardware resource capable of detecting execution or data access at virtual addresses.
- Software Breakpoint: The instruction "SDBBP" which causes a debug exception on execution.
   Debuggers will temporarily replace an instruction of your program with this instruction on setting a breakpoint in writeable memory.



## 9.2 Detecting Debug Mode

The DM bit of the CP0 Debug register (CP0 Register 23, Select 0) indicates if the processor is operating in debug mode. If this bit is set, the processor is operating in debug mode. This bit is set on any debug exception and is cleared by executing a DERET instruction. Refer to CP0 Registers for more information on the Debug register.

This bit is available to both probe and non-probe related configurations and can be read at any time. The user does not need to be in Debug mode in order to read this bit. This bit, along with the associated fields in this register, can be used by software to determine the conditions under which Debug mode was entered.

## 9.3 Ways of Entering Debug Mode

There are five ways to enter Debug mode. Most of these ways can be entered from either software, or from a debug probe. All of these ways cause the *DM* bit in the *CP0 Debug* register to be set.

- 1. EJTAG Debug Single Step.
- 2. EJTAG Debug Interrupt. Caused by setting the EJTAGBrk bit in the ECR register.
- 3. EJTAG debug hardware data breakpoint match.
- 4. EJTAG debug hardware instruction breakpoint match.
- 5. EJTAG Breakpoint, execution of SDBBP instruction.

## 9.4 Exiting Debug Mode

As described above, there are five basic ways to enter debug mode. When in debug mode, the mode can only be exited in one of three ways:

- 1. Execution of a Debug Exception Return (DERET) instruction.
- 2. Reset the core.
- 3. Power cycle the core.

During normal operation, exceptions are taken by the core and processed. Once the exception processing is complete, software executes an Exception Return (ERET) instruction. When in debug mode, software executes a Debug Exception Return (DERET) instruction. This causes the core to exit debug mode and return to previous mode as determined by the programmer (normal, kernel, etc.).

Note that for a DERET instruction to be executed, the core must be in a state where it is fetching instructions. If for any reason the instruction stream has been halted and can not resume, then the DERET instruction can not be executed. In this case, the only other options are resetting the core or cycling the power to the core.

# 9.5 Hardware Breakpoints

Hardware breakpoints provide for the comparison by hardware of executed instructions and data load/store transactions. It is possible to set instruction breakpoints on addresses even in ROM area. Data breakpoints can be set to cause a debug exception on a specific data transaction. Instruction and data hardware breakpoints are alike for many aspects, and are thus described in parallel in the following. The term "hardware" is not applied to breakpoint, unless required to distinguish it from software breakpoint.

In the XBurst2 core, there are two instruction breakpoints and two data breakpoints.



#### 9.5.1 Instruction Breakpoints

Instruction breakpoints occur on instruction fetch operations and the break is set on the virtual address used by the instruction fetch unit. Instruction breakpoints can also be made on the ASID value used by the TLB-based MMU. Finally, a mask can be applied to the virtual address to set breakpoints on a range of instructions.

Instruction breakpoints compare the virtual address of the executed instructions (PC) and the ASID with the registers for each instruction breakpoint including masking of address and ASID. When an instruction breakpoint matches, a trigger is generated and a debug exception is optionally signaled. An internal bit in the instruction breakpoint registers is set to indicate that the match occurred.

#### 9.5.2 Data Breakpoints

Data breakpoints occur on load/store transactions. Breakpoints are set on virtual address and ASID values, similar to the Instruction breakpoint. Data breakpoints can be set on a load, a store or both. Data breakpoints can also be set based on the value of the load/store operation. Finally, masks can be applied to both the virtual address and the load/store value.

Data breakpoints compare the transaction type (TYPE), which may be load or store, the virtual address of the transaction (ADDR), the ASID, accessed bytes (BYTELANE) and data value (DATA), with the registers for each data breakpoint including masking or qualification on the transaction properties. When a data breakpoint matches, a trigger is generated and a debug exception is optionally signaled. An internal bit in the data breakpoint registers is set to indicate that the match occurred.

#### 9.5.3 Overview of Instruction Breakpoint Registers

Up to two instruction breakpoints are available and are numbered 0 to 1 for registers and breakpoints, and the number is indicated by n. The registers for each breakpoint are shown in Table below and IBS is the register with implementation indication and status for instruction breakpoints in general.

 Register Mnemonic
 Register Name and Description

 IBS
 Instruction Breakpoint Status

 IBAn
 Instruction Breakpoint Address n

 IBMn
 Instruction Breakpoint Address Mask n

 IBASIDn
 Instruction Breakpoint ASID n

 IBCn
 Instruction Breakpoint Control n

Table 9-1 Overview of Registers for Each Instruction Breakpoint

#### 9.5.4 Overview of Data Breakpoint Registers

Up to two instruction breakpoints are available and are numbered 0 to 1 for registers and breakpoints, and the number is indicated by n. The registers for each breakpoint are shown in Table below and DBS is the register with implementation indication and status for data breakpoints in general.

Table 9-2 Overview of Registers for Each Data Breakpoint

| Register Mnemonic | Register Name and Description |
|-------------------|-------------------------------|
| DBS               | Data Breakpoint Status        |



| DBAn    | Data Breakpoint Address n      |
|---------|--------------------------------|
| DBMn    | Data Breakpoint Address Mask n |
| DBASIDn | Data Breakpoint ASID n         |
| DBCn    | Data Breakpoint Control n      |
| DBVn    | Data Breakpoint Value n        |

# 9.6 Conditions for Matching Breakpoints

A number of conditions must be fulfilled in order for a breakpoint to match on an executed instruction or a data access. These conditions are described in the following subsections. A breakpoint only matches for instructions executed in Non-Debug Mode, never due to instructions executed in Debug Mode.

The match of an enabled breakpoint generates a debug exception and/or a trigger indication. The BE and/or TE bits in the IBCn or DBCn registers enable the breakpoints for breaks and triggers, respectively.

#### 9.6.1 Conditions for Matching Instruction Breakpoints

When an instruction breakpoint is enabled, that breakpoint is evaluated for the address of every executed instruction in non-debug mode, including execution of instructions at an address causing an address error on an instruction fetch.

The breakpoint is not evaluated on instructions from a speculative fetch or execution, nor for addresses which are unaligned with an executed instruction.

A breakpoint match depends on the virtual address of the executed instruction (PC), which can be masked at the bit level. The match can also include an optional compare of the ASID value. The registers for each instruction breakpoint contain the values and mask used in the compare, and the equation that determines the match is shown below in C-like notation.

The match indication for instruction breakpoints is always precise, i.e., indicated on the instruction causing the IB\_match to be true.

#### 9.6.2 Conditions for Matching Data Breakpoints

When a data breakpoint is enabled, that breakpoint is evaluated for every data transaction due to a load/store instruction executed in non-debug mode, including coprocessor loads/stores and transactions causing an address error on data access. The breakpoint is not evaluated due to a PREF instruction or other transactions which are not part of explicit load/store transactions in the execution flow, nor for addresses which are not the explicit load/store source or destination address.

A breakpoint match depends on the transaction type (TYPE) as load or store, the address, and optionally the data value of a transaction. The registers for each data breakpoint contain the value and mask used in the compare, and the equation that determines the match is shown below in C-like notation.



The overall match equation is the DB match.

The match on the address part, DB\_addr\_match, depends on the virtual address of the transaction (ADDR), the ASID value, and the accessed bytes (BYTELANE) where BYTELANE[0] is 1 only if the byte at bits [7:0] on the bus is accessed, and BYTELANE[1] is 1 only if the byte at bits [15:8] is accessed, etc.

The DB\_addr\_match is shown below.

The size of *DBCnBAI* and BYTELANE is 4 bits.

Data value compare is included in the match condition for the data breakpoint depending on the bytes (BYTELANE as described above) accessed by the transaction, and the contents of breakpoint registers. The DB\_no\_value\_compare is shown below.

The size of DBCnBLM, DBCnBAI and BYTELANE is 4 bits.

In case a data value compare is required, <code>DB\_no\_value\_compare</code> is false, then the data value from the data bus (<code>DATA</code>) is compared and masked with the registers for the data breakpoint. The endianess is not considered in these match equations for value, as the compare uses the data bus value directly, thus debug software is responsible for setup of the breakpoint corresponding with endianess.

```
DB_value_match =

( ( DATA[7:0] == DBVnDBV[7:0] ) || !BYTELANE[0] || DBCnBLM[0] || DBCnBAI[0] ) &&

( ( DATA[15:8] == DBVnDBV[15:8] ) || !BYTELANE[1] || DBCnBLM[1] || DBCnBAI[1] ) &&

( ( DATA[23:16] == DBVnDBV[23:16] ) || !BYTELANE[2] || DBCnBLM[2] || DBCnBAI[2] ) &&

( ( DATA[31:24] == DBVnDBV[31:24] ) || !BYTELANE[3] || DBCnBLM[3] || DBCnBAI[3] ))
```

The match for a data breakpoint compare is always precise, since the match expression is fully evaluated at the time the load/store instruction is executed. A true DB\_match can thereby be indicated on the very same instruction causing the DB\_match to be true.

#### 9.6.3 SIMD Load/Store Handling

There is no data compare for SIMD and FPU loads/stores, which means if DB\_no\_value\_compare is true, DB\_match will never be true.

#### 9.7 Debug Exceptions from Breakpoints

This section describes how to set up instruction and data breakpoints to generate debug exceptions when the match conditions are true.



#### 9.7.1 Debug Exception by Instruction Breakpoint

If the breakpoint is enabled by the *BE* bit in the *IBCn* register, then a Debug Instruction Break Exception occurs if the IB\_match equation is true. The corresponding *BS*[n] bit in the *IBS* register is set when the breakpoint generates the debug exception.

The Debug Instruction Break Exception is always precise, so the *DEPC* register and the *DBD* bit in the *Debug* register point to the instruction that caused the IB\_match equation to be true.

The instruction receiving the debug exception does not update any registers due to the instruction, nor does any load or store by that instruction occur. Thus a debug exception from a data breakpoint cannot occur for instructions receiving a debug instruction break exception.

The debug handler usually returns to the instruction causing the debug instruction break exception, whereby the instruction is executed. Debug software is responsible for disabling the breakpoint when returning to the instruction; otherwise the debug instruction break exception reoccurs.

#### 9.7.2 Debug Exception by Data Breakpoint

If the breakpoint is enabled by *BE* bit in the *DBCn* register, then a Debug Data Break Exception occurs when the DB\_match condition is true. The corresponding *BS*[n] bit in the *DBS* register is set when the breakpoint generates the debug exception.

A matching data breakpoint always generates a precise debug exception. The DEPC register and DBD bit in the Debug register points to the instruction that caused the DB\_match equation to be true. The instruction causing the Debug Data Break Exception does not update any registers due to the instruction, and the following applies to the load or store transaction causing the debug exception:

- A store transaction is not allowed to complete the store to the memory system.
- A load transaction is not allowed to complete the load.

The result of this is that the load or store instruction causing the debug data break exception appears as not executed.

Any BS[n] bit set prior to the match and debug exception are kept set, since BS[n] bits are only cleared by debug software.

The debug handler usually returns to the instruction causing the Debug Data Break Exception, whereby the instruction is re-executed. Debug software is responsible for disabling breakpoints when returning to the instruction, otherwise the debug data break exception reoccurs.

## 9.7.3 Breakpoint Used as Triggerpoint

When an enabled instruction or data breakpoint matches, the corresponding bit in the *IBS.BS* or *DBS.BS* field is set. If the breakpoints are to be used only as trigger events, the signaling of the debug exception can be suppressed by clearing the *IBCn/DBCn.BE* field and setting the *IBCn/DBCn.TE* field.

## 9.8 Test Access Port (TAP)

The TAP is used only when a probe is connected to the XBurst2 core.

The following main features are supported by the TAP module:

- 5-pin industry standard JTAG Test Access Port (*TCK*, *TMS*, *TDI*, *TDO*, *TRST\_N*) interface which is compatible with IEEE Std. 1149.1.
- Target chip and EJTAG feature identification available through the Test Access Port (TAP) controller.



- The processor can access external memory on the EJTAG Probe serially through the EJTAG pins.
   This is achieved through Processor Access (PA), and is used to eliminate the use of the system memory for debug routines.
- Support for both ROM based debugger and debugging both through TAP.

# 9.8.1 EJTAG Internal and External Interfaces

The external interface of the EJTAG module consists of the 5 signals defined by the IEEE standard.

**Table 9-3 EJTAG Interface Pins** 

| Pin    | Туре | Description                                                                      |
|--------|------|----------------------------------------------------------------------------------|
| TCK    | 1    | Test Clock Input                                                                 |
|        |      | Input clock used to shift data into or out of the Instruction or data registers. |
|        |      | The TCK clock is independent of the processor clock, so the EJTAG probe          |
|        |      | can drive TCK independently of the processor clock frequency.                    |
|        |      | The core signal for this is called EJ_TCK                                        |
| TMS    | 1    | Test Mode Select Input                                                           |
|        |      | The TMS input signal is decoded by the TAP controller to control test            |
|        |      | operation. TMS is sampled on the rising edge of TCK.                             |
|        |      | The core signal for this is called EJ_TMS                                        |
| TDI    | 1    | Test Data Input                                                                  |
|        |      | Serial input data (TDI) is shifted into the Instruction register or data         |
|        |      | registers on the rising edge of the TCK clock, depending on the TAP              |
|        |      | controller state.                                                                |
|        |      | The core signal for this is called <i>EJ_TDI</i>                                 |
| TDO    | 0    | Test Data Output                                                                 |
|        |      | Serial output data is shifted from the Instruction or data registers to the      |
|        |      | TDO pin on the falling edge of the TCK clock. When no data is shifted out,       |
|        |      | the TDO is 3-stated.                                                             |
|        |      | The core signal for this is called <i>EJ_TDO</i> .                               |
| TRST_N | 1    | Test Reset Input (Optional pin)                                                  |
|        |      | The TRST_N pin is an active-low signal for asynchronous reset of the TAP         |
|        |      | controller and instruction in the TAP module, independent of the processor       |
|        |      | logic. The processor is not reset by the assertion of TRST_N.                    |
|        |      | The core signal for this is called <i>EJ_TRST_N</i>                              |
|        |      | This signal is optional, but power-on reset must apply a low pulse on this       |
|        |      | signal at power-on and then leave it high, in case the signal is not available   |
|        |      | as a pin on the chip. If available on the chip, then it must be low on the       |
|        |      | board when the EJTAG debug features are unused by the probe.                     |

## 9.8.2 Test Access Port Operation

The TAP controller is controlled by the Test Clock (*TCK*) and Test Mode Select (*TMS*) inputs. These two inputs determine whether an Instruction Register scan or Data Register scan is performed. The TAP consists of a small controller, driven by the *TCK* input, which responds to the *TMS* input as shown



in the state diagram in figure below. The TAP uses both clock edges of *TCK*. *TMS* and *TDI* are sampled on the rising edge of *TCK*, while *TDO* changes on the falling edge of *TCK*.



Figure 9.1 TAP Controller State Diagram

At power-up the TAP is forced into the *Test-Logic-Reset* by low value on *TRST\_N*. The TAP instruction register is thereby reset to IDCODE. No other parts of the EJTAG hardware are reset through the *Test-Logic-Reset* state.

When test access is required, a protocol is applied via the *TMS* and *TCK* inputs, causing the TAP to exit the *Test-Logic-Reset* state and move through the appropriate states. From the *Run-Test/Idle* state, an Instruction register scan or a data register scan can be issued to transition the TAP through the appropriate states shown in figure below.

The states of the data and instruction register scan blocks are mirror images of each other adding symmetry to the protocol sequences. The first action that occurs when either block is entered is a capture operation. For the data registers, the *Capture-DR* state is used to capture (or parallel load) the data into the selected serial data path. In the Instruction register, the *Capture-IR* state is used to capture status information into the Instruction register.

From the Capture states, the TAP transitions to either the Shift or Exit1 states. Normally the Shift state follows the Capture state so that test data or status information can be shifted out for inspection and new data shifted in. Following the Shift state, the TAP either returns to the Run-Test/Idle state via the Exit1 and Update states or enters the Pause state via Exit1. The reason for entering the Pause state is to temporarily suspend the shifting of data through either the Data or Instruction Register while a



required operation, such as refilling a host memory buffer, is performed. From the Pause state shifting can resume by re-entering the *Shift* state via the *Exit2* state or terminate by entering the *Run-Test/Idle* state via the *Exit2* and *Update* states.

Upon entering the data or Instruction register scan blocks, shadow latches in the selected scan path are forced to hold their present state during the Capture and Shift operations. The data being shifted into the selected scan path is not output through the shadow latch until the TAP enters the *Update-DR* or *Update-IR* state. The *Update* state causes the shadow latches to update (or parallel load) with the new data that has been shifted into the selected scan path.

#### 9.8.2.1 Test-Logic-Reset State

In the Test-Logic-Reset state the boundary scan test logic is disabled. The test logic enters the Test-Logic-Reset state when the TMS input is held HIGH for at least five rising edges of TCK. The BYPASS instruction is forced into the instruction register output latches during this state. The controller remains in the Test-Logic-Reset state as long as TMS is HIGH.

#### 9.8.2.2 Run-Test/Idle State

The controller enters the Run-Test/Idle state between scan operations. The controller remains in this state as long as TMS is held LOW. The instruction register and all test data registers retain their previous state. The instruction cannot change when the TAP controller is in this state.

When TMS is sampled HIGH on the rising edge of TCK, the controller transitions to the Select\_DR state.

#### 9.8.2.3 Select\_DR\_Scan State

This is a temporary controller state in which all test data registers selected by the current instruction retain their previous state. If TMS is sampled LOW at the rising edge of TCK, then the controller transitions to the Capture\_DR state.

A HIGH on TMS causes the controller to transition to the Select\_IR state. The instruction cannot change while the TAP controller is in this state.

#### 9.8.2.4 Select\_IR\_Scan State

This is a temporary controller state in which all test data registers selected by the current instruction retain their previous state. If TMS is sampled LOW on the rising edge of TCK, the controller transitions to the Capture\_IR state. A HIGH on *TMS* causes the controller to transition to the *Test-Reset-Logic* state. The instruction cannot change while the TAP controller is in this state.

#### 9.8.2.5 Capture\_DR State

In this state the boundary scan register captures the value of the register addressed by the Instruction register, and the value is then shifted out in the *Shift\_DR*. If *TMS* is sampled LOW at the rising edge of *TCK*, the controller transitions to the *Shift\_DR* state. A HIGH on *TMS* causes the controller to transition to the *Exit1\_DR* state. The instruction cannot change while the TAP controller is in this state.

#### 9.8.2.6 Shift DR State

In this state the test data register connected between TDI and TDO as a result of the current instruction



shifts data one stage toward its serial output on the rising edge of *TCK*. If *TMS* is sampled LOW on the rising edge of *TCK*, the controller remains in the *Shift\_DR* state. A HIGH on *TMS* causes the controller to transition to the *Exit1\_DR* state. The instruction cannot change while the TAP controller is in this state.

# 9.8.2.7 Exit1\_DR State

This is a temporary controller state in which all test data registers selected by the current instruction retain their previous state. If *TMS* is sampled LOW at the rising edge of *TCK*, the controller transitions to the *Pause\_DR* state. A HIGH on *TMS* causes the controller to transition to the *Update\_DR* state which terminates the scanning process. The instruction cannot change while the TAP controller is in this state.

#### 9.8.2.8 Pause\_DR State

The *Pause\_DR* state allows the controller to temporarily halt the shifting of data through the test data register in the serial path between *TDI* and *TDO*. All test data registers selected by the current instruction retain their previous state.

If *TMS* is sampled LOW on the rising edge of *TCK*, the controller remains in the *Pause\_DR* state. A HIGH on *TMS* causes the controller to transition to the *Exit2\_DR* state. The instruction cannot change while the TAP controller is in this state.

## 9.8.2.9 Exit2\_DR State

This is a temporary controller state in which all test data registers selected by the current instruction retain their previous state. If *TMS* is sampled LOW at the rising edge of *TCK*, the controller transitions to the *Shift\_DR* state to allow another serial shift of data. A HIGH on *TMS* causes the controller to transition to the *Update\_DR* state which terminates the scanning process. The instruction cannot change while the TAP controller is in this state.

#### 9.8.2.10 Update DR State

When the TAP controller is in this state the value shifted in during the *Shift\_DR* state takes effect on the rising edge of the *TCK* for the register indicated by the Instruction register.

If *TMS* is sampled LOW at the rising edge of *TCK*, the controller transitions to the *Run-Test/Idle* state. A HIGH on *TMS* causes the controller to transition to the *Select\_DR\_Scan* state. The instruction cannot change while the TAP controller is in this state and all shift register stages in the test data registers selected by the current instruction retain their previous state.

#### 9.8.2.11 Capture\_IR State

In this state the shift register contained in the Instruction register loads a fixed pattern (000012) on the rising edge of *TCK*. The data registers selected by the current instruction retain their previous state. If *TMS* is sampled LOW at the rising edge of *TCK*, the controller transitions to the *Shift\_IR* state. A HIGH on *TMS* causes the controller to transition to the *Exit1\_IR* state. The instruction cannot change while the TAP controller is in this state.



#### 9.8.2.12 Shift IR State

In this state the instruction register is connected between TDI and TDO and shifts data one stage toward its serial output on the rising edge of TCK. If TMS is sampled LOW at the rising edge of TCK, the controller remains in the Shift\_IR state. A HIGH on TMS causes the controller to transition to the Exit1 IR state.

#### 9.8.2.13 Exit1\_IR State

This is a temporary controller state in which all registers retain their previous state. If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Pause\_IR state. A HIGH on TMS causes the controller to transition to the Update\_IR state which terminates the scanning process. The instruction cannot change while the TAP controller is in this state and the instruction register retains its previous state.

#### 9.8.2.14 Pause\_IR State

The Pause\_IR state allows the controller to temporarily halt the shifting of data through the instruction register in the serial path between TDI and TDO. If TMS is sampled LOW at the rising edge of TCK, the controller remains in the Pause IR state. A HIGH on TMS causes the controller to transition to the Exit2 IR state. The instruction cannot change while the TAP controller is in this state.

#### 9.8.2.15 Exit2 IR State

This is a temporary controller state in which the instruction register retains its previous state. If TMS is sampled LOW at the rising edge of TCK, then the controller transitions to the Shift\_IR state to allow another serial shift of data. A HIGH on TMS causes the controller to transition to the Update\_IR state which terminates the scanning process. The instruction cannot change while the TAP controller is in this state.

#### 9.8.2.16 Update\_IR State

The instruction shifted into the instruction register takes effect on the rising edge of TCK. If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Run-Test/Idle state. A HIGH on TMS causes the controller to transition to the Select\_DR\_Scan state.

#### 9.8.3 Test Access Port (TAP) Instructions

The TAP Instruction register allows instructions to be serially input into the device when TAP controller is in the Shift-IR state. Instructions are decoded and define the serial test data register path that is used to shift data between TDI and TDO during data register scanning.

The Instruction register is a 5-bit register. In the current EJTAG implementation only some instructions have been decoded; the unused instructions default to the BYPASS instruction.

| Value | Instruction | Function                                 |
|-------|-------------|------------------------------------------|
| 0x01  | IDCODE      | Select Chip Identification data register |

#### **Table 9-4 Implemented EJTAG Instructions**



| 0x09 | DATA       | Select Data register                                  |
|------|------------|-------------------------------------------------------|
| 0x0A | CONTROL    | Select EJTAG Control register                         |
| 0x0B | ALL        | Select the Address, Data and EJTAG Control registers  |
| 0x0C | EJTAGBOOT  | Set EjtagBrk, ProbEn and ProbTrap to 1 as reset value |
| 0x0D | NORMALBOOT | Set EjtagBrk, ProbEn and ProbTrap to 0 as reset value |
| 0x1F | BYPASS     | Bypass mode                                           |

#### 9.8.3.1 BYPASS Instruction

The required BYPASS instruction allows the processor to remain in a functional mode and selects the Bypass register to be connected between *TDI* and *TDO*. The BYPASS instruction allows serial data to be transferred through the processor from *TDI* to *TDO* without affecting its operation. The bit code of this instruction is defined to be all ones by the IEEE 1149.1 standard. Any unused instruction is defaulted to the BYPASS instruction.

#### 9.8.3.2 IDCODE Instruction

The IDCODE instruction allows the processor to remain in its functional mode and selects the Device Identification (ID) register to be connected between *TDI* and *TDO*. The Device ID register is a 32-bit shift register containing information regarding the IC manufacturer, device type, and version code. Accessing the Identification Register does not interfere with the operation of the processor. Also, access to the Identification Register is immediately available, via a TAP data scan operation, after power-up when the TAP has been reset with on-chip power-on or through the optional *TRST\_N* pin.

# 9.8.3.3 IMPCODE Instruction

This instruction selects the Implementation register for output, which is always 32 bits.

#### 9.8.3.4 ADDRESS Instruction

This instruction is used to select the Address register to be connected between *TDI* and *TDO*. The EJTAG Probe shifts 32 bits through the *TDI* pin into the Address register and shifts out the captured address via the *TDO* pin.

#### 9.8.3.5 DATA Instruction

This instruction is used to select the Data register to be connected between *TDI* and *TDO*. The EJTAG Probe shifts 32 bits of *TDI* data into the Data register and shifts out the captured data via the *TDO* pin.

#### 9.8.3.6 CONTROL Instruction

This instruction is used to select the EJTAG Control register to be connected between *TDI* and *TDO*. The EJTAG Probe shifts 32 bits of *TDI* data into the EJTAG Control register and shifts out the EJTAG Control register bits via *TDO*.

#### 9.8.3.7 ALL Instruction

This instruction is used to select the concatenation of the Address and Data register, and the EJTAG Control register (ECR) between *TDI* and *TDO*. It can be used in particular to minimize the overhead in switching the instruction in the instruction register. The first bit shifted out is bit 0 of the ECR.



Figure 9.2 Concatenation of the EJTAG Address, Data and Control Registers



#### 9.8.3.8 EJTAGBOOT Instruction

EJTAGBOOT provides a means to enter debug mode just after a reset, without fetching or executing any instructions from the normal memory area. This can be used for download of code to a system which has no code in ROM.

When the EJTAGBOOT instruction is given and the Update-IR state is left, the EJTAGBOOT indication will become active. When EJTAGBOOT is active, a core reset will set the ProbTrap, ProbEn and EjtagBrk bits in the EJTAG Control register to 1. This will cause a debug exception that is serviced by the probe immediately after reset is deasserted.

This EJTAGBOOT indication is effective until a NORMALBOOT instruction is given, *TRST\_N* is asserted or a rising edge of *TCK* occurs when the TAP controller is in Test-Logic-Reset state.

Each has its own TAP controller and thus EJTAGBOOT can be set independently per .

The Bypass register is selected when the EJTAGBOOT instruction is given.

### 9.8.3.9 NORMALBOOT Instruction

When the NORMALBOOT instruction is given and the Update-IR state is left, then the EJTAGBOOT indication will be cleared. When NORMALBOOT is active (EJTAGBOOT is not active), a core reset will set the ProbTrap, ProbEn, and EjtagBrk bits in the EJTAG Control register to 0.

The Bypass register is selected when the NORMALBOOT instruction is given.

#### 9.8.4 TAP Processor Accesses

The TAP modules support handling of fetches, loads and stores from the CPU through the dmseg segment, whereby the TAP module can operate like a *slave unit* connected to the on-chip bus. The core can then execute code taken from the EJTAG Probe and it can access data (via a load or store) which is located on the EJTAG Probe. This occurs in a serial way through the EJTAG interface: the core can thus execute instructions e.g. debug monitor code, without occupying the memory.

Accessing the dmseg segment (EJTAG memory) can only occur when the processor accesses an address in the range from 0xFF20.0000 to 0xFF2F.FFFF, the ProbEn bit is set, and the processor is in debug mode (DM=1). In addition the LSNM bit in the CP0 Debug register controls transactions to/from the dmseq.

When a debug exception is taken, while the ProbTrap bit is set, the processor will start fetching instructions from address 0xFF20.0200.

A pending processor access can only finish if the probe writes 0 to PrAcc or by a reset.



#### 9.8.4.1 Fetch/Load and Store From/To the EJTAG Probe Through dmseg

- 1. The internal hardware latches the requested address into the Address register (in case of the Debug exception:0xFF20.0200).
- 2. The internal hardware sets the following bits in the EJTAG Control register:

PrAcc = 1 (selects Processor Access operation)

PRnW = 0 (selects Processor Read operation)

Psz[1:0] = value depending on the transfer size

- 3. The EJTAG Probe selects the EJTAG Control register, shifts out this control register's data and tests the PrAcc status bit (Processor Access): when the PrAcc bit is found 1, it means that the requested address is available and can be shifted out.
- 4. The EJTAG Probe checks the PRnW bit to determine the required access.
- 5. The EJTAG Probe selects the Address register and shifts out the requested address.
- 6. The EJTAG Probe selects the Data register and shifts in the instruction corresponding to this address.
- 7. The EJTAG Probe selects the EJTAG Control register and shifts a PrAcc = 0 bit into this register to indicate to the processor that the instruction is available.
- 8. The instruction becomes available in the instruction register and the processor starts executing.
- 9. The processor increments the program counter and outputs an instruction read request for the next instruction. This starts the whole sequence again.

Using the same protocol, the processor can also execute a load instruction to access the EJTAG Probe's memory. For this to happen, the processor must execute a load instruction (e.g. a LW, LH, LB) with the target address in the appropriate range.

Almost the same protocol is used to execute a store instruction to the EJTAG Probe's memory through dmseg. The store address must be in the range: 0xFF20.0000 to 0xFF2F.FFFF, the ProbEn bit must be set and the processor has to be in debug mode (DM=1). The sequence of actions is found below:

- 1. The internal hardware latches the requested address into the Address register
- 2. The internal hardware latches the data to be written into the Data register.
- 3. The internal hardware sets the following bits in the EJTAG Control register:

PrAcc = 1 (selects Processor Access operation)

PRnW = 1 (selects processor write operation)

Psz[1:0] = value depending on the transfer size

- 4. The EJTAG Probe selects the EJTAG Control register, shifts out this control register's data and tests the PrAcc status bit (Processor Access): when the PrAcc bit is found 1, it means that the requested address is available and can be shifted out.
- 5. The EJTAG Probe checks the PRnW bit to determine the required access.
- 6. The EJTAG Probe selects the Address register and shifts out the requested address.
- 7. The EJTAG Probe selects the Data register and shifts out the data that was written.
- 8. The EJTAG Probe selects the EJTAG Control register and shifts a PrAcc = 0 bit into this register to indicate to the processor that the write access is finished.
- 9. The EJTAG Probe writes the data to the appropriate address in its memory.
- 10. The processor detects that  $PrAcc\ bit = 0$ , which means that it is ready to handle a new access. The above examples imply that no reset occurs during the operations, and that Rocc is cleared.



# 9.9 EJTAG Registers

The following subsections describe the EJTAG register interface.

#### 9.9.1 General Purpose Control and Status

The following register provide general control and status information for EJTAG.

#### 9.9.1.1 Debug Control Register

The Debug Control Register (DCR) controls and provides information about debug issues. The width of the register is 32 bits. The DCR is located in the drseg segment at offset 0x0.

The Debug Control Register (DCR) provides the following key features:

- Interrupt control when in Non-Debug Mode
- Availability indicator of instruction and data hardware breakpoints

The DataBrk and InstBrk bits within the DCR indicate the types of hardware breakpoints implemented. Debug software is expected to read hardware breakpoint registers for additional information on the number of implemented breakpoints.

Hardware and software interrupts can be disabled in Non-Debug Mode using the DCR's IntE bit. This bit is a global interrupt enable used along with several other interrupt enables that enable specific mechanisms. The NMI interrupt is not implemented. Hardware and software interrupts are always disabled in Debug Mode. Pending interrupts are indicated in the Cause register.

The ProbEn bit reflects the state of the ProbEn bit from the EJTAG Control register (ECR). Through this bit, the probe can indicate to the debug software running on the CPU if it expects to service dmseg segment accesses.

Figure 9.3 shows the format of the DCR register; Table 9-5 describes the DCR register fields.

**Figure 9.3 DCR Register Format** 

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| O ENM | 0 | DataBrk | InstBrk | IVM | DVM | 0 | PCSe | IntE | 0 | ProbEn |  |
|-------|---|---------|---------|-----|-----|---|------|------|---|--------|--|
|-------|---|---------|---------|-----|-----|---|------|------|---|--------|--|

**Table 9-5 DCR Register Field Descriptions** 

| Name    | Bits  | Description                                           | R/W | Reset |
|---------|-------|-------------------------------------------------------|-----|-------|
| 0       | 31:30 | Must be written as zero; returns zero on read.        | R   | 0     |
| ENM     | 29    | Endianess in which the processor is running in kernel | R   | 0     |
|         |       | and Debug Mode:                                       |     |       |
|         |       | 0: Little endian                                      |     |       |
|         |       | 1: Big endian                                         |     |       |
| 0       | 28:18 | Must be written as zero; returns zero on read.        | R   | 0     |
| DataBrk | 17    | Indicates if data hardware breakpoint is implemented: | R   | 1     |
|         |       | 0: No data hardware breakpoint implemented            |     |       |



|         |      | 1: Data hardware breakpoint implemented                                                                                                                                                                                              |     |                             |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------|
| InstBrk | 16   | Indicates if instruction hardware breakpoint is implemented:  0: No instruction hardware breakpoint implemented  1: Instruction hardware breakpoint implemented                                                                      | R   | 1                           |
| IVM     | 15   | Indicates if inverted data value match on data hardware breakpoints is implemented:  0: No inverted data value match on data hardware breakpoints implemented  1: Inverted data value match on data hardware breakpoints implemented | R   | 0                           |
| DVM     | 14   | Indicates if a data value store on a data value breakpoint match is implemented:  0: No data value store on a data value breakpoint match implemented  1: Data value store on a data value breakpoint match implemented              | R   | 1                           |
| 0       | 13:5 | Must be written as zero; returns zero on read.                                                                                                                                                                                       | R   | 0                           |
| IntE    | 4    | Hardware and software interrupt enable for Non-Debug Mode, in conjunction with other disable mechanisms: 0: Interrupt disabled. 1: Interrupt enabled depending on other enabling mechanisms.                                         | R/W | 1                           |
| 0       | 3:1  | Must be written as zero; returns zero on read.                                                                                                                                                                                       | R   | 0                           |
| ProbEn  | 0    | Indicates value of the ProbEn value in the DCR register:  0: No access should occur to the dmseg segment  1: Probe services accesses to the dmseg segment                                                                            | R   | Same value as ProbEn in ECR |

# 9.9.2 Instruction Breakpoint Registers

The registers for instruction breakpoints are described below. These registers have implementation information and are used to set up the instruction breakpoints. All registers are in drseg with addresses as shown in below. n is breakpoint number in range 0 to 1.

**Table 9-6 Addresses for Instruction Breakpoint Registers** 

| Offset in drseg  | Register<br>Mnemonic | Register Name and Description         |  |  |  |
|------------------|----------------------|---------------------------------------|--|--|--|
| 0x1000           | IBS                  | Instruction Breakpoint Status         |  |  |  |
| 0x1100 + n*0x100 | IBAn                 | Instruction Breakpoint Address n      |  |  |  |
| 0x1108 + n*0x100 | IBMn                 | Instruction Breakpoint Address Mask n |  |  |  |



| 0x1110 + n*0x100 | IBASIDn | Instruction Breakpoint ASID n    |
|------------------|---------|----------------------------------|
| 0x1118 + n*0x100 | IBCn    | Instruction Breakpoint Control n |

An example of some of the registers; IBA0 is at offset 0x1100 and IBC2 is at offset 0x1318.

# 9.9.2.1 Instruction Breakpoint Status (IBS) Register

The Instruction Breakpoint Status (*IBS*) register holds implementation and status information about the instruction breakpoints.

The ASID applies to all the instruction breakpoints.

# Figure 9.4 IBS Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

O SUD O S

# **Table 9-7 IBS Register Field Descriptions**

| Name    | Bits   | Description                                               | R/W  | Reset |
|---------|--------|-----------------------------------------------------------|------|-------|
| ASIDsup | 30     | Indicates if ASID compare is supported in instruction     | R    | 1     |
|         |        | breakpoints:                                              |      |       |
|         |        | 0: No ASID compare                                        |      |       |
|         |        | 1: ASID compare (IBASIDn register implemented)            |      |       |
|         |        | ASID support indication does not guarantee a TLB-type     |      |       |
|         |        | MMU, because the same breakpoint implementation           |      |       |
|         |        | can be used with processors having all different types    |      |       |
|         |        | of MMUs.                                                  |      |       |
| 0       | 29:28  | Must be written as zero; returns zero on read.            |      |       |
| BCN     | 27:24  | Number of instruction breakpoints implemented:            | R    | 2     |
|         |        | 0: Reserved                                               |      |       |
|         |        | 1-15: Number of instructions breakpoints                  |      |       |
| BS      | 1:0    | Break Status (BS) bit for breakpoint n is at BS[n], where | R/W0 | 0     |
|         |        | n is 0 to 1. A bit is set to 1 when the condition for its |      |       |
|         |        | corresponding breakpoint has matched.                     |      |       |
|         |        | The number of BS bits implemented corresponds to the      |      |       |
|         |        | number of breakpoints indicated by the BCN field.         |      |       |
|         |        | Debug software is expected to clear the bits before use,  |      |       |
|         |        | because reset does not clear these bits.                  |      |       |
|         |        | Bits not implemented are read-only (R) and read as        |      |       |
|         |        | zeros.                                                    |      |       |
| 0       | 31,    | Must be written as zero; returns zero on read.            | R    | 0     |
|         | 29:28, |                                                           |      |       |
|         | 23:2   |                                                           |      |       |



# 9.9.2.2 Instruction Breakpoint Address n (IBAn) Register

The Instruction Breakpoint Address n (IBAn) register has the address used in the condition for instruction breakpoint n.

#### Figure 9.5 IBAn Register Format



#### **Table 9-8 IBAn Register Field Description**

| Name | Bits | Description                                   | R/W | Reset     |
|------|------|-----------------------------------------------|-----|-----------|
| IBA  | 31:0 | Instruction breakpoint address for condition. | R/W | Undefined |

# 9.9.2.3 Instruction Breakpoint Address Mask n (IBMn) Register

The Instruction Breakpoint Address Mask n (IBMn) register has the mask for the address compare used in the condition for instruction breakpoint n.

# Figure 9.6 IBMn Register Format



#### **Table 9-9 IBMn Register Field Description**

| Name | Bits | Description                                        | R/W | Reset     |
|------|------|----------------------------------------------------|-----|-----------|
| IBM  | 31:0 | Instruction breakpoint address mask for condition: | R/W | Undefined |
|      |      | 0: Corresponding address bit compared.             |     |           |
|      |      | 1: Corresponding address bit masked.               |     |           |

# 9.9.2.4 Instruction Breakpoint ASID n (IBASIDn) Register

This register is used to define an ASID value to be used in the match expression.

#### Figure 9.7 IBASIDn Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0



| 0 | ASID |
|---|------|
|   |      |

# **Table 9-10 IBASIDn Register Field Description**

| Name | Bits | Description                                    |     | Reset     |
|------|------|------------------------------------------------|-----|-----------|
| 0    | 31:8 | Must be written as zero; returns zero on read. |     |           |
| ASID | 7:0  | Instruction breakpoint ASID value for compare. | R/W | Undefined |

# 9.9.2.5 Instruction Breakpoint Control n (IBCn) Register

The Instruction Breakpoint Control *n* (*IBCn*) register controls the setup of instruction breakpoint *n*.

# Figure 9.8 IBCn Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| ASIDuse | 0 | 田の歴 |
|---------|---|-----|
|---------|---|-----|

# **Table 9-11 IBCn Register Field Description**

| Name    | Bits    | Description                                          | R/W | Reset |
|---------|---------|------------------------------------------------------|-----|-------|
| ASIDuse | 23      | Use ASID value in compare for instruction breakpoint | R/W | 0     |
|         |         | n:                                                   |     |       |
|         |         | 0: do note use ASID value in compare.                |     |       |
|         |         | 1: Use ASID value in compare.                        |     |       |
| TE      | 2       | Use instruction breakpoint <i>n</i> as triggerpoint: | R/W | 0     |
|         |         | 0: do not use it as triggerpoint.                    |     |       |
|         |         | 1: use it as triggerpoint.                           |     |       |
| BE      | 0       | Use instruction breakpoint <i>n</i> as breakpoint:   | R/W | 0     |
|         |         | 0: do not use it as breakpoint.                      |     |       |
|         |         | 1: use it as breakpoint.                             |     |       |
| 0       | 31:24,  | Must be written as zero; returns zero on read.       | R   | 0     |
|         | 22:3, 1 |                                                      |     |       |

# 9.9.3 Data Breakpoint Registers

The registers for data breakpoints are described below. These registers have implementation information and are used to setup the data breakpoints. All registers are in drseg, and the addresses are shown in below. n is breakpoint number in range 0 to 1.



**Table 9-12 Addresses for Data Breakpoint Registers** 

| Offset in drseg Register Mnemonic |         | Register Name and Description  |
|-----------------------------------|---------|--------------------------------|
| 0x2000                            | DBS     | Data Breakpoint Status         |
| 0x2100 + n*0x100                  | DBAn    | Data Breakpoint Address n      |
| 0x2108 + n*0x100                  | DBMn    | Data Breakpoint Address Mask n |
| 0x2110 + n*0x100                  | DBASIDn | Data Breakpoint ASID n         |
| 0x2118 + n*0x100                  | DBCn    | Data Breakpoint Control n      |
| 0x2120 + n*0x100                  | DBVn    | Data Breakpoint Value n        |
| 0x2ff0                            | LDV     | Load Data Value                |

An example of some of the registers; DBM0 is at offset 0x2108 and DBV1 is at offset 0x2220.

# 9.9.3.1 Data Breakpoint Status (DBS) Register

The Data Breakpoint Status (*DBS*) register holds implementation and status information about the data breakpoints.

The ASIDsup field indicates whether ASID compares are supported.

# Figure 9.9 DBS Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| ASIDsup | OLY DON | 0 | BS |
|---------|---------|---|----|
|---------|---------|---|----|

#### **Table 9-13 DBS Register Field Description**

| Name    | Bits | Description                                             | R/W | Reset |
|---------|------|---------------------------------------------------------|-----|-------|
| ASIDsup | 30   | Indicates if ASID compare is supported in instruction   | R   | 1     |
|         |      | breakpoints:                                            |     |       |
|         |      | 0: No ASID compare                                      |     |       |
|         |      | 1: ASID compare (IBASIDn register implemented)          |     |       |
|         |      | ASID support indication does not guarantee a TLB-type   |     |       |
|         |      | MMU, because the same breakpoint implementation         |     |       |
|         |      | can be used with processors having all different types  |     |       |
|         |      | of MMUs.                                                |     |       |
| NoSVmat | 29   | Indicates if a value compare on a store is supported in | R   | 0     |
| ch      |      | data breakpoints:                                       |     |       |
|         |      | 0: data value and address in condition on store.        |     |       |
|         |      | 1: address compare only in condition on store.          |     |       |
| NoLVmat | 28   | Indicates if a value compare on a load is supported in  | R   | 0     |
| ch      |      | data breakpoints:                                       |     |       |
|         |      | 0: data value and address in condition on load.         |     |       |
|         |      | 1: address compare only in condition on load.           |     |       |



| BCN | 27:24 | Number of data breakpoints implemented:                   | R    | 2 |
|-----|-------|-----------------------------------------------------------|------|---|
|     |       | 0: Reserved                                               |      |   |
|     |       | 1-15: Number of instructions breakpoints                  |      |   |
| BS  | 1:0   | Break Status (BS) bit for breakpoint n is at BS[n], where | R/W0 | 0 |
|     |       | n is 0 to 1. A bit is set to 1 when the condition for its |      |   |
|     |       | corresponding breakpoint has matched.                     |      |   |
|     |       | The number of BS bits implemented corresponds to the      |      |   |
|     |       | number of breakpoints indicated by the BCN field.         |      |   |
|     |       | Debug software is expected to clear the bits before use,  |      |   |
|     |       | because reset does not clear these bits.                  |      |   |
|     |       | Bits not implemented are read-only (R) and read as        |      |   |
|     |       | zeros.                                                    |      |   |
| 0   | 31,   | 0                                                         | R    | 0 |
|     | 23:2  |                                                           |      |   |

# 9.9.3.2 Data Breakpoint Address n (DBAn) Register

The Data Breakpoint Address n (DBAn) register has the address used in the condition for data breakpoint n.

Figure 9.10 DBAn Register Format



**Table 9-14 DBAn Register Field Description** 

| Name | Bits | Description                                    | R/W | Reset     |
|------|------|------------------------------------------------|-----|-----------|
| DBA  | 31:0 | Data breakpoint virtual address for condition. | R/W | Undefined |

# 9.9.3.3 Data Breakpoint Address Mask n (DBMn) Register

The Data Breakpoint Address Mask n (*DBMn*) register has the mask for the address compare used in the condition for data breakpoint n.

# Figure 9.11 DBMn Register Format





# Table 9-15 DBMn Register Field Description

| Name | Bits | Description                                 | R/W | Reset     |
|------|------|---------------------------------------------|-----|-----------|
| DBM  | 31:0 | Data breakpoint address mask for condition: | R/W | Undefined |
|      |      | 0: Corresponding address bit compared.      |     |           |
|      |      | 1: Corresponding address bit masked.        |     |           |

# 9.9.3.4 Data Breakpoint ASID n (DBASIDn) Register

For processors with a TLB based MMU, this register is used to define an ASID value to be used in the match expression.

# Figure 9.12 DBASIDn Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

O

ASID

# Table 9-16 DBASIDn Register Field Description

| Name | Bits | Description                             | R/W | Reset     |
|------|------|-----------------------------------------|-----|-----------|
| ASID | 7:0  | Data Breakpoint ASID value for compare. | R/W | Undefined |
| 0    | 31:8 | 0                                       | R   | 0         |

# 9.9.3.5 Data Breakpoint Control n (DBCn) Register

The Data Breakpoint Control n (DBCn) register controls the setup of data breakpoint n. In the P5600 core, this register is 64 bits and is accessed as two consecutive 32-bit registers.

#### Figure 9.13 DBCn Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| ASIDuse | BAI 00 | NoCB 0 | BLM | 0<br>II | o BE |  |
|---------|--------|--------|-----|---------|------|--|
|---------|--------|--------|-----|---------|------|--|

# **Table 9-17 DBCn Register Field Description**

| Name    | Bits | Description                                      | R/W | Reset |
|---------|------|--------------------------------------------------|-----|-------|
| ASIDuse | 23   | Use ASID value in compare for data breakpoint n: | R/W | 0     |
|         |      | 0: do note use ASID value in compare.            |     |       |
|         |      | 1: Use ASID value in compare.                    |     |       |



|      | T      |                                                            |     | T_ |
|------|--------|------------------------------------------------------------|-----|----|
| BAI  | 17:14  | Byte access ignore. Each bit of this field determines      | R/W | 0  |
|      |        | whether a match occurs on an access to a specific byte     |     |    |
|      |        | of the database (BAI[0] controls matching for data bus     |     |    |
|      |        | bits 7:0; BAI[1] controls matching for data bus bits 15:8, |     |    |
|      |        | etc.)., with the polarity of each bit, as follows:         |     |    |
|      |        | 0: condition depends on access to corresponding byte       |     |    |
|      |        | 1: access for corresponding byte is ignored                |     |    |
| NoSB | 13     | Controls whether condition for data breakpoint is ever     | R/W | 0  |
|      |        | fulfilled on a store access:                               |     |    |
|      |        | 0: Condition can be fulfilled on store access              |     |    |
|      |        | 1: Condition is never fulfilled on store access            |     |    |
| NoLB | 12     | Controls whether condition for data breakpoint is ever     | R/W | 0  |
|      |        | fulfilled on a load access:                                |     |    |
|      |        | 0: Condition can be fulfilled on load access               |     |    |
|      |        | 1: Condition is never fulfilled on load access             |     |    |
| BLM  | 7:4    | Byte lane mask for value compare on data breakpoint.       | R/W | 0  |
|      |        | BLM[0] masks byte at bits [7:0] of the data bus, BLM[1]    |     |    |
|      |        | masks byte at bits [15:8], etc.:                           |     |    |
|      |        | 0 : Compare corresponding byte lane                        |     |    |
|      |        | 1: Mask corresponding byte lane                            |     |    |
|      |        | Debug software must adjust for endianess when              |     |    |
|      |        | programming this field.                                    |     |    |
| TE   | 2      | Use data breakpoint <i>n</i> as triggerpoint:              | R/W | 0  |
|      |        | 0: do not use it as triggerpoint.                          |     |    |
|      |        | 1: use it as triggerpoint.                                 |     |    |
| BE   | 0      | Use data breakpoint <i>n</i> as breakpoint:                | R/W | 0  |
|      |        | 0: do not use it as breakpoint.                            |     |    |
|      |        | 1: use it as breakpoint.                                   |     |    |
| 0    | 31:24, | Must be written as zero; returns zero on read.             | R   | 0  |
|      | 22:18, |                                                            |     |    |
|      | 11:8,  |                                                            |     |    |
|      | 3, 1   |                                                            |     |    |
|      | ,      | <u>l</u>                                                   | l . | 1  |

# 9.9.3.6 Data Breakpoint Value n (DBVn) Register

The Data Breakpoint Value n (DBVn) register has the value used in the condition for data breakpoint n.

# Figure 9.14 DBVn Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

DBV



#### Table 9-18 DBVn Register Field Description

| Name | Bits | Description                                   |     | Reset     |
|------|------|-----------------------------------------------|-----|-----------|
| DBV  | 31:0 | Data breakpoint data value for condition.     | R/W | Undefined |
|      |      | Debug software must adjust for endianess when |     |           |
|      |      | programming this field.                       |     |           |

#### 9.9.3.7 Load Data Value Register

The Load Data Value Register has the value when a Load Data Breakpoint matches.

#### Figure 9.15 LDV Register Format



#### **Table 9-19 LDV Register Field Description**

| Name | Bits | Description                                        | R/W | Reset     |
|------|------|----------------------------------------------------|-----|-----------|
| LDV  | 31:0 | Load data when a data breakpoint is fulfilled on a | R/W | Undefined |
|      |      | load.                                              |     |           |

# 9.9.4 EJTAG TAP Registers

The EJTAG TAP Module has one Instruction register and a number of data registers, all accessible through the TAP.

# 9.9.4.1 Instruction Register

The Instruction register is accessed when the TAP receives an Instruction register scan protocol. During an Instruction register scan operation the TAP controller selects the output of the Instruction register to drive the *TDO* pin. The shift register consists of a series of bits arranged to form a single scan path between *TDI* and *TDO*. During an Instruction register scan operations, the TAP controls the register to capture status information and shift data from *TDI* to *TDO*. Both the capture and shift operations occur on the rising edge of *TCK*. However, the data shifted out from the *TDO* occurs on the falling edge of *TCK*. In the Test-Logic-Reset and *Capture-IR* state, the instruction shift register is set to 00001<sub>2</sub>, as for the IDCODE instruction. This forces the device into the functional mode and selects the Device ID register. The Instruction register is 5 bits wide. The instruction shifted in takes effect for the following data register scan operation.

#### 9.9.4.2 Data Registers Overview

The EJTAG uses several data registers that are arranged in parallel from the primary TDI input to the



primary *TDO* output. The Instruction register supplies the address that allows one of the data registers to be accessed during a data register scan operation. During a data register scan operation, the addressed scan register receives TAP control signals to capture the register and shift data from *TDI* to *TDO*. During a data register scan operation, the TAP selects the output of the data register to drive the *TDO* pin. The register is updated in the *Update-DR* state with respect to the write bits.

This description applies in general to the following data registers:

- Bypass Register
- Device Identification Register
- Implementation Register
- EJTAG Control Register (ECR)
- Address Register
- Data Register

#### 9.9.4.3 Bypass Register

The Bypass register is a one-bit read-only register, which provides a minimum shift path through the TAP. When selected, the Bypass register provides a single bit scan path between *TDI* and *TDO*. The Bypass register allows abbreviating the scan path through devices that are not involved in the test. The Bypass register is selected when the Instruction register is loaded with a pattern of all ones to satisfy the IEEE 1149.1 Bypass instruction requirement.

# 9.9.4.4 Device Identification (ID) Register

The *Device Identification* register is defined by IEEE 1149.1, to identify the device's manufacturer, part number, revision, and other device-specific information. Table below shows the bit assignments defined for the read-only Device Identification Register, and inputs to the core determine the value of these bits. These bits can be scanned out of the *ID* register after being selected. The register is selected when the Instruction register is loaded with the IDCODE instruction. Note that this register contains only device manufacturer information and should not be used in an attempt to determine the EJTAG revisions of the device.

Figure 9.16 Device Identification Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Version | PartNumber | ManufID | 0 |
|---------|------------|---------|---|
|---------|------------|---------|---|

**Table 9-20 Device Identification Register Field Description** 

| Name     | Bits  | Description                                               | R/W | Reset |
|----------|-------|-----------------------------------------------------------|-----|-------|
| Version  | 31:28 | Version (4 bits)                                          | R   | 0     |
|          |       | This field identifies the version number of the processor |     |       |
|          |       | derivative.                                               |     |       |
| PartNumb | 27:12 | Part Number (16 bits)                                     | R   | 0     |
| er       |       | This field identifies the part number of the processor    |     |       |



|         |      | derivative.                                           |   |   |
|---------|------|-------------------------------------------------------|---|---|
| ManuflD | 11:1 | Manufacturer Identity (11 bits)                       | R | 0 |
|         |      | Accordingly to IEEE 1149.1-1990, the manufacturer     |   |   |
|         |      | identity code shall be a compressed form of the JEDEC |   |   |
|         |      | Publications 106-A.                                   |   |   |
| 0       | 0    | 0                                                     | R | 0 |

# 9.9.4.5 Implementation Register

This 32-bit read-only register is used to identify the features of the EJTAG implementation. Some of the reset values are set by inputs to the core. The register is selected when the Instruction register is loaded with the IMPCODE instruction. The EJTAG probe uses this TAP register to determine the EJTAG version of the device. Software has no access to this register and must use the CP0 Debug register to determine the EJTAG version.

Figure 9.17 Implementation Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| ASIDsize  0  DINTsup  0  R4k/R3k  EJTAGver | NoDMA<br>0<br>MIPS16e | MIPS32/64 |
|--------------------------------------------|-----------------------|-----------|
|--------------------------------------------|-----------------------|-----------|

**Table 9-21 Implementation Register Field Description** 

| Name     | Bits  | Description                                       | R/W | Reset |
|----------|-------|---------------------------------------------------|-----|-------|
| EJTAGve  | 31:29 | Indicates the EJTAG version:                      | R   | 0     |
| r        |       | 0: Version 1 and 2.0                              |     |       |
|          |       | 1: Version 2.5                                    |     |       |
|          |       | 2: Version 2.6                                    |     |       |
|          |       | 3: Version 3.1                                    |     |       |
|          |       | 4: Version 4.0                                    |     |       |
|          |       | 5: Version 5.0                                    |     |       |
|          |       | 6-7: Reserved                                     |     |       |
| DINTsup  | 24    | Indicates support for DINT signal from probe:     | R   | 1     |
|          |       | 0: DINT signal from the probe is not supported by |     |       |
|          |       | this processor.                                   |     |       |
|          |       | 1: Probe can use DINT signal to make debug        |     |       |
|          |       | interrupt on this processor.                      |     |       |
| ASIDsize | 22:21 | Indicates size of the ASID field:                 | R   | 1     |
|          |       | 0: No ASID in implementation                      |     |       |
|          |       | 1: 6-bit ASID                                     |     |       |
|          |       | 2: 8-bit ASID                                     |     |       |
|          |       | 3: Reserved                                       |     |       |



| MIPS16e  | 16     | Indicates MIPS16e™ ASE support in the          | R | 0 |
|----------|--------|------------------------------------------------|---|---|
|          |        | processor:                                     |   |   |
|          |        | 0: No MIPS16e support                          |   |   |
|          |        | 1: MIPS16e is supported                        |   |   |
| NoDMA    | 14     | Indicates no EJTAG DMA support:                | R | 0 |
|          |        | 0: Reserved                                    |   |   |
|          |        | 1: No EJTAG DMA support                        |   |   |
| MIPS32/6 | 0      | Indicates 32-bit or 64-bit processor:          | R | 0 |
| 4        |        | 0: 32-bit processor                            |   |   |
|          |        | 1: 64-bit processor                            |   |   |
| 0        | 28:25, | Must be written as zero; returns zero on read. | R | 0 |
|          | 23,    |                                                |   |   |
|          | 20:17, |                                                |   |   |
|          | 13:1   |                                                |   |   |

#### 9.9.4.6 EJTAG Control Register

This 32-bit register controls the various operations of the TAP modules. This register is selected by shifting in the CONTROL instruction. Bits in the EJTAG Control register can be set/cleared by shifting in data; status is read by shifting out the contents of this register. This EJTAG Control register can only be accessed by the TAP interface.

The EJTAG Control register is not updated in the *Update-DR* state unless the Reset occurred (Rocc) bit 31, is either 0 or written to 0. This is in order to ensure proper handling of processor accesses.

The value used for reset indicated in the table below takes effect on CPU resets, but not on TAP controller resets (e.g. *TRST\_N*). *TCK* clock is not required when the CPU reset occurs, but the bits are still updated to the reset value when the *TCK* is supplied. The first 5 *TCK* clocks after CPU reset may result in reset of the bits, due to synchronization between clock domains.

Figure 9.18 EJTAG Control Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Rocc

Probling

Pro

**Table 9-22 EJTAG Control Register Field Description** 

| Name | Bits | Description                                           | R/W | Reset |
|------|------|-------------------------------------------------------|-----|-------|
| Rocc | 31   | Reset Occurred                                        | R/W | 1     |
|      |      | The bit indicates if a CPU reset has occurred:        |     |       |
|      |      | The Rocc bit will remain set to 1 as long as reset is |     |       |
|      |      | applied.                                              |     |       |
|      |      | This bit must be cleared by the probe to acknowledge  |     |       |



|        |    | that the inci | ident was d                           | letected                                                                                                                               |   |              |
|--------|----|---------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---|--------------|
|        |    |               |                                       | register is not updated in the                                                                                                         |   |              |
|        |    |               |                                       | ss Rocc is 0 or written to 0, in                                                                                                       |   |              |
|        |    | _             |                                       |                                                                                                                                        |   |              |
|        |    |               |                                       | r handling of processor access                                                                                                         |   |              |
| Do-    | 20 | following re  |                                       | nafar Cina                                                                                                                             | D | l lodofio od |
| Psz    | 30 | Processor /   |                                       |                                                                                                                                        | R | Undefined    |
|        |    |               |                                       | combination with the lower two                                                                                                         |   |              |
|        |    |               |                                       | dress register to determine the                                                                                                        |   |              |
|        |    | Ţ             |                                       | ccess transaction. The bits are                                                                                                        |   |              |
|        |    | 1             |                                       | ssor access is pending.                                                                                                                |   |              |
|        |    | PAA[1:0]      | Psz[1:0]                              | Transfer Size                                                                                                                          |   |              |
|        |    | 00            | 00                                    | Byte (LE, byte 0; BE, byte 3)                                                                                                          |   |              |
|        |    | 01            | 00                                    | Byte (LE, byte 1; BE, byte 2)                                                                                                          |   |              |
|        |    | 10            | 00                                    | Byte (LE, byte 2; BE, byte 1)                                                                                                          |   |              |
|        |    | 11            | 00                                    | Byte (LE, byte 3; BE, byte 0)                                                                                                          |   |              |
|        |    | 00            | 01                                    | Halfword (LE, byte 1:0; BE,                                                                                                            |   |              |
|        |    |               |                                       | byte 3:2)                                                                                                                              |   |              |
|        |    | 10            | 10                                    | Halfword (LE, byte 3:2; BE,                                                                                                            |   |              |
|        |    |               |                                       | byte 1:0)                                                                                                                              |   |              |
|        |    | 00            | 11                                    | Word(LE, BE: bytes 3, 2, 1, 0)                                                                                                         |   |              |
|        |    | All others    |                                       | Reserved                                                                                                                               |   |              |
|        |    | refers to th  | e byte num<br>s 31:24; by             | n, BE=big endian, the byte#<br>hber in a 32-bit register, where<br>yte 2 = bits 23:16; byte 1 = bits<br>ndependently of the endianess. |   |              |
| Doze   | 22 | Doze state    | · · · · · · · · · · · · · · · · · · · |                                                                                                                                        | R | 0            |
|        |    | The Doze I    | oit indicates                         | s any type of low-power mode.                                                                                                          |   |              |
|        |    |               |                                       | in the Capture-DR state of the                                                                                                         |   |              |
|        |    | TAP contro    | ller:                                 | •                                                                                                                                      |   |              |
|        |    | 0: CPU not    | in low pow                            | er mode                                                                                                                                |   |              |
|        |    | 1: CPU is ir  | n low powe                            | r mode                                                                                                                                 |   |              |
| Halt   | 21 | Halt state    | ·                                     |                                                                                                                                        | R | 0            |
|        |    | The Halt bi   | t indicates                           | if the internal system bus clock                                                                                                       |   |              |
|        |    | is running    | or stopped                            | . The value is sampled in the                                                                                                          |   |              |
|        |    | _             |                                       | ne TAP controller:                                                                                                                     |   |              |
|        |    | -             |                                       | k is running                                                                                                                           |   |              |
|        |    | 1: Internal s | system cloc                           | k is stopped                                                                                                                           |   |              |
| PerRst | 20 | Peripheral    | -                                     |                                                                                                                                        | R | 0            |
|        |    | This bit has  |                                       |                                                                                                                                        |   |              |
| PrnW   | 19 | Processor /   | Access Rea                            | ad and Write                                                                                                                           | R | Undefined    |
|        |    | T             | :                                     | e pending processor access is                                                                                                          |   |              |



|        | _  |                                                                |      | 1      |
|--------|----|----------------------------------------------------------------|------|--------|
|        |    | for a read or write transaction, and the bit is only valid     |      |        |
|        |    | while PrAcc is set:                                            |      |        |
|        |    | 0: Read transaction                                            |      |        |
|        |    | 1: Write transaction                                           |      |        |
| PrAcc  | 18 | Processor Access (PA)                                          | R/W0 | 0      |
|        |    | Read value of this bit indicates if a Processor Access         |      |        |
|        |    | (PA) to the EJTAG memory is pending:                           |      |        |
|        |    | 0: No pending processor access                                 |      |        |
|        |    | 1: Pending processor access                                    |      |        |
|        |    | The probe's software must clear this bit to 0 to               |      |        |
|        |    | indicate the end of the PA. A write of 1 is ignored.           |      |        |
|        |    | A pending Processor Access is cleared when <i>Rocc</i> is      |      |        |
|        |    | set, but another PA may occur just after the reset if a        |      |        |
|        |    | debug exception occurs.                                        |      |        |
|        |    | Finishing a Processor Access is not accepted while             |      |        |
|        |    | the <i>Rocc</i> bit is set. This is to avoid a Processor       |      |        |
|        |    | Access occurring after the reset is finished because           |      |        |
|        |    | of an indication of a Processor Access that occurred           |      |        |
|        |    | before the reset.                                              |      |        |
| PrRst  | 16 |                                                                | R/W  | 0      |
| PIRSI  | 16 | Processor Reset (Implementation dependent                      | R/VV | 0      |
|        |    | behavior)                                                      |      |        |
|        |    | When the bit is set to 1, then it is only guaranteed that      |      |        |
|        |    | this setting has taken effect in the system when the           |      |        |
|        |    | read value of this bit is also 1. This is to ensure that       |      |        |
|        |    | the setting from the <i>TCK</i> clock domain gets effect in    |      |        |
|        |    | the CPU clock domain, and in peripherals.                      |      |        |
|        |    | When the bit is written to 0, then the bit must also be        |      |        |
|        |    | read as 0 before it is guaranteed that the indication is       |      |        |
|        |    | cleared in the CPU clock domain also.                          |      |        |
|        |    | This bit controls the <i>EJ_PrRst</i> signal. If the signal is |      |        |
|        |    | used in the system, then it must be ensured that both          |      |        |
|        |    | the processor and all devices required for a reset are         |      |        |
|        |    | properly reset. Otherwise the system may fail or               |      |        |
|        |    | hang. The bit resets itself, since the EJTAG Control           |      |        |
|        |    | register is reset by a reset.                                  |      |        |
| ProbEn | 15 | Probe Enable                                                   | R/W  | 0 or 1 |
|        |    | This bit indicates to the CPU if the EJTAG memory is           |      | from   |
|        |    | handled by the probe so processor accesses are                 |      | EJTAGB |
|        |    | answered:                                                      |      | ООТ    |
|        |    | 0: Probe does not handle EJTAG memory                          |      |        |
|        |    | transactions                                                   |      |        |
|        |    | 1: Probe does handle EJTAG memory transactions                 |      |        |
|        |    | It is an error by the software controlling the probe if it     |      |        |



|          | 1  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I   | I .                             |
|----------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------|
|          |    | sets the Prob-Trap bit to 1, but resets the <i>ProbEn</i> to 0. The operation of the processor is UNDEFINED in this case.                                                                                                                                                                                                                                                                                                                                                            |     |                                 |
|          |    | The ProbEn bit is reflected as a read-only bit in the ProbEn bit, bit 0, in the Debug Control Register (DCR).                                                                                                                                                                                                                                                                                                                                                                        |     |                                 |
|          |    | The read value indicates the effective value in the DCR, due to synchronization issues between <i>TCK</i> and CPU clock domains; however, it is ensured that                                                                                                                                                                                                                                                                                                                         |     |                                 |
|          |    | change of the ProbEn prior to setting the EjtagBrk bit will have effect for the debug handler executed due to the debug exception.                                                                                                                                                                                                                                                                                                                                                   |     |                                 |
|          |    | The reset value of the bit depends on whether the EJTAGBOOT indication is given or not:                                                                                                                                                                                                                                                                                                                                                                                              |     |                                 |
|          |    | No EJTAGBOOT indication given: 0  EJTAGBOOT indication given: 1                                                                                                                                                                                                                                                                                                                                                                                                                      |     |                                 |
| ProbTrap | 14 | Probe Trap This bit controls the location of the debug exception vector: 0: In normal memory. 1: In EJTAG memory at 0xFF20.0200 in dmseg Valid setting of the ProbTrap bit depends on the setting of the ProbEn bit, see comment under ProbEn bit.                                                                                                                                                                                                                                   | R/W | 0 or 1<br>from<br>EJTAGB<br>OOT |
|          |    | The ProbTrap should not be set to 1 unless the ProbEn bit is also set to 1 to indicate that the EJTAG memory may be accessed.  The read value indicates the effective value to the CPU, due to synchronization issues between <i>TCK</i> and CPU clock domains; however, it is ensured that change of the ProbTrap bit prior to setting the EjtagBrk bit will have effect for the EjtagBrk.  The reset value of the bit depends on whether the EJTAGBOOT indication is given or not. |     |                                 |
| EjtagBrk | 12 | EJTAG Break Setting this bit to 1 causes a debug exception to the processor, unless the CPU was in debug mode or another debug exception occurred. When the debug exception occurs, the processor core clock is restarted if the CPU was in low power mode. This bit is cleared by hardware when the debug exception is taken. The reset value of the bit depends on whether the                                                                                                     | R/W | 0 or 1<br>from<br>EJTAGB<br>OOT |



|    |         | EJTAGBOOT indication is given or not:                 |   |   |
|----|---------|-------------------------------------------------------|---|---|
|    |         | 0: No EJTAGBOOT indication given                      |   |   |
|    |         | 1: EJTAGBOOT indication given                         |   |   |
| DM | 3       | Debug Mode                                            | R | 0 |
|    |         | This bit indicates the debug or non-debug mode:       |   |   |
|    |         | 0: Processor is in non-debug mode                     |   |   |
|    |         | 1: Processor is in debug mode                         |   |   |
|    |         | The bit is sampled in the Capture-DR state of the TAP |   |   |
|    |         | controller.                                           |   |   |
| 0  | 28:23,  | Must be written as zero; returns zero on read.        | R | 0 |
|    | 17, 13, |                                                       |   |   |
|    | 11:4,   |                                                       |   |   |
|    | 2:0     |                                                       |   |   |

#### 9.9.4.7 Processor Access Address Register

The Address register is used to provide the address of the processor access in the dmseg, and the register is only valid when a processor access is pending. The length of the Address register is 32 bits, and this register is selected by shifting in the ADDRESS instruction.

Figure 9.19 Processor Access Address Register Format



**Table 9-23 Processor Access Address Register Field Description** 

| Name    | Bits | Description                       | R/W | Reset     |
|---------|------|-----------------------------------|-----|-----------|
| Address | 31:0 | Address used by processor access. | R   | Undefined |

# 9.9.4.8 Processor Access Data Register

The Data register is used to provide data value to and from a processor access. The length of the Data register is 32 bits, and this register is selected by shifting in the DATA instruction.

The register has the written value for a processor access write due to a CPU store to the dmseg, and the output from this register is only valid when a processor access write is pending. The register is used to provide the data value for a processor access read due to a CPU load or fetch from the dmseg. The register will be updated with a new value when a processor access write is pending.

The Data register is 32 bits wide. Data alignment is not used for this register, so the value in the Data register matches data on the internal bus. The unused bytes for a processor access write are undefined, and for a Data register read, 0(zero) must be shifted in for the unused bytes.

The bytes in the Data Register are organized in little-endian.



The size of the transaction and thus the number of bytes available/required for the Data register is determined by the Psz field in the *ECR*.

#### Figure 9.20 Processor Access Data Register Format

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Data

**Table 9-24 Processor Access Data Register Field Description** 

| Name | Bits | Description                    | R/W | Reset     |
|------|------|--------------------------------|-----|-----------|
| Data | 31:0 | Data used by processor access. | R/W | Undefined |

# 9.10 Debug Exception

This section describes issues related to debug exceptions. Debug exceptions bring the processor from Non-Debug Mode into Debug Mode.

Exceptions can occur in Debug Mode, and these are denoted as debug mode exceptions. These exceptions are handled differently from exceptions that occur in Non-Debug Mode.

#### 9.10.1 Debug Exception Priorities

Table bellow lists the exceptions that can occur in Non-Debug Mode in order of priority, from highest to lowest. The table also categorizes each exception with respect to type (debug or non-debug). Each debug exception has an associated status bit in the Debug register (indicated in the table in parentheses).

Though in the following table Debug Data Break on Load Address and Data Value have a lower priority than Watch on Data Access, the Debug Data Break on Load with Data Value has a higher priority than Watch on Data. Putting the Debug Data Break on Load with Data Value at the last is because one can not detect a Debug Data Break on Load with Data Value if the load trigger a TLB related exception.

Table 9-25 Priority of Debug and Non-Debug Exceptions

| Priority | Exception                          | Type of Exception |
|----------|------------------------------------|-------------------|
| Highest  | Reset                              | Non-Debug         |
|          | Debug Single Step                  | Debug             |
|          | Debug Interrupt; from EJTAG TAP.   |                   |
|          | Machine Check                      | Non-Debug         |
|          | Interrupt                          |                   |
|          | Deferred Watch                     |                   |
|          | Debug Instruction Break            | Debug             |
|          | Watch on Instruction Fetch         | Non-Debug         |
|          | Address Error on Instruction Fetch |                   |



|        | TLB Refill on Instruction Fetch                |           |
|--------|------------------------------------------------|-----------|
|        | TLB Invalid on Instruction Fetch               |           |
|        | Debug Breakpoint; execution of SDBBP.          | Debug     |
|        | Other execution-based exceptions               | Non-Debug |
|        | Debug Data Break on Load/Store address match   | Debug     |
|        | only                                           |           |
|        | Debug Data Break on Store address + data value |           |
|        | match                                          |           |
|        | Watch on Data Access                           | Non-Debug |
|        | Address Error on Data Access                   |           |
|        | TLB Refill on Data Access                      |           |
|        | TLB Invalid on Data Access                     |           |
|        | TLB Modify on Data Access                      |           |
| Lowest | Debug Data Break on Load address + data value  | Debug     |
|        | match                                          |           |

# 9.10.2 Debug Exception Vector Location

The same vector is used for all debug exceptions. The vector location can be controlled from the TAP through the EJTAG Control Register (ECR) ProbTrap bit.

**Table 9-26 Debug Exception Vector Location** 

| ECR <sub>ProbTrap</sub> | Debug Exception Vector Address |
|-------------------------|--------------------------------|
| 0                       | 0xBFC00480                     |
| 1                       | 0xFF200200 in dmseg            |

# 9.10.3 General Debug Exception Processing

All debug exceptions have the same basic processing flow:

- The DEPC register is loaded with the PC at which execution can be restarted, and the DBD bit is
  set to indicate whether the last debug exception occurred in a branch delay slot. The value loaded
  into the DEPC register is either the current PC (if the instruction is not in the delay slot of a branch)
  or the PC of the branch or jump (if the instruction is in the delay slot of a branch or jump).
- The DSS, DBp, DDBL, DDBS, DIB, and DINT bits in the Debug register are updated appropriately depending on the debug exception.
- DExcCode field in the Debug register is unchanged.
- IEXI bit is set to inhibit imprecise exceptions in the start of the debug handler.
- DM bit in the Debug register is set to 1.
- The processor begins fetching instructions from the debug exception vector.

The value loaded into the DEPC register represents the restart address from the debug exception and does not need to be modified by the debug exception handler software. Debug software need only look at the DBD bit in the Debug register to identify the address of the instruction that actually caused a precise debug exception.



The DSS, DBp, DDBL, DDBS, DIB, and DINT bits in the Debug register indicate the occurrence of distinct debug exceptions. Note that the occurrence of an exception while in Debug mode will clear these bits. The handler can thereby determine whether a debug exception or an exception in Debug Mode occurred.

Also note that multiple cause bits may be set, but the priority of the debug exception or interrupt dictates the order in which they are handled. For example, because DSS is the highest priority Debug exception, if it occurs, it will always be taken first. Then, after it DERETS, other debug exceptions can be taken. For example, assume that the processor is in single-step mode in a branch delay slot, and waiting to go past the delay slot to enter the DSS exception. At the branch delay slot, it could get a DINT or other lower priority Debug exception. In this case, it would not take the lower exception, but enter Debug Mode past the delay slot. The entry into Debug Mode will clear the DINT. It would process the single-step exception and DERET to normal non-debug mode. Note that in practice, not many cores set multiple cause bits in the Debug register since the highest priority debug exception is taken, and the others are cleared on entry to Debug Mode.

No other CP0 registers or fields are changed due to the debug exception, thus no additional state is saved.

# 9.10.4 Debug Single Step Exception

When single-step mode is enabled, a Debug Single Step exception occurs each time the processor has taken a single execution step in Non-Debug Mode. An execution step is a single instruction, or an instruction pair consisting of a jump/branch instruction and the instruction in the associated delay slot. The SSt bit in the Debug register enables Debug Single Step exceptions. They are disabled on the first execution step after a DERET.

The DEPC register points to the instruction on which the Debug Single Step exception occurred, which is also the next instruction to execute when returning from Debug Mode. The debug software can examine the system state before this instruction is executed. Thus the DEPC will not point to the instruction(s) that have just executed in the execution step, but rather the instruction following the execution step. The Debug Single Step exception never occurs on an instruction in a jump/branch delay slot, because the jump/branch and the instruction in the delay slot are always executed in one execution step; thus the DBD bit in the Debug register is never set for a Debug Single Step exception. Exceptions occurring on the instruction(s) in the execution step are taken regardless, so if a non-debug exception occurs (other than reset), a Debug Single Step exception is taken on the first instruction in the non-debug exception handler. The non-debug exception occurs during the execution step, and the instruction(s) that received a non-debug exception counts as the execution step.

Debug exceptions are unaffected by single-step mode; returning to an SDBBP instruction with single step enabled causes a Debug Breakpoint exception with the DEPC register pointing to the SDBBP instruction. Also, returning to an instruction (not jump/branch) just before the SDBBP instruction causes a Debug Single Step exception with the DEPC register pointing to the SDBBP instruction.

To ensure proper functionality of single-step execution, the Debug Single Step exception has priority over all exceptions, except reset.

Debug Single Step exception is only possible when the NoSSt bit in the Debug register is 0.

#### **Debug Register Debug Status Bit Set**



DSS

#### **Additional State Saved**

None

#### **Entry Vector Used**

Debug exception vector

#### 9.10.5 Debug Interrupt Exception

The Debug Interrupt exception is an asynchronous debug exception that is taken as soon as possible, but with no specific relation to the executed instructions. The DEPC register and the DBD bit in the Debug register reference the instruction at which execution can be resumed after Debug Interrupt exception service.

Debug interrupt requests are ignored when the processor is in Debug Mode, and pending requests are cleared when the processor takes any debug exception, including debug exceptions other than Debug Interrupt exceptions.

A debug interrupt restarts the pipeline if stopped by a WAIT instruction and the processor clock is restarted if it was stopped due to a low-power mode.

The sources for debug interrupts are only from EJTAG TAP.

#### **Debug Register Debug Status Bit Set**

DINT

**Additional State Saved** 

None

**Entry Vector Used** 

Debug exception vector

#### 9.10.6 Debug Instruction Break Exception

A Debug Instruction Break exception occurs when an instruction hardware breakpoint matches an executed instruction. The DEPC register and DBD bit in the Debug register indicate the instruction that caused the instruction hardware breakpoint match.

#### **Debug Register Debug Status Bit Set**

DIB

**Additional State Saved** 

None

**Entry Vector Used** 

Debug exception vector

#### 9.10.7 Debug Breakpoint Exception

A Debug Breakpoint exception occurs when an SDBBP instruction is executed. The contents of the DEPC register and the DBD bit in the Debug register indicate that the SDBBP instruction caused the debug exception.

#### **Debug Register Debug Status Bit Set**

DBp



#### **Additional State Saved**

None

#### **Entry Vector Used**

Debug exception vector

# 9.10.8 Debug Data Break on Load/Store Exception

A Debug Data Break Load/Store exception occurs when a data hardware breakpoint matches the load/store address of an executed load/store instruction. The DEPC register and DBD bit in the Debug register indicate the load/store instruction that caused the data hardware breakpoint to match, as this is a precise debug exception. The load/store instruction that caused the debug exception has not completed (it has not updated the destination register or memory location), and the instruction therefore is executed on return from the debug handler.

# **Debug Register Debug Status Bit Set**

DDBL for a load instruction or DDBS for a store instruction

**Additional State Saved** 

None

### **Entry Vector Used**

Debug exception vector

# 9.11 Debug Mode Exceptions

The handling of exceptions generated in Debug Mode, other than through resets, differs from those exceptions generated in Non-Debug Mode in that only the Debug and DEPC registers are updated. All other CP0 registers are unchanged by an exception taken in Debug Mode. The exception vector is equal to the debug exception vector, and the processor stays in Debug Mode.

Reset and soft reset are handled as when occurring in Non-Debug Mode.

# 9.11.1 Exceptions Taken in Debug Mode

Only some Non-Debug Mode exception events cause exceptions in Debug Mode. Remaining events are blocked. Exceptions occurring in Debug Mode have the same relative priorities as the Non-Debug Mode exceptions for the same exception event. These exceptions are called Debug Mode <a href="Non-Debug Mode">Non-Debug Mode</a> exception name>. For example, a Debug Mode Breakpoint exception is caused by execution of a BREAK instruction in Debug Mode, and a Debug Mode Address Error exception is caused by an address error due to an instruction executed in Debug Mode.

Table bellow lists all the Debug Mode exceptions with their corresponding non-debug exception event names, priorities, and handling.

Table 9-27 Exception Handling in Debug Mode

| Priority | Exception                        | Type of Exception        |  |  |
|----------|----------------------------------|--------------------------|--|--|
| Highest  | Reset                            | Handled as for Non-Debug |  |  |
|          |                                  | Mode                     |  |  |
|          | Debug Single Step                | Blocked                  |  |  |
|          | Debug Interrupt; from EJTAG TAP. |                          |  |  |



|        | Machine Check                                       | Re-enter Debug Mode        |  |  |
|--------|-----------------------------------------------------|----------------------------|--|--|
|        | Interrupt                                           | Blocked                    |  |  |
|        | Deferred Watch                                      |                            |  |  |
|        | Debug Instruction Break                             |                            |  |  |
|        | Watch on Instruction Fetch                          |                            |  |  |
|        | Address Error on Instruction Fetch                  | Re-enter Debug Mode        |  |  |
|        | TLB Refill on Instruction Fetch                     |                            |  |  |
|        | TLB Invalid on Instruction Fetch                    |                            |  |  |
|        | Debug Breakpoint; execution of SDBBP.               | Re-enter Debug Mode as for |  |  |
|        |                                                     | execution of the BREAK     |  |  |
|        |                                                     | instruction                |  |  |
|        | Other execution-based exceptions:                   | Re-enter Debug Mode        |  |  |
|        | Syscall, Break, CpU, RI, Ov, Tr, FPE, MSAFPE,       |                            |  |  |
|        | MSADis                                              |                            |  |  |
|        | Debug Data Break on Load/Store address match        | Blocked                    |  |  |
|        | only                                                |                            |  |  |
|        | Debug Data Break on Store address + data value      |                            |  |  |
|        | match                                               |                            |  |  |
|        | Watch on Data Access                                |                            |  |  |
|        | Address Error on Data Access                        | Re-enter Debug Mode        |  |  |
|        | TLB Refill on Data Access                           |                            |  |  |
|        | TLB Invalid on Data Access                          |                            |  |  |
|        | TLB Modify on Data Access                           |                            |  |  |
| Lowest | Debug Data Break on Load address + data value match | Blocked                    |  |  |

Exceptions that are blocked in Debug Mode are simply ignored, not causing updates in any state.

# 9.11.2 Debug Mode Exception Processing

All exceptions that are allowed in Debug Mode (except for reset) have the same basic processing flow:

- The DEPC register is loaded with the PC at which execution can be restarted, and the DBD bit is set to indicate whether the last debug exception occurred in a branch delay slot. The value loaded into the DEPC register is either the current PC (if the instruction is not in the delay slot of a branch) or the PC of the branch or jump (if the instruction is in the delay slot of a branch or jump).
- The DSS, DBp, DDBL, DDBS, DIB, and DINT bits in the Debug register are all cleared to differentiate from debug exceptions where at least one of the bits are set.
- The DExcCode field in the Debug register is updated to indicate the type of exception that occurred.
- The IEXI bit is set to inhibit imprecise exceptions at the start of the debug handler.
- The DM bit in the Debug register is unchanged, leaving the processor in Debug Mode.
- The processor is started at the debug exception vector.

The value loaded into the DEPC register represents the restart address for the exception; typically debug software does not need to modify this value at the location of the debug exception. Debug



software need not look at the DBD bit in the Debug register unless it wishes to identify the address of the instruction that actually caused the exception in Debug Mode.

It is the responsibility of the debug handler to save the contents of the Debug, DEPC, and DESAVE registers before nested entries into the handler at the debug exception vector can occur. The handler returns to the debug exception handler by a jump instruction, not a DERET, in order to keep the processor in Debug Mode.

The cause of the exception in Debug Mode is indicated through the DExcCode field in the Debug register, and the same codes are used for the exceptions as those for the ExcCode field in the Cause register when the exceptions with the same names occur in Non-Debug Mode, with addition of the code 30 (decimal) with the mnemonic CacheErr for cache errors.

No other CP0 registers or fields are changed due to the exception in Debug Mode. The write of TS bit is suppressed when the machine check exception occurs in Debug mode.

# 9.12 MIPS EJTAG Compliant Mode

XBurst2 Core implemented two Debug Modes, MIPS EJTAG compliant mode and Accelerated Mode(ACC Mode).

For more details of MIPS EJTAG compliant mode, please refer to MIPS EJTAG Specification.

#### 9.13 Accelerated EJTAG Mode

This section describes the behavior and organization of Accelerated EJTAG Mode(ACC Mode). ACC Mode is designed to accelerate the data access from probe in debug mode. Debugger can use EJTAG instruction EJTAGBOOTA to enter into ACC mode, and exit ACC mode by execution of NORMALBOOT or a TAP reset.

The overall features of ACC Mode are:

- Address range 0xFF00 0000 to 0xFF1F FFFF and 0xFF40 0000 to 0xFFFF FFFF are extended
  as dmseg and they are both Unmapped and Cacheable that one can use burst read to accelerate
  dmseg read but write still is not bust.
- Bit1-0 of ECR are defined as PRW and PA to indicated a access in ACC Mode?

#### 9.13.1 ACC Mode Flag

AM:  $1 - ACC \mod 0 - MIPS \mod 0$ .

Its reset value is 0. It is invisible for JTAG probe and software. The bit is set by expanded instruction EJTAGBOOTA, cleared by NORMALBOOT or TAP reset.

# 9.13.2 EJTAG Control Register in ACC mode (ECR\_A)

It is connected between TDI and TDO by instruction CONTROL or ALL in ACC mode. Probe polls this 2-bit register to service the processor access to dmseg region.



| Field | BITS | Description                                                                      | Read/write | Reset value |
|-------|------|----------------------------------------------------------------------------------|------------|-------------|
| PA    | 0    | Processor Access (PA) 0: No pending processor access 1: Pending processor access | R          | 0           |
| PRW   | 1    | Processor access is read or write 0: read access 1: write access                 | R          | Undefined   |



# 9.13.3 Processor Access Address Register in ACC mode (ADDRESS\_A)

It is connected between TDI and TDO by instruction ADDRESS or ALL in ACC mode. This register is used to provide the accessed address of dmseg region and more data bus operation information.

| 36 | 35  | 34 | 33 32 | 31 0 |
|----|-----|----|-------|------|
| F  | BST | R  | SZ    | PAA  |

| Field | BITS  | Description                                                                                                                                                                                                                                                           | R/W | Reset value |
|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|
| PAA   | 31: 0 | Processor Access address                                                                                                                                                                                                                                              | R   | Undefined   |
| SZ    | 33:32 | Processor Access size 00: byte 01: half word 10: word 11: reserved                                                                                                                                                                                                    | R   | Undefined   |
| R     | 34    | Reserved                                                                                                                                                                                                                                                              |     |             |
| BST   | 36:35 | Processor Access burst pattern  00: single 01: 4-beat wrapping burst 10: 8-beat wrapping burst 11: 8-beat incrementing burst Note: 4-beat wrapping burst will never occur in this implementation. And 8-beat incrementing burst may occur only for burst read access. | R   | Undefined   |

# 9.13.4 Processor Access Data Register in ACC mode (DATA\_A)

It is connected between TDI and TDO by instruction DATA or ALL in ACC mode. This register is similar to PAD in MIPS mode, except it has one more RDY bit.

| Field | BITS | Description                                                                                         | R/W | Reset value |
|-------|------|-----------------------------------------------------------------------------------------------------|-----|-------------|
| PAD   | 31:0 | Processor Access data                                                                               | R/W | Undefined   |
|       |      | The register has the written value for a write access to the dmseg.                                 |     |             |
|       |      | And it is also used to register the data value for load access or fetch instruction from the dmseg. |     |             |
| RDY   | 1    | Pipeline lock label.                                                                                | W   | Undefined   |
|       |      | 1- processor can proceed due to processor access to dmseg done                                      |     |             |
|       |      | 0- processor should be locked due to unfinished processor access to dmseg                           |     |             |



# 9.13.5 Debug Mode Address Space in Compliant Mode (AM = 0)



NOTES: Dseg is always unmapped in debug mode in spite of attribute of Kseg3 .

Dseg space in MIPS mode

# 9.13.6 Debug Mode Address Space in ACC Mode (AM = 1)

| Extended Dmseg(12M) Drseg(1M) Dmseg(1M) | 0xFF40_0000<br>0xFF30_0000<br>0xFF20_0000 |         |                              |                             | ma                          | pped            |
|-----------------------------------------|-------------------------------------------|---------|------------------------------|-----------------------------|-----------------------------|-----------------|
| Extended<br>Dmseg(2M)                   | 0xFF00_0000                               | Dseg (  | Drseg + Dmseg                | g) Address Spac             | e and Cache Att             | ributes         |
| Kseg3 (512M)                            | OAFF00_0000                               | Segment | Sub<br>segment               | Virtual address             | Physical address            | Cache attribute |
| Kseg2                                   | 0xE000_0000                               |         | extended<br>Dmseg (2M)       | 0xFF00_0000-<br>0xFF1F_FFFF | 0xFF00_0000-<br>0xFF1F_FFFF | 0               |
| (512M)                                  |                                           | Dseg    | Dmseg (1M)                   | 0xFF20_0000-<br>0xFF2F_FFFF | 0xFF20_0000-<br>0xFF2F_FFFF | 2               |
| Kseg1 (512M)                            |                                           |         | Drseg (1M)                   | 0xFF30_0000-<br>0xFF3F_FFFF | 0xFF30_0000-<br>0xFF3F_FFFF | 2               |
| Kseg0 (512M)                            |                                           |         | extended<br>Dmseg (12M)      | 0xFF40_0000-<br>0xFFFF_FFFF | 0xFF40_0000-<br>0xFFFF_FFFF | 0               |
| Kuseg(2G)                               |                                           |         | unmapped in debig space in A |                             | attribute of Kseg3          |                 |



# 9.13.7 Supported JTAG Instructions in ACC Mode

| Value | Instruction | Function                                                          |  |  |
|-------|-------------|-------------------------------------------------------------------|--|--|
| 0x01  | IDCODE      | Select Chip Identification data register.                         |  |  |
| 0x03  | IMPCODE     | Select implementation register.                                   |  |  |
| 0x08  | ADDRESS     | ADDRESS register is selected in MIPS mode while ADDRESS_A         |  |  |
|       |             | register is selected in ACC mode.                                 |  |  |
| 0x09  | DATA        | DATA register is selected in MIPS mode while DATA_A register is   |  |  |
|       |             | selected in ACC mode.                                             |  |  |
| 0x0A  | CONTROL     | ECR register is selected in MIPS mode while ECR_A register is     |  |  |
|       |             | selected in ACC mode.                                             |  |  |
| 0x0B  | ALL         | In MIPS mode, Selects the ADDRESS, DATA and ECR register. The     |  |  |
|       |             | scan sequence is TDI-> ADDRESS-> DATA->ECR->TDO.                  |  |  |
|       |             | In ACC mode, Selects the DATA_A, ADDRESS_A, and ECR_A             |  |  |
|       |             | register. The scan sequence is TDI-> DATA_A ->ADDRESS_A           |  |  |
|       |             | ->ECR_A->TDO.                                                     |  |  |
| 0x0C  | EJTAGBOOT   | Boot from probe host in MIPS mode by setting ECREjtagbrk,         |  |  |
|       |             | ECRProbEn and ECRProbTrap when reset                              |  |  |
|       |             | Bypass register is selected.                                      |  |  |
| 0x0D  | NORMALBOOT  | Boot in normal way by clearing Ejtagbrk, ProbEn and ProbTrap when |  |  |
|       |             | reset Bypass register is selected.                                |  |  |
| 0x1C  | EJTAGBOOTA  | Boot from probe host in ACC mode by setting ECREjtagbrk,          |  |  |
|       |             | ECRProbEn, ECRProbTrap and AM when reset.                         |  |  |
|       |             | Bypass register is selected.                                      |  |  |
| 0x1F  | BYPASS      | Select Bypass register.                                           |  |  |



# **Revision History**

| Revision | Date               | Description |                                                   |  |  |  |
|----------|--------------------|-------------|---------------------------------------------------|--|--|--|
| 00.00    | July 6, 2016       | •           | internal release                                  |  |  |  |
| 00.01    | July 21, 2016      | •           | Add the feature about SMT                         |  |  |  |
|          |                    | •           | Update the MSIR, CNCR register of the CCU         |  |  |  |
|          |                    | •           | Add the description about Multi-core debug        |  |  |  |
| 00.02    | September 18, 2016 | •_          | Add more hardware spin lock                       |  |  |  |
|          |                    | •           | Change CSCR into CCCR                             |  |  |  |
| 00.03    | June 2, 2017       | •           | Update about debug description                    |  |  |  |
|          |                    | •           | Update CCU's spin clock and spin atomic register  |  |  |  |
| 00.04    | Auguest 30, 2018   | •           | Revised MMU and Cache                             |  |  |  |
|          |                    | •           | Part of CCU                                       |  |  |  |
| 00.10    | April 20, 2020     | •           | Remove sophisticated but efficentless EJTAG debug |  |  |  |
|          |                    |             | mechanism for SMP system                          |  |  |  |
|          |                    | •           | Some syntax error fixed                           |  |  |  |