# JZ4730 Mobile Application Processor

**Data Sheet** 

Release Date: Jul. 14, 2010



**JZ4730 Mobile Application Processor** 

**Data Sheet** 

Copyright © 2005-2007 Ingenic Semiconductor Co. Ltd. All rights reserved.

Disclaimer

This documentation is provided for use with Ingenic products. No license to Ingenic property rights is granted. Ingenic assumes no liability, provides no warranty either expressed or implied relating to the

usage, or intellectual property right infringement except as provided for by Ingenic Terms and

Conditions of Sale.

Ingenic products are not designed for and should not be used in any medical or life sustaining or

supporting equipment.

All information in this document should be treated as preliminary. Ingenic may make changes to this

document without notice. Anyone relying on this documentation should contact Ingenicfor the current

documentation and errata.

Ingenic Semiconductor Co., Ltd.

Room 108, Building A, Information Center, Zhongguancun Software Park

8 Dongbeiwang West Road, Haidian District, Beijing, China,

Tel: 86-10-82826661

Fax: 86-10-82825845

Http://www.ingenic.cn



## Content

| 1 | O۷   | erview                                   | 5    |
|---|------|------------------------------------------|------|
|   | 1.1  | Block Diagram                            | 5    |
|   | 1.2  | Features                                 |      |
|   | 1.2. |                                          |      |
|   | 1.2. | 2 Memory sub-system                      | 6    |
|   | 1.2. |                                          |      |
|   | 1.2. |                                          |      |
|   | 1.3  | Characteristic                           |      |
| 2 | Ра   | ckaging and Pinout Information           | .11  |
|   | 2.1  | Overview                                 | 11   |
|   | 2.2  | Solder Process                           | 11   |
|   | 2.3  | Package                                  | . 12 |
|   | 2.4  | Pin Description <sup>1, 2, 3, 4</sup>    |      |
| 3 | Ele  | ectrical Specifications                  | 24   |
| ; | 3.1  | Absolute Maximum Ratings                 | . 24 |
|   | 3.2  | Recommended operating conditions         | . 24 |
|   | 3.3  | DC Specifications                        | . 25 |
|   | 3.4  | Power Consumption Specifications         | . 27 |
|   | 3.5  | Reset and Power AC Timing Specifications | . 28 |
|   | 3.5. | 1 Power-On Timing                        | . 28 |
|   | 3.5. | 2 Hardware Reset Timing                  | . 30 |



## **Tables**

| Table 2-1 EMC Pins (81; 9 GPIO shared)                                                    | 14 |
|-------------------------------------------------------------------------------------------|----|
| Table 2-2 PCMCIA/CF Pins (6; all GPIO shared)                                             | 16 |
| Table 2-3 LCDC Pins (24; all GPIO shared)                                                 | 16 |
| Table 2-4 I2C Pins (2)                                                                    | 17 |
| Table 2-5 SCC Pins (4; all GPIO shared)                                                   | 17 |
| Table 2-6 UART Pins (10; all GPIO shared)                                                 | 17 |
| Table 2-7 SSI Pins (5; all GPIO shared)                                                   | 18 |
| Table 2-9 PWM Pins (2; all GPIO shared)                                                   | 18 |
| Table 2-10 UHC Pins (9; 2 GPIO shared)                                                    | 18 |
| Table 2-11 MAC Pins (17; 13 GPIO shared)                                                  | 19 |
| Table 2-12 CIM Pins (12; all GPIO shared)                                                 | 19 |
| Table 2-13 PS2 Keyboard Pins (2; all GPIO shared)                                         | 20 |
| Table 2-14 AC97/I2S Pins (6; all GPIO shared)                                             | 20 |
| Table 2-15 MSC Pins (6; all GPIO shared)                                                  | 20 |
| Table 2-16 GPIO Pins (15)                                                                 | 21 |
| Table 2-17 JTAG Pins (5)                                                                  | 21 |
| Table 2-18 CPM Pins (5)                                                                   | 22 |
| Table 2-18 System Pins (9)                                                                | 22 |
| Table 2-19 Not connected Pins (9)                                                         | 22 |
| Table 2-20 IO/Core power supplies (24)                                                    | 22 |
| Table 3-1 Absolute Maximum Ratings                                                        | 24 |
| Table 3-2 Recommended operating conditions for power supplies                             | 24 |
| Table 3-3 Recommended operating conditions for VDDIO1 supplied pins in $3.3V$ application | 25 |
| Table 3-4 Recommended operating conditions for VDDIO1 supplied pins in 1.8V application   | 25 |
| Table 3-5 Recommended operating conditions for VDDIO2 supplied pins                       | 25 |
| Table 3-6 Recommended operating conditions for VDDUSB pins                                | 25 |
| Table 3-7 Recommended operating conditions for others                                     | 25 |
| Table 3-8 DC characteristics for VDDIO1 supplied pins in 3.3V application                 | 26 |
| Table 3-9 DC characteristics for VDDIO1 supplied pins in 1.8V application                 | 26 |
| Table 3-10 DC characteristics for VDDIO2 supplied pins                                    | 27 |
| Table 3-11 DC characteristics for VDDUSB pins                                             | 27 |
| Table 3-12 Dynamic Power Consumption Specifications                                       | 28 |
| Table 3-13 Static Power Consumption Specifications                                        | 28 |
| Table 3-14 Power-On Timing Parameters                                                     | 29 |
| Table 3-15 RESETP to RESETOUT Timing Parameters                                           | 30 |





# Figures

| Figure 2-1 JZ4730 package                | . 12 |
|------------------------------------------|------|
| Figure 2-2 JZ4730 pin to ball assignment | . 13 |
| Figure 3-1 Power-On Timing Diagram       | . 29 |
| Figure 3-2 Hardware Reset Timing Diagram | . 30 |



## 1 Overview

JZ4730 is a multimedia application processor targeting for handheld devices like smart-phone, PMP. Incorporate the XBurst<sup>®</sup> CPU core based on leading micro-architecture technology, this processor provides high integration, high performance and low power consumption solution for embedded device.

XBurst<sup>®</sup> is a high performance and power-efficient 32-bit RISC core with 16K I-Cache and 16K D-Cache in this processor, operating at speeds up to 336MHz. The memory interface supports a variety of memory types that allow flexible design requirements, include the glueless connection to NAND Flash for cost sensitive applications. On-chip modules such as LCD controller, AC97/I2S controller and camera interface offer designers a rich suite of peripherals for multimedia application. WLAN, Bluetooth and expansion options are provided through the PCMCIA/CF, USB, and MMC/SD host controllers. And the other peripherals such as UART, SPI, smart card controller and Ethernet controller as well as general system resources provide enough computing and connectivity capability for many applications.

#### 1.1 Block Diagram



Figure 1-1 JZ4730 Diagram



#### 1.2 Features

#### 1.2.1 CPU core

- XBurst® RISC instruction set to support Linux and WinCE
- XBurst® 8-stage pipeline micro-architecture up to 336MHz
- 16K I-Cache, 16K D-Cache
- 32-entry dual-pages joint-TLB, 4 entry Instruction TLB and 4 entry data TLB
- Hardware Debug support via JTAG port

#### 1.2.2 Memory sub-system

- Static memory interface
  - Direct interface to SRAM, ROM, Burst ROM, and NOR Flash
  - Six chip-select pin for static memory, each can be configured separately
  - Support 8, 16 or 32 bits data width
  - The size and base address of static memory banks are programmable
- NAND Flash interface
  - Support on CS3, sharing with static memory bank 3
  - Support all 8-bit/16-bit NAND Flash devices regardless of density and organization
  - Hardware ECC generation
  - Support automatic boot up from NAND Flash devices
- Synchronous DRAM Interface
  - 2 banks with programmable size and base address
  - 32-bit and 16-bit data bus width is supported
  - Multiplexes row/column addresses according to SDRAM capacity
  - Two-bank or four-bank SDRAM is supported
  - Supports auto-refresh and self-refresh functions
  - Supports power-down mode to minimize the power consumption of SDRAM
  - Supports page mode
- PC Card Interface
  - Fully compliant with the release of March 1997 of PC Card standard (16-bit PC Card)
  - DMA transfer support
  - Supports two PCMCIA or CF socket
- Direct Memory Access Controller
  - Eight independent DMA channels
  - Transfer data units: 8-bit, 16-bit, 32-bit, 16-byte or 32-byte
  - Transfer requests can be: auto-request within DMA; on-chip peripheral module request; and external request
  - Interrupt on transfer completion or transfer error
  - Supports two transfer modes: single mode or block mode
- The JZ4730 processor system supports little endian only



#### 1.2.3 Clock generation and power management

- On-chip oscillator circuit
- One On-chip phase-locked loops (PLL) with programmable multiple-ratio. Internal counter are used to ensure PLL stabilize time
- PLL on/off is programmable by software
- ICLK, PCLK, SCLK, MCLK and LCLK frequency can be changed separately for software by setting division ratio
- Supports six low-power modes and function: NORMAL mode; DOZE mode; IDLE mode;
   SLEEP mode; HIBERNATE mode; and MODULE-STOP function

#### 1.2.4 On-chip peripherals

- General-Purpose I/O ports
  - Total GPIO pin number is 128
  - Each pin can be configured as general-purpose input or output or multiplexed with internal chip functions
  - Each pin can act as a interrupt source and has configurable rising/falling edge or high/low level detect manner, and can be masked independently
  - Each pin can be configured as open-drain when output
- Interrupt controller
  - Total 28 maskable interrupt sources from on-chip peripherals and external request through GPIO ports
  - Interrupt source and pending registers for software handling
  - Unmasked interrupts can wake up the chip in sleep or standby mode
- Operating system timer
  - Provide three separate channels
  - 32-bit counter with auto-reload function
  - Generate interrupt when the down counter underflows
  - Six counting clock sources: RTCCLK (real time clock), EXTAL (external clock input), φ/4,
     φ/16, φ/64 and φ/256. (φ is the internal clock for on-chip peripheral)
- Watchdog timer
  - 32-bit counter with RTC clock
  - Generate power-on reset
- Pulse Width Modulator (PWM)
  - Period control through a 6-bit clock divider and a 10-bit period counter
  - 10-bit pulse counter
- LCD controller
  - Single-panel display in active mode, and single- or dual-panel displays in passive mode
  - Up to 64K colors in active mode, and up to 4096 colors in passive mode
  - Display size up to 800×600 pixels
  - 256×16 bits internal palette RAM
  - Support ITU601/656 data format
- Camera interface module
  - Input image size up to 2048×2048 pixels
  - Supports CCIR656 data format



32×32 image data receive FIFO with DMA support

#### AC97/I2S controller

- Supports 16, 18 and 20 bit sample for AC-link format, and 8, 16, 18, 20 and 24 bit for I2S/MSB-Justified format
- DMA transfer mode support
- Programmable Output channels and Input channels or Fixed mode for AC-link format
- Power down mode and two wake-up mode support for AC-link format
- Programmable Interrupt function support

#### MMC/SD/SDIO controller

- Compliant with "The MultiMediaCard System Specification version 3.3"
- Compliant with "SD Memory Card Specification version 1.01" and "SDIO Card Specification version 1.0" with 1 command channel and 4 data channels
- 20~80 Mbps maximum data rate
- Supports up to 10 cards (including one SD card)
- Maskable hardware interrupt for SD I/O interrupt, internal status, and FIFO status

#### I2C bus interface

- Only supports single master mode
- Supports I2C standard-mode and F/S-mode up to 400 kHz
- Double-buffered for receiver and transmitter
- Supports general call address and START byte format after START condition

#### Synchronous serial interface

- Supports three formats: TI's SSP, National Microwire, and Motorola's SPI
- Configurable 2 17 (or multiples of them) bits data transfer
- Full-duplex/transmit-only/receive-only operation
- Supports normal transfer mode or Interval transfer mode
- Programmable transfer order: MSB first or LSB first
- 17-bit width, 16-level deep transmit-FIFO and receive-FIFO
- Programmable divider/prescaler for SSI clock
- Back-to-back character transmission/reception mode

#### Four UART

- 5, 6, 7 or 8 data bit operation with 1 or 1.5 or 2 stop bits, programmable parity (even, odd, or none)
- 16x8bit FIFO for transmit and 16x11bit FIFO for receive data
- Programmable baud rate up to 230.4Kbps
- Interrupt support for transmit, receive (data ready or timeout), and line status
- Supports DMA transfer mode
- Provide complete serial port signal for modem control functions
- Support slow infrared asynchronous interface (IrDA)



- Two smart card controller
  - Compliant with ISO/IEC standard 7816-3, supports both normal smart card and UIM card interface
  - Support asynchronous character (T = 0)/ block (T = 1) communication modes
  - 8-bit, 16-level FIFO, and programmable SCC\_CLK output clock frequency
  - Interrupt support for data communication and error handling

#### USB host interface

Open Host Controller Interface (OHCI)-compatible and USB Revision 1.1-compatible

#### USB device interface

- Compliant with USB protocol revision 1.1
- Supports suspend/resume and remote wakeup
- Supports 8 physical endpoints and 9 logic endpoints
- Supports bulk, isochronous, interrupt and control transaction

#### Ethernet MAC interface

- Compliant with IEEE802.3, 802.3u
- 10/100 Mbps data transfer rates with full and half duplex modes
- IEEE802.3 compliant MII interface to talk to an external PHY
- VLAN support
- 2K bytes Tx buffers, and 2K bytes Rx buffers
- Supports DMA engine using burst mode
- Supports remote wake-up frame and magic packet frame



## 1.3 Characteristic

| Item                 | Characteristic  |
|----------------------|-----------------|
| Process Technology   | 0.18um CMOS     |
| Power supply voltage | I/O: 3.3 ± 0.3V |
|                      | Core: 1.8 ± 0.2 |
| Package              | 256 BGA         |
|                      | 17mm * 17mm     |
| Operating frequency  | 336 MHz         |
| Power consumption    | 200mw @ 336MHz  |



# 2 Packaging and Pinout Information

### 2.1 Overview

JZ4730 processor is offered in a 256-pin LFBGA package, which is 17mm x 17mm outline, 20 x 20 matrix ball grid array and 0.8mm pitch, show in Figure 2-1.

The JZ4730 pin to ball assignment is show in Figure 2-2. The detailed pin description is listed in Table  $2-1 \sim \text{Table } 2-20$ .

#### 2.2 Solder Process

JZ4730 package is lead-free. It's reflow profile follows the IPC/JEDEC lead-free reflow profile as contained in <u>J-STD-020C</u>.



#### 2.3 Package



Figure 2-1 JZ4730 package



| -               |    |               |              |              |              |              |              |            |              |                           |             |             |             |              |              |              |             |              |               |                 |               |    |
|-----------------|----|---------------|--------------|--------------|--------------|--------------|--------------|------------|--------------|---------------------------|-------------|-------------|-------------|--------------|--------------|--------------|-------------|--------------|---------------|-----------------|---------------|----|
|                 | 20 | D12(184)      | D13(183)     | D15(181)     | WE3_(178)    | A5(174)      | A9(170)      | A13(166)   | A16(163)     | D18(160)                  | D21(157)    | D24(154)    | D28(150)    | IOIS16_(146) | PSKTSEL(143) | U0_TXD(140)  | U1_TXD(138) | U0_RXD(136)  | U2_TXD(135)   | U3_CTS(131)     | MSC_D2(125)   | 20 |
|                 | 19 | D11(185)      | D10(186)     | D14(182)     | WE2_(179)    | A4(175)      | A8(171)      | A12(167)   | A15(164)     | D17(161)                  | D20(158)    | D23(155)    | D27(151)    | D31(147)     | PCE1_(144)   | PBVD2(141)   | U2_RXD(139) | U3_RXD(134)  | NC            | NC              | MSC_CLK(122)  | 19 |
|                 | 18 | D9(187)       | D8(188)      | D7(189)      | RDWR_(180)   | A3(176)      | A7(172)      | A11(168)   | A14(165)     | D16(162)                  | D19(159)    | D22(156)    | D26(152)    | D30(148)     | PCE2_(145)   | INPACK_(142) | U1_RXD(137) | U3_TXD(133)  | U3_RTS(129)   | MSC_D0(124)     | GP107(117)    | 18 |
|                 | 17 | D6(190)       | D5(191)      | D4(192)      | D3(193)      | A2(177)      | A6(173)      | A10(169)   | VSSIO        | VDDIO_R                   | VDDCORE     | VSSCORE     | D25(153)    | D29(149)     | VSSIO        | NDDIO_R      | NC          | NC           | MSC_D3(126)   | GP104(120)      | GP110(114)    | 17 |
|                 | 16 | D2(194)       | D1(195)      | D0(196)      | WE1_(197)    |              |              |            |              |                           |             |             |             |              |              |              |             | MSC_D1(123)  | GP105(119)    | GP106(118)      | GP96(113)     | 16 |
|                 | 15 | WE0(198)      | RAS_(199)    | CAS_(200)    | CKE(201)     |              |              |            |              |                           |             |             |             |              |              |              |             | MSC_CMD(121) | GP109(115)    | GP97(112)       | GP100(109)    | 15 |
| Ī               | 14 | CKO(202)      | DCS0_(203)   | DCS1_(204)   | VDDIO_R      |              |              |            |              |                           |             |             |             |              |              |              |             | GP108(116)   | GP98(111)     | GP101(108)      | GP102(107)    | 14 |
|                 | 13 | A25(205)      | A24(208)     | A23(207)     | VSSIO        |              |              |            |              |                           |             |             |             |              |              |              |             | GP99(110)    | GP103(106)    | SCC1_DATA(105   | SCC1_CLK(104) | 13 |
|                 | 12 | A22(208)      | A21(209)     | A20(210)     | A19(211)     |              |              |            |              |                           |             |             |             |              |              |              |             | VSSCORE      | SCCO_DATA(103 | SCC0_CLK(102)S  | PS2_DATA(101) | 12 |
| GA256           | 11 | A18(212)      | A17(213)     | A1(214)      | VSSCORE      |              |              |            |              |                           |             |             |             |              |              |              |             | VDDCORE      | PWM1(100) 8   | PS2_CLK(98) 8   | PWW0(99)      | 11 |
| Top View BGA256 | 10 | A0(215)       | RD_(216)     | WE_(217)     | VDDCORE      |              |              |            |              |                           |             |             |             |              |              |              |             | VSSIO        | SYNC(98)      | ACRESET(97)     | SDATA_IN(95)  | 10 |
| Top V           | 6  | WAIT_(218)    | CS0_(219)    | CS1_(220)    | VSSIO        |              |              |            |              |                           |             |             |             |              |              |              |             | VDDIO        | SYSCLK(93)    | SDATA_OUT(94)   | BITCLK(92)    | 6  |
|                 | 8  | CS2_(221)     | CS3_(222)    | CS4_(223)    | VDDIO_R      |              |              |            |              |                           |             |             |             |              |              | SSI_DR(87)   | SSI_CE(89)  | SSI_DT(01)   | SSI_CLK(90)   | 8               |               |    |
| ı               | 7  | CS5_(224)     | FWE_(225)    | FRE_(226)    | FRB_(227)    |              |              |            |              |                           |             |             |             |              |              |              |             | TRSTN(82)    | BOOT_SEL2(85) | BOOT_SEL1(86)   | SSI_CE2(88)   | 7  |
|                 | 9  | VDDIO_R       | DACK0(5)     | EOP(3)       | VSSIO        |              |              |            |              |                           |             |             |             |              |              |              |             | TDO(78)      | TCK(80)       | BOOT_SEL0(83) R | BOOT_SEL3(84) | 9  |
|                 | 5  | AEN(4)        | REQ0/MD(6)   | MILRX_DV(8)  | MI_COL(7)    |              |              |            |              |                           |             |             |             |              |              |              |             | XTAL(74)     | 12C_SCK(77)   | TDI(79)         | TMS(81)       | 5  |
|                 | 4  | MI_RXCLK(10)  | MII_CRS(9)   | MII_RXD0(12) | MII_RXD1(13) | MII_RXD3(15) | MII_TXD2(19) | VSSIO      | VDDIO        | LCD_D3(36)                | VSSCORE     | VDDCORE     | CIM_DD3(52) | CIM_DD7(56)  | CIM_VSYN(60) | VSSCORE      | DMNS1(68)   | NC           | EXTAL(73)     | RESETOUT(75)    | 12C_SDA(76)   | 4  |
|                 | 3  | MII_RXER(11)  | MILRXD2(14)  | MII_TXD3(16) | MII_TXEN(17) | LCD_D15(24)  | LCD_D11(28)  | LCD_D8(31) | LCD_D5(34)   | LCD_D0(39)                | LCD_DE(43)  | TAP_MD(48)  | CIM_DD2(51) | CIM_DD6(55)  | CIM_HSYN(59) | USB_CLK(62)  | DPLS1(67)   | VSSUSB       | NC            | RESETP_(72)     | NC            | 3  |
|                 | 2  | MII_MDC(18)   | MII_TXD1(20) | MIL_TXD0(21) | LCD_D12(27)  | LCD_D13(26)  | LCD_D9(30)   | LCD_D4(35) | LCD_D1(38)   | .CD_HSYN(41)              | LCD_SPL(44) | LCD_REV(47) | CIM_DD1(50) | CIM_DD5(54)  | CIM_PCLK(58) | VDDCORE      | PPWR0(66)   | DMNS0(70)    | AVSS          | RTCCLK(71)      | NC            | 2  |
|                 | _  | MII_TXCLK(22) | MIL_MDIO(23) | LCD_D14(25)  | LCD_D10(29)  | LCD_D7(32)   | LCD_D6(33)   | LCD_D2(37) | LCD_PCLK(40) | LCD_VSYN(42) LCD_HSYN(41) | LCD_CLS(45) | LCD_PS(46)  | CIM_DD0(49) | CIM_DD4(53)  | CIM_MCLK(57) | TEST_MD(61)  | OVCR0(65)   | DPLS0(69)    | VDDUSB        | AVDD            | NC            | 1  |
|                 |    | A             | В            | O            | O            | Е            | ட            | O          | 工            | ٦                         | ¥           | Γ           | M           | Z            | Д            | 8            | T           | Π            | ٨             | W               | Υ             |    |

Figure 2-2 JZ4730 pin to ball assignment



# 2.4 Pin Description<sup>1, 2, 3, 4</sup>

Table 2-1 EMC Pins (81; 9 GPIO shared)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char. | Pin Description                       | Power  |
|--------------|---|-----|------------------|---------------------------------------|--------|
| D0           | Ю | C16 | 8mA              | D0: Memory data bus bit 0             | VDDIO1 |
| D1           | Ю | B16 | 8mA              | D1: Memory data bus bit 1             | VDDIO1 |
| D2           | Ю | A16 | 8mA              | D2: Memory data bus bit 2             | VDDIO1 |
| D3           | Ю | D17 | 8mA              | D3: Memory data bus bit 3             | VDDIO1 |
| D4           | Ю | C17 | 8mA              | D4: Memory data bus bit 4             | VDDIO1 |
| D5           | Ю | B17 | 8mA              | D5: Memory data bus bit 5             | VDDIO1 |
| D6           | Ю | A17 | 8mA              | D6: Memory data bus bit 6             | VDDIO1 |
| D7           | Ю | C18 | 8mA              | D7: Memory data bus bit 7             | VDDIO1 |
| D8           | Ю | B18 | 8mA              | D8: Memory data bus bit 8             | VDDIO1 |
| D9           | Ю | A18 | 8mA              | D9: Memory data bus bit 9             | VDDIO1 |
| D10          | Ю | B19 | 8mA              | D10: Memory data bus bit 10           | VDDIO1 |
| D11          | Ю | A19 | 8mA              | D11: Memory data bus bit 11           | VDDIO1 |
| D12          | Ю | A20 | 8mA              | D12: Memory data bus bit 12           | VDDIO1 |
| D13          | Ю | B20 | 8mA              | D13: Memory data bus bit 13           | VDDIO1 |
| D14          | Ю | C19 | 8mA              | D14: Memory data bus bit 14           | VDDIO1 |
| D15          | Ю | C20 | 8mA              | D15: Memory data bus bit 15           | VDDIO1 |
| D16          | Ю | J18 | 8mA              | D16: Memory data bus bit 16           | VDDIO1 |
| D17          | Ю | J19 | 8mA              | D17: Memory data bus bit 17           | VDDIO1 |
| D18          | Ю | J20 | 8mA              | D18: Memory data bus bit 18           | VDDIO1 |
| D19          | Ю | K18 | 8mA              | D19: Memory data bus bit 19           | VDDIO1 |
| D20          | Ю | K19 | 8mA              | D20: Memory data bus bit 20           | VDDIO1 |
| D21          | Ю | K20 | 8mA              | D21: Memory data bus bit 21           | VDDIO1 |
| D22          | Ю | L18 | 8mA              | D22: Memory data bus bit 22           | VDDIO1 |
| D23          | Ю | L19 | 8mA              | D23: Memory data bus bit 23           | VDDIO1 |
| D24          | Ю | L20 | 8mA              | D24: Memory data bus bit 24           | VDDIO1 |
| D25          | Ю | M17 | 8mA              | D25: Memory data bus bit 25           | VDDIO1 |
| D26          | Ю | M18 | 8mA              | D26: Memory data bus bit 26           | VDDIO1 |
| D27          | Ю | M19 | 8mA              | D27: Memory data bus bit 27           | VDDIO1 |
| D28          | Ю | M20 | 8mA              | D28: Memory data bus bit 28           | VDDIO1 |
| D29          | Ю | N17 | 8mA              | D29: Memory data bus bit 29           | VDDIO1 |
| D30          | Ю | N18 | 8mA              | D30: Memory data bus bit 30           | VDDIO1 |
| D31          | Ю | N19 | 8mA              | D31: Memory data bus bit 31           | VDDIO1 |
| A0           | 0 | A10 | 2mA              | A0: Static memory address bit 0       | VDDIO1 |
| A1           | 0 | C11 | 2mA              | A1: Static memory address bit 1       | VDDIO1 |
| A2           | 0 | E17 | 12mA             | A2: Static/SDRAM memory address bit 2 | VDDIO1 |
| A3           | 0 | E18 | 12mA             | A3: Static/SDRAM memory address bit 3 | VDDIO1 |
| A4           | 0 | E19 | 12mA             | A4: Static/SDRAM memory address bit 4 | VDDIO1 |
| A5           | 0 | E20 | 12mA             | A5: Static/SDRAM memory address bit 5 | VDDIO1 |
| A6           | 0 | F17 | 12mA             | A6: Static/SDRAM memory address bit 6 | VDDIO1 |
| A7           | 0 | F18 | 12mA             | A7: Static/SDRAM memory address bit 7 | VDDIO1 |
| A8           | 0 | F19 | 12mA             | A8: Static/SDRAM memory address bit 8 | VDDIO1 |
| A9           | 0 | F20 | 12mA             | A9: Static/SDRAM memory address bit 9 | VDDIO1 |



| Pin             |         |     | IO Cell             |                                                                             |        |
|-----------------|---------|-----|---------------------|-----------------------------------------------------------------------------|--------|
| Names           | Ю       | Loc | Char.               | Pin Description                                                             | Power  |
| A10             | 0       | G17 | 12mA                | A10: Static/SDRAM memory address bit 10                                     | VDDIO1 |
| A11             | 0       | G18 | 12mA                | A11: Static/SDRAM memory address bit 11                                     | VDDIO1 |
| A12             | 0       | G19 | 12mA                | A12: Static/SDRAM memory address bit 12                                     | VDDIO1 |
| A13             | 0       | G20 | 12mA                | A13: Static/SDRAM memory address bit 13                                     | VDDIO1 |
| A14             | 0       | H18 | 12mA                | A14: Static/SDRAM memory address bit 14                                     | VDDIO1 |
| A15             | 0       | H19 | 12mA                | A15: Static/SDRAM memory address bit 15                                     | VDDIO1 |
| A16             | 0       | H20 | 12mA                | A16: Static/SDRAM memory address bit 16                                     | VDDIO1 |
| A17             | 0       | B11 | 2mA                 | A17: Static memory address bit 17                                           | VDDIO1 |
| A18             | 0       | A11 | 2mA                 | A18: Static memory address bit 18                                           | VDDIO1 |
| A19             | 0       | D12 | 2mA                 | A19: Static memory address bit 19                                           | VDDIO1 |
| A20             | 0       | C12 | 2mA                 | A20: Static memory address bit 20                                           | VDDIO1 |
| A21             | 0       | B12 | 2mA                 | A21: Static memory address bit 21                                           | VDDIO1 |
| A22             | 0       | A12 | 2mA                 | A22: Static memory address bit 22                                           | VDDIO1 |
| A23             | 0       | C13 | 2mA                 | A23: Static memory address bit 23                                           | VDDIO1 |
| A24             | 0       | B13 | 2mA                 | A24: Static memory address bit 24                                           | VDDIO1 |
| A25             | 0       | A13 | 2mA                 | A25: Static memory address bit 25                                           | VDDIO1 |
| DCS0_           | 0       | B14 | 8mA                 | DCS0_: SDRAM chip select 0                                                  | VDDIO1 |
| DCS1_<br>GP82   | 0<br>10 | C14 | 8mA,<br>pullup-pe   | DCS1_: SDRAM chip select 1<br>GP82: GPIO 82                                 | VDDIO1 |
| RAS_            | 0       | B15 | 8mA                 | RAS_: SDRAM row address strobe                                              | VDDIO1 |
| CAS_            | 0       | C15 | 8mA                 | CAS_: SDRAM column address strobe                                           | VDDIO1 |
| CKE             | 0       | D15 | 8mA                 | CKE: SDRAM clock enable                                                     | VDDIO1 |
| RDWR_           | 0       | D18 | 12mA                | RDWR_: SDRAM write enable, 1 – read; 0 – write                              | VDDIO1 |
| СКО             | 0       | A14 | 12mA                | CKO: SDRAM clock                                                            | VDDIO1 |
| CS0_            | 0       | В9  | 2mA                 | CS0_: Static memory chip select 0                                           | VDDIO1 |
| CS1_<br>GP83    | 0<br>10 | C9  | 2mA,<br>pullup-pe   | CS1_: Static memory chip select 1<br>GP83: GPIO 83                          | VDDIO1 |
| CS2_<br>GP84    | 0<br>10 | A8  | 2mA,<br>pullup-pe   | CS2_: Static memory chip select 2<br>GP84: GPIO 84                          | VDDIO1 |
| CS3_<br>GP85    | 0<br>10 | В8  | 2mA,<br>pullup-pe   | CS3_: Static memory chip select 3<br>GP85: GPIO 85                          | VDDIO1 |
| CS4_<br>GP86    | 0<br>10 | C8  | 2mA,<br>pullup-pe   | CS4_: Static memory chip select 4<br>GP86: GPIO 86                          | VDDIO1 |
| CS5_<br>GP87    | 0<br>10 | A7  | 2mA,<br>pullup-pe   | CS5_: Static memory chip select 5<br>GP87: GPIO 87                          | VDDIO1 |
| RD_<br>POE_     | 0       | B10 | 2mA                 | RD_: Static memory read strobe POE_: PCMCIA memory read strobe              | VDDIO1 |
| WE_<br>PWE_     | 0       | C10 | 2mA                 | WE_: Static memory write strobe PWE_: PCMCIA memory write strobe            | VDDIO1 |
| WE0_<br>PIOW_   | 0       | A15 | 8mA                 | WE0_: SDRAM/Static memory byte 0 write enable PIOW_: PCMCIA IO write strobe | VDDIO1 |
| WE1_<br>PIOR_   | 0       | D16 | 8mA                 | WE1_: SDRAM/Static memory byte 1 write enable PIOR_: PCMCIA IO read strobe  | VDDIO1 |
| WE2_<br>PREG_   | 0       | D19 | 8mA                 | WE2_: SDRAM/Static memory byte 2 write enable PREG_: PCMCIA register select | VDDIO1 |
| WE3_            | 0       | D20 | 8mA                 | WE3_: SDRAM/Static memory byte 3 write enable                               | VDDIO1 |
| WAIT_<br>PWAIT_ | <br>    | A9  | pull-up,<br>Schmitt | WAIT_: Slow static memory/device wait signal PWAIT_: PCMCIA wait signal     | VDDIO1 |
| FRE_<br>GP79    | 0<br>10 | C7  | 2mA,<br>pullup-pe   | FRE_: NAND flash read enable<br>GP79: GPIO 79                               | VDDIO1 |
| FWE_<br>GP80    | 0<br>10 | В7  | 2mA,<br>pullup-pe   | FWE_: NAND flash write enable<br>GP80: GPIO 80                              | VDDIO1 |



| Pin<br>Names | Ю       | Loc | IO Cell<br>Char.  | Pin Description                              | Power  |
|--------------|---------|-----|-------------------|----------------------------------------------|--------|
| FRB_<br>GP81 | I<br>IO | 1)/ | 4mA,<br>pullup-pe | FRB_: NAND flash ready/busy<br>GP81: GPIO 81 | VDDIO1 |

## Table 2-2 PCMCIA/CF Pins (6; all GPIO shared)

| Pin<br>Names    | Ю       | Loc | IO Cell<br>Char.  | Pin Description                                          | Power  |
|-----------------|---------|-----|-------------------|----------------------------------------------------------|--------|
| IOIS16_<br>GP92 | 0<br>10 | N20 | 4mA,<br>pullup-pe | OIS16_: PCMCIA IO address 16 bit select<br>GP92: GPIO 92 | VDDIO1 |
| PSKTSEL<br>GP91 | 0<br>10 | P20 | 4mA,<br>pullup-pe | PSKTSEL: PCMCIA socket select<br>GP91: GPIO 91           | VDDIO1 |
| PCE1_<br>GP90   | 0<br>10 | P19 | 4mA,<br>pullup-pe | PCE1_: PCMCIA card enable 1<br>GP90: GPIO 90             | VDDIO1 |
| PCE2_<br>GP93   | 0<br>10 | P18 | 4mA,<br>pullup-pe | PCE2_: PCMCIA card enable 2<br>GP93: GPIO 93             | VDDIO1 |
| INPACK_<br>GP88 | I<br>10 | R18 | 2mA,<br>pullup-pe | INPACK_: PCMCIA INPACK_ signal<br>GP88: GPIO 88          | VDDIO1 |
| PBVD2<br>GP89   | I<br>10 | R19 | 2mA,<br>pullup-pe | PBVD2: PCMCIA BVD2 signal<br>GP89: GPIO 89               | VDDIO1 |

## Table 2-3 LCDC Pins (24; all GPIO shared)

| Pin<br>Names    | Ю       | Loc | IO Cell<br>Char.    | Pin Description                           | Power  |
|-----------------|---------|-----|---------------------|-------------------------------------------|--------|
| LCD_D0<br>GP40  | 0<br>10 | J3  | 4mA,<br>pullup-pe   | LCD_D0: LCD data bit 0<br>GP40: GPIO 40   | VDDIO2 |
| LCD_D1<br>GP41  | 0 10    | H2  | 4mA,<br>pullup-pe   | LCD_D1: LCD data bit 1<br>GP41: GPIO 41   | VDDIO2 |
| LCD_D2<br>GP42  | 0<br>10 | G1  | 4mA,<br>pullup-pe   | LCD_D2: LCD data bit 2<br>GP42: GPIO 42   | VDDIO2 |
| LCD_D3<br>GP43  | 0<br>10 | J4  | 4mA,<br>pullup-pe   | LCD_D3: LCD data bit 3<br>GP43: GPIO 43   | VDDIO2 |
| LCD_D4<br>GP44  | 0<br>10 | G2  | 4mA,<br>pulldown-pe | LCD_D4: LCD data bit 4<br>GP44: GPIO 44   | VDDIO2 |
| LCD_D5<br>GP45  | 0<br>10 | НЗ  | 4mA,<br>pulldown-pe | LCD_D5: LCD data bit 5<br>GP45: GPIO 45   | VDDIO2 |
| LCD_D6<br>GP46  | 0<br>10 | F1  | 4mA,<br>pulldown-pe | LCD_D6: LCD data bit 6<br>GP46: GPIO 46   | VDDIO2 |
| LCD_D7<br>GP47  | 0<br>10 | E1  | 4mA,<br>pulldown-pe | LCD_D7: LCD data bit 7<br>GP47: GPIO 47   | VDDIO2 |
| LCD_D8<br>GP48  | 0<br>10 | G3  | 4mA,<br>pulldown-pe | LCD_D8: LCD data bit 8<br>GP48: GPIO 48   | VDDIO2 |
| LCD_D9<br>GP49  | 0<br>10 | F2  | 4mA,<br>pulldown-pe | LCD_D9: LCD data bit 9<br>GP49: GPIO 49   | VDDIO2 |
| LCD_D10<br>GP50 | 0<br>10 | D1  | 4mA,<br>pulldown-pe | LCD_D10: LCD data bit 10<br>GP50: GPIO 50 | VDDIO2 |
| LCD_D11<br>GP51 | 0<br>10 | F3  | 4mA,<br>pulldown-pe | LCD_D11: LCD data bit 11<br>GP51: GPIO 51 | VDDIO2 |



| Ingenic           |          |     |                     |                                                              |        |
|-------------------|----------|-----|---------------------|--------------------------------------------------------------|--------|
| Pin<br>Names      | Ю        | Loc | IO Cell<br>Char.    | Pin Description                                              | Power  |
| LCD_D12<br>GP52   | 00       | D2  | 4mA,<br>pulldown-pe | LCD_D12: LCD data bit 12<br>GP52: GPIO 52                    | VDDIO2 |
| LCD_D13<br>GP53   | 0<br>10  | E2  | 4mA,<br>pulldown-pe | LCD_D13: LCD data bit 13<br>GP53: GPIO 53                    | VDDIO2 |
| LCD_D14<br>GP54   | 0 10     | C1  | 4mA,<br>pulldown-pe | LCD_D14: LCD data bit 14<br>GP54: GPIO 54                    | VDDIO2 |
| LCD_D15<br>GP55   | 0 10     | E3  | 4mA,<br>pulldown-pe | LCD_D15: LCD data bit 15<br>GP55: GPIO 55                    | VDDIO2 |
| LCD_VSYNC<br>GP56 | 10<br>10 | J1  | 4mA,<br>pulldown-pe | LCD_VSYNC: LCD frame clock/vertical sync<br>GP56: GPIO 56    | VDDIO2 |
| LCD_HSYNC<br>GP57 | 10<br>10 | J2  | 4mA,<br>pullup-pe   | LCD_HSYNC: LCD line clock/horizonal sync<br>GP57: GPIO 57    | VDDIO2 |
| LCD_PCLK<br>GP58  | 10<br>10 | H1  | 4mA,<br>pulldown-pe | LCD_PCLK: LCD pixel clock<br>GP58: GPIO 58                   | VDDIO2 |
| LCD_DE<br>GP59    | 0<br>10  | K3  | 4mA,<br>pulldown-pe | LCD_DE: STN AC bias drive/non-STN data enable GP59: GPIO 59  | VDDIO2 |
| LCD_SPL<br>GP60   | 0 0      | K2  | 4mA,<br>pullup-pe   | LCD_SPL: LCD SPL output for special TFT panel GP60: GPIO 60  | VDDIO2 |
| LCD_CLS<br>GP61   | 00       | K1  | 4mA,<br>pullup-pe   | LCD_CLS: LCD CLS output for special TFT panel GP61: GPIO 61  | VDDIO2 |
| LCD_PS<br>GP62    | 0 0      | L1  | 4mA,<br>pullup-pe   | LCD_PS: LCD PS output for special TFT panel<br>GP62: GPIO 62 | VDDIO2 |
| LCD_REV<br>GP63   | 0        | L2  | 4mA,<br>pullup-pe   | LCD_REV: LCD REV output for special TFT panel GP63: GPIO 63  | VDDIO2 |

### **Table 2-4 I2C Pins (2)**

| Pin<br>Names | Ю | Loc | IO Cell<br>Char.   | Pin Description           | Power  |
|--------------|---|-----|--------------------|---------------------------|--------|
| I2C_SDA      | Ю | Y4  | 4mA,<br>open-drain | I2C_SDA: I2C serial data  | VDDIO2 |
| I2C_SCK      | Ю | V5  | 4mA,<br>open-drain | I2C_SCK: I2C serial clock | VDDIO2 |

## Table 2-5 SCC Pins (4; all GPIO shared)

| Pin<br>Names      | Ю  | Loc | IO Cell<br>Char.  | Pin Description                        | Power  |
|-------------------|----|-----|-------------------|----------------------------------------|--------|
| SCC0_DATA<br>GP64 | 00 | V12 | 4mA,<br>pullup-pe | SCC0_DATA: SCC 0 data<br>GP64: GPIO 64 | VDDIO2 |
| SCC0_CLK<br>GP66  | 00 | W12 | 4mA,<br>pullup-pe | SCC0_CLK: SCC 0 clock<br>GP66: GPIO 66 | VDDIO2 |
| SCC1_DATA<br>GP65 | 00 | W13 | 4mA,<br>pullup-pe | SCC1_DATA: SCC 1 data<br>GP65: GPIO 65 | VDDIO2 |
| SCC1_CLK<br>GP67  | 0  | Y13 | 4mA,<br>pullup-pe | SCC1_CLK: SCC 1 clock<br>GP67: GPIO 67 | VDDIO2 |

## Table 2-6 UART Pins (10; all GPIO shared)

| Pin<br>Name | 10 | Loc | IO Cell<br>Char. | Pin Description | Power |  |
|-------------|----|-----|------------------|-----------------|-------|--|
|-------------|----|-----|------------------|-----------------|-------|--|



| Pin<br>Names       | Ю       | Loc | IO Cell<br>Char.  | Pin Description                                                | Power  |
|--------------------|---------|-----|-------------------|----------------------------------------------------------------|--------|
| UART0_TXD<br>GP127 | 0<br>10 | R20 | 2mA,<br>pullup-pe | UART0_TXD: UART 0 transmitting data<br>GP127: GPIO 127         | VDDIO2 |
| UART0_RXD<br>GP126 | I<br>10 | U20 | 2mA,<br>pullup-pe | UART0_RXD: UART 0 receiving data<br>GP126: GPIO 126            | VDDIO2 |
| UART1_TXD<br>GP25  | 0<br>10 | T20 | 2mA,<br>pullup-pe | UART1_TXD: UART 1 transmitting data<br>GP25: GPIO 25           | VDDIO2 |
| UART1_RXD<br>GP24  | I<br>10 | T18 | 2mA,<br>pullup-pe | UART1_RXD: UART 1 receiving data<br>GP24: GPIO 24              | VDDIO2 |
| UART2_TXD<br>GP125 | 0<br>10 | V20 | 2mA,<br>pullup-pe | UART2_TXD: UART 2 transmitting data<br>GP125: GPIO 125         | VDDIO2 |
| UART2_RXD<br>GP111 | I<br>10 | T19 | 2mA,<br>pullup-pe | UART2_RXD: UART 2 receiving data<br>GP111: GPIO 111            | VDDIO2 |
| UART3_TXD<br>GP21  | 0<br>10 | U18 | 2mA,<br>pullup-pe | UART3_TXD: UART 3 transmitting data<br>GP21: GPIO 21           | VDDIO2 |
| UART3_RXD<br>GP16  | I<br>10 | U19 | 2mA,<br>pullup-pe | UART3_RXD: UART 3 receiving data<br>GP16: GPIO 16              | VDDIO2 |
| UART3_RTS_<br>GP23 | 0<br>10 | V18 | 2mA,<br>pullup-pe | UART3_RTS_: UART 3 RTS_ (request to send) signal GP23: GPIO 23 | VDDIO2 |
| UART3_CTS_<br>GP17 | I<br>10 | W20 | 2mA,<br>pullup-pe | UART3_CTS_: UART 3 CTS_ (clear to send) signal GP17: GPIO 17   | VDDIO2 |

### Table 2-7 SSI Pins (5; all GPIO shared)

| Pin<br>Names                | Ю            | Loc | IO Cell<br>Char.  | Pin Description                                                                             | Power  |
|-----------------------------|--------------|-----|-------------------|---------------------------------------------------------------------------------------------|--------|
| SSI_CLK<br>GP72             | 0<br>10      | Y8  | 2mA,<br>pullup-pe | SSI_CLK: SSI clock output<br>GP72: GPIO 72                                                  | VDDIO2 |
| SSI_CE1_<br>GP73            | 0<br>10      | V8  | 2mA,<br>pullup-pe | SSI_CE1_: SSI chip enable 1<br>GP73: GPIO 73                                                | VDDIO2 |
| SSI_DT<br>GP74              | 0<br>10      | W8  | 2mA,<br>pullup-pe | SSI_DT: SSI data output<br>GP74: GPIO 74                                                    | VDDIO2 |
| SSI_DR<br>GP75              | I<br>IO      | U8  | 2mA,<br>pullup-pe | SSI_DR: SSI data input<br>GP75: GPIO 75                                                     | VDDIO2 |
| SSI_CE2_<br>SPI_GPC<br>GP76 | 0<br>0<br>IO | Y7  | 2mA,<br>pullup-pe | SSI_CE2_: SSI chip enable 2<br>SSI_GPC: SSI general-purpose control signal<br>GP76: GPIO 76 | VDDIO2 |

## Table 2-8 PWM Pins (2; all GPIO shared)

| Pin<br>Names | Ю       | Loc | IO Cell<br>Char.  | Pin Description                     | Power  |
|--------------|---------|-----|-------------------|-------------------------------------|--------|
| PWM0<br>GP94 | 0<br>10 | Y11 | 4mA,<br>pullup-pe | PWM0: PWM 0 output<br>GP94: GPIO 94 | VDDIO2 |
| PWM1<br>GP95 | 0<br>10 | V11 | 2mA,<br>pullup-pe | PWM1: PWM 1 output<br>GP95: GPIO 95 | VDDIO2 |

## Table 2-9 UHC Pins (9; 2 GPIO shared)

| Pin<br>Names | IO Loc Ch | PIN DESCRIPTION I F | Power |
|--------------|-----------|---------------------|-------|
|--------------|-----------|---------------------|-------|



| Pin<br>Names    | Ю       | Loc | IO Cell<br>Char.  | Pin Description                                     | Power  |
|-----------------|---------|-----|-------------------|-----------------------------------------------------|--------|
| USB_CLK<br>GP28 | I<br>IO | R3  | 2mA,<br>pullup-pe | USB_CLK: USB 48MHz clock input<br>GP28: GPIO 28     | VDDIO2 |
| OVC0            | I       | T1  | Schmitt           | OVC0: overcurrent for USB port 0                    | VDDIO2 |
| PPWR0<br>GP29   | 0<br>10 | T2  | 2mA,<br>pullup-pe | PPWR0: power enable for USB port 0<br>GP29: GPIO 29 | VDDIO2 |
| DPLS0           | AIO     | U1  | USB 1.1<br>PHY    | DPLS0: USB 1.1 data plus port 0                     | VDDusb |
| DMNS0           | AIO     | U2  | USB 1.1<br>PHY    | DMNS0: USB 1.1 data minus port 0                    | VDDusb |
| DPLS1           | AIO     | Т3  | USB 1.1<br>PHY    | DPLS0: USB 1.1 data plus port 1                     | VDDusb |
| DMNS1           | AIO     | T4  | USB 1.1<br>PHY    | DMNS0: USB 1.1 data minus port 1                    | VDDusb |
| VDDUSB          | Р       | V1  |                   | VDDUSB: 1 USB analog power, 3.3V                    | -      |
| VSSUSB          | Р       | U3  |                   | VSSUSB: 1 USB analog ground                         | -      |

## Table 2-10 MAC Pins (17; 13 GPIO shared)

| Pin<br>Names       | Ю       | Loc | IO Cell<br>Char.  | Pin Description                                          | Power  |
|--------------------|---------|-----|-------------------|----------------------------------------------------------|--------|
| MII_COL<br>GP115   | I<br>IO | D5  | 2mA,<br>pullup-pe | MII_COL: Ethernet collision<br>GP115: GPIO 115           | VDDIO2 |
| MII_CRS<br>GP116   | I<br>10 | B4  | 2mA,<br>pullup-pe | MII_ CRS: Ethernet carrier sense<br>GP116: GPIO 116      | VDDIO2 |
| MII_TX_CLK         |         | A1  |                   | MII_TX_CLK: Ethernet transmit clock                      | VDDIO2 |
| MII_TX_EN<br>GP112 | 0<br>10 | D3  | 2mA,<br>pullup-pe | MII_TX_EN: Ethernet transmit enable GP121: GPIO 121      | VDDIO2 |
| MII_TXD0<br>GP117  | 00      | C2  | 2mA,<br>pullup-pe | MII_TXD0: Ethernet transmit data bit 0 GP117: GPIO 117   | VDDIO2 |
| MII_TXD1<br>GP118  | 0<br>10 | B2  | 2mA,<br>pullup-pe | MII_TXD1: Ethernet transmit data bit 1 GP118: GPIO 118   | VDDIO2 |
| MII_TXD2<br>GP119  | 0<br>10 | F4  | 2mA,<br>pullup-pe | MII_TXD2: Ethernet transmit data bit 2 GP119: GPIO 119   | VDDIO2 |
| MII_TXD3<br>GP120  | 0<br>10 | СЗ  | 2mA,<br>pullup-pe | MII_TXD3: Ethernet transmit data bit 3 GP120: GPIO 120   | VDDIO2 |
| MII_RX_CLK         | I       | A4  |                   | MII_RX_CLK: Ethernet receive clock                       | VDDIO2 |
| MII_RX_DV<br>GP113 | I<br>10 | C5  | 2mA,<br>pullup-pe | MII_RX_DV: Ethernet receive data valid GP113: GPIO 113   | VDDIO2 |
| MII_RX_ER<br>GP114 | I<br>10 | А3  | 2mA,<br>pullup-pe | MII_RX_ER: Ethernet receive error GP114: GPIO 114        | VDDIO2 |
| MII_RXD0<br>GP121  | I<br>IO | C4  | 2mA,<br>pullup-pe | MII_RXD0: Ethernet receive data bit 0 GP121: GPIO 121    | VDDIO2 |
| MII_RXD1<br>GP122  | I<br>IO | D4  | 2mA,<br>pullup-pe | MII_RXD1: Ethernet receive data bit 1 GP122: GPIO 122    | VDDIO2 |
| MII_RXD2<br>GP123  | I<br>IO | ВЗ  | 2mA,<br>pullup-pe | MII_RXD2: Ethernet receive data bit 2<br>GP123: GPIO 123 | VDDIO2 |
| MII_RXD3<br>GP124  | I<br>10 | E4  | 2mA,<br>pullup-pe | MII_RXD3: Ethernet receive data bit 3 GP124: GPIO 124    | VDDIO2 |
| MII_MDC            | 0       | A2  | 2mA               | MII_MDC: Ethernet management clock                       | VDDIO2 |
| MII_MDIO           | Ю       | B1  | 2mA               | MII_MDIO: Ethernet management data                       | VDDIO2 |

Table 2-11 CIM Pins (12; all GPIO shared)



| Pin<br>Names     | Ю       | Loc | IO Cell<br>Char.    | Pin Description                                    | Power  |
|------------------|---------|-----|---------------------|----------------------------------------------------|--------|
| CIM_D0<br>GP0    | I<br>10 | M1  | 4mA,<br>pullup-pe   | CIM_D0: CIM data input bit 0<br>GP0: GPIO 0        | VDDIO2 |
| CIM_D1<br>GP1    | I<br>IO | M2  | 4mA,<br>pullup-pe   | CIM_D1: CIM data input bit 1<br>GP1: GPIO 1        | VDDIO2 |
| CIM_D2<br>GP2    | I<br>10 | МЗ  | 4mA,<br>pullup-pe   | CIM_D2: CIM data input bit 2<br>GP2: GPIO 2        | VDDIO2 |
| CIM_D3<br>GP3    | I<br>10 | M4  | 4mA,<br>pullup-pe   | CIM_D3: CIM data input bit 3<br>GP3: GPIO 3        | VDDIO2 |
| CIM_D4<br>GP4    | I<br>IO | N1  | 4mA,<br>pulldown-pe | CIM_D4: CIM data input bit 4<br>GP4: GPIO 4        | VDDIO2 |
| CIM_D5<br>GP5    | I<br>IO | N2  | 4mA,<br>pulldown-pe | CIM_D5: CIM data input bit 5<br>GP5: GPIO 5        | VDDIO2 |
| CIM_D6<br>GP6    | I<br>10 | N3  | 4mA,<br>pulldown-pe | CIM_D6: CIM data input bit 6<br>GP6: GPIO 6        | VDDIO2 |
| CIM_D7<br>GP7    | I<br>10 | N4  | 4mA,<br>pulldown-pe | CIM_D7: CIM data input bit 7<br>GP7: GPIO 7        | VDDIO2 |
| CIM_VSYNC<br>GP8 | I<br>10 | P4  | 4mA,<br>pulldown-pe | CIM_VSYNC: CIM VSYNC input<br>GP8: GPIO 8          | VDDIO2 |
| CIM_HSYNC<br>GP9 | I<br>10 | P3  | 4mA,<br>pullup-pe   | CIM_HSYNC: CIM HSYNC input<br>GP9: GPIO 9          | VDDIO2 |
| CIM_PCLK<br>GP10 | I<br>10 | P2  | 4mA,<br>pullup-pe   | CIM_PCLK: CIM pixel clock input<br>GP10: GPIO 10   | VDDIO2 |
| CIM_MCLK<br>GP11 | 0<br>10 | P1  | 4mA,<br>pullup-pe   | CIM_MCLK: CIM master clock output<br>GP11: GPIO 11 | VDDIO2 |

## Table 2-12 PS2 Keyboard Pins (2; all GPIO shared)

| Pin<br>Names      | Ю        | Loc | IO Cell<br>Char.  | Pin Description                                | Power  |
|-------------------|----------|-----|-------------------|------------------------------------------------|--------|
| PS2_KCLK<br>GP32  | 10<br>10 | W11 | 2mA,<br>pullup-pe | PS2_CLK: PS/2 keyboard clock<br>GP32: GPIO 32  | VDDIO2 |
| PS2_KDATA<br>GP33 | 10<br>10 | Y12 | 2mA,<br>pullup-pe | PS2_KDATA: PS/2 keyboard data<br>GP33: GPIO 33 | VDDIO2 |

## Table 2-13 AC97/I2S Pins (6; all GPIO shared)

| Pin<br>Names      | Ю        | Loc | IO Cell<br>Char.  | Pin Description                                         | Power  |
|-------------------|----------|-----|-------------------|---------------------------------------------------------|--------|
| BITCLK<br>GP77    | 10<br>10 | Y9  | 2mA,<br>pullup-pe | BITCLK: AC97/I2S bit clock<br>GP77: GPIO 77             | VDDIO2 |
| SDATA_OUT<br>GP70 | 0<br>10  | W9  | 2mA,<br>pullup-pe | SDATA_OUT: AC97/I2S serial data output<br>GP70: GPIO 70 | VDDIO2 |
| SDATA_IN<br>GP71  | I<br>IO  | Y10 | 2mA,<br>pullup-pe | SDATA_IN: AC97/I2S serial data input<br>GP71: GPIO 71   | VDDIO2 |
| SYNC<br>GP78      | 10<br>10 | V10 | 2mA,<br>pullup-pe | SYNC: AC97 frame SYNC or I2S Left/Right GP78: GPIO 78   | VDDIO2 |
| SYSCLK<br>GP68    | 0<br>10  | V9  | 2mA,<br>pullup-pe | SYSCLK: I2S system clock output<br>GP68: GPIO 68        | VDDIO2 |
| ACRESET_<br>GP69  | 0<br>10  | W10 | 2mA,<br>pullup-pe | ACRESET_: AC97 reset output<br>GP69: GPIO 69            | VDDIO2 |

## Table 2-14 MSC Pins (6; all GPIO shared)



| Pin<br>Names     | Ю        | Loc | IO Cell<br>Char.  | Pin Description                            | Power  |
|------------------|----------|-----|-------------------|--------------------------------------------|--------|
| MSC_DAT0<br>GP34 | 10<br>10 | W18 | 4mA,<br>pullup-pe | MSC_DAT0: MSC data bit 0<br>GP34: GPIO 34  | VDDIO2 |
| MSC_DAT1<br>GP35 | 00       | U16 | 4mA,<br>pullup-pe | MSC_DAT1: MSC data bit 1<br>GP35: GPIO 35  | VDDIO2 |
| MSC_DAT2<br>GP36 | 00       | Y20 | 4mA,<br>pullup-pe | MSC_DAT2: MSC data bit 2<br>GP36: GPIO 36  | VDDIO2 |
| MSC_DAT3<br>GP37 | 00       | V17 | 4mA,<br>pullup-pe | MSC_DAT3: MSC data bit 3<br>GP37: GPIO 37  | VDDIO2 |
| MSC_CMD<br>GP38  | 10<br>10 | U15 | 4mA,<br>pullup-pe | MSC_CMD: MSC command<br>GP38: GPIO 38      | VDDIO2 |
| MSC_CLK<br>GP39  | 0 10     | Y19 | 4mA,<br>pullup-pe | MSC_CLK: MSC clock output<br>GP39: GPIO 39 | VDDIO2 |

### Table 2-15 GPIO Pins (15)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char.  | Pin Description | Power  |
|--------------|---|-----|-------------------|-----------------|--------|
| GP13         | Ю | В6  | 2mA,<br>pullup-pe | GP13: GPIO 13   | VDDIO2 |
| GP26         | Ю | A5  | 2mA,<br>pullup-pe | GP26: GPIO 26   | VDDIO2 |
| GP27         | Ю | C6  | 2mA,<br>pullup-pe | GP27: GPIO 27   | VDDIO2 |
| GP96         | Ю | Y16 | 2mA,<br>pullup-pe | GP96: GPIO 96   | VDDIO2 |
| GP97         | Ю | W15 | 2mA,<br>pullup-pe | GP97: GPIO 97   | VDDIO2 |
| GP98         | Ю | V14 | 2mA,<br>pullup-pe | GP98: GPIO 98   | VDDIO2 |
| GP99         | Ю | U13 | 2mA,<br>pullup-pe | GP99: GPIO 99   | VDDIO2 |
| GP100        | Ю | Y15 | 2mA,<br>pullup-pe | GP100: GPIO 100 | VDDIO2 |
| GP101        | Ю | W14 | 2mA,<br>pullup-pe | GP101: GPIO 101 | VDDIO2 |
| GP102        | Ю | Y14 | 2mA,<br>pullup-pe | GP102: GPIO 102 | VDDIO2 |
| GP103        | Ю | V13 | 2mA,<br>pullup-pe | GP103: GPIO 103 | VDDIO2 |
| GP104        | Ю | W17 | 2mA,<br>pullup-pe | GP104: GPIO 104 | VDDIO2 |
| GP105        | Ю | V16 | 2mA,<br>pullup-pe | GP105: GPIO 105 | VDDIO2 |
| GP106        | Ю | W16 | 2mA,<br>pullup-pe | GP106: GPIO 106 | VDDIO2 |
| GP107        | Ю | Y18 | 2mA,<br>pullup-pe | GP107: GPIO 107 | VDDIO2 |
| GP108        | Ю | U14 | 2mA,<br>pullup-pe | GP108: GPIO 108 | VDDIO2 |
| GP109        | Ю | V15 | 2mA,<br>pullup-pe | GP109: GPIO 109 | VDDIO2 |
| GP110        | Ю | Y17 | 2mA,<br>pullup-pe | GP110: GPIO 110 | VDDIO2 |

Table 2-16 JTAG Pins (5)



| Pin<br>Names | Ю | Loc | IO Cell<br>Char.      | Pin Description              | Power  |
|--------------|---|-----|-----------------------|------------------------------|--------|
| TRST_        | I | U7  | Schmitt,<br>pull-down | TRST_: JTAG reset            | VDDIO2 |
| TCK          | I | V6  | Schmitt,<br>pull-down | TCK: JTAG clock              | VDDIO2 |
| TMS          | I | Y5  | Schmitt,<br>pull-up   | TMS: JTAG mode select        | VDDIO2 |
| TDI          | I | W5  | Schmitt,<br>pull-up   | TDI: JTAG serial data input  | VDDIO2 |
| TDO          | 0 | U6  | 4mA                   | TDO: JTAG serial data output | VDDIO2 |

### Table 2-17 CPM Pins (5)

| Pin<br>Names | Ю  | Loc | IO Cell<br>Char.          | Pin Description                          | Power  |
|--------------|----|-----|---------------------------|------------------------------------------|--------|
| EXTAL        | ΑI | V4  |                           | EXTAL: OSC input or external clock input | VDDIO2 |
| XTAL         | AO | U5  | Oscillator,<br>OSC on/off | XTAL: OSC output                         | VDDIO2 |
| RTCLK        | I  | W2  | pulldown-pe               | RTCLK: 32768Hz clock input               | VDDIO2 |
| VDDPLL       | Р  | W1  |                           | VDDPLL: 1 PLL analog power, 1.8V         | -      |
| VSSPLL       | Р  | V2  |                           | VSSPLL: 1 PLL analog ground              | -      |

### Table 2-18 System Pins (9)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char.      | Pin Description                                                                                                                                                   | Power  |
|--------------|---|-----|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| RESETP_      | ı | W3  | Schmitt               | RESETP_: power on reset and RESET-KEY reset input                                                                                                                 | VDDIO2 |
| RESETOUT_    | 0 | W4  | 4mA                   | RESETOUT_: Reset output                                                                                                                                           | VDDIO2 |
| BOOT_SEL0    | ı | W6  |                       | BOOT_SEL0: Boot select bit 0                                                                                                                                      | VDDIO2 |
| BOOT_SEL1    | I | W7  |                       | BOOT_SEL1: Boot select bit 1                                                                                                                                      | VDDIO2 |
| BOOT_SEL2    | ı | V7  |                       | BOOT_SEL2: Boot select bit 2                                                                                                                                      | VDDIO2 |
| BOOT_SEL3    | I | Y6  |                       | BOOT_SEL3: Boot select bit 3                                                                                                                                      | VDDIO2 |
| TEST_MODE    | I | R1  | Schmitt,<br>pull-down | TEST_MODE: Manufacture test enable                                                                                                                                | VDDIO2 |
| TAP_MD       | I | L3  | Schmitt,<br>pull-down | TAP_MD: TAP select. 1: CPU EJTAG TAP; 0: boundary scan JTAG TAP                                                                                                   | VDDIO2 |
| CHIP_MODE    | I | B5  | Schmitt,<br>pull-down | CHIP_MODE: this pin must be inputted 0 or is left not-connected 0 – chip works for handset/mobile multi-media applications 1 – chip works for fiscal applications | VDDIO2 |

### Table 2-19 Not connected Pins (9)

| Pin<br>Names | Ю | Loc                                  | IO Cell<br>Char. | Pin Description          | Power |
|--------------|---|--------------------------------------|------------------|--------------------------|-------|
| NC           | - | T17 U4 U17<br>V3 V19 W19<br>Y1 Y2 Y3 |                  | NC: 9 not connected pins | -     |

## Table 2-20 IO/Core power supplies (24)



| Pin<br>Names | Ю | Loc                      | IO Cell<br>Char. | Pin Description                         | Power |
|--------------|---|--------------------------|------------------|-----------------------------------------|-------|
| VDDIO1       | Р | A6 D8 D14 J17 R17        |                  | VDDIO1: 5 IO digital power, 1.8V ~ 3.3V | -     |
| VDDIO2       | Р | H4 U9                    |                  | VDDIO2: 2 IO digital power, 3.3V        | -     |
| VSSIO        | Р | D9 D13 H17 D6 G4 P17 U10 |                  | VSSIO: 7 IO digital ground              | -     |
| VDDcore      | Р | D10 K17 L4 R2 U11        |                  | VDDcore: 5 CORE digital power, 1.8V     | -     |
| VSScore      | Р | D11 K4 L17 R4 U12        |                  | VSScore: 5 CORE digital ground          | -     |

#### Notes:

- 1. IO cells power supplied by VDDIO1 are regular IO cells. DC specification of them is described in Table 3-3 and Table 3-4
- 2. IO cells power supplied by VDDIO2 are standard IO cells. DC specification of them is described in Table 3-5
- 3. The meaning of phases in IO cell characteristics are
  - a) 2/4/8/12mA: The IO cell's output driving strength is about 2/4/8/12mA
  - b) Pull-up: The IO cell contains a pull-up resistor
  - c) Pull-down: The IO cell contains a pull-down resistor
  - d) Pullup-pe: The IO cell contains a pull-up resistor and the pull-up resistor can be enabled or disabled by setting corresponding register
  - e) Pulldown-pe: The IO cell contains a pull-down resistor and the pull-down resistor can be enabled or disabled by setting corresponding register
  - f) Schmitt: The IO cell is Schmitt trigged input
- 4. For any GPIO shared pin, the reset state is GPIO input with internal pull-up or pull-down.



# 3 Electrical Specifications

## 3.1 Absolute Maximum Ratings

The absolute maximum ratings for the processors are listed in Table 3-1. Do not exceed these parameters or the part may be damaged permanently. Operation at absolute maximum ratings is not guaranteed.

**Table 3-1 Absolute Maximum Ratings** 

| Symbol            | Description                                                                                                                                                                             | Min  | Max  | Unit |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
| T <sub>stg</sub>  | Storage Temperature                                                                                                                                                                     | -65  | 125  | °C   |
| T <sub>opt</sub>  | Operation Temperature                                                                                                                                                                   | -40  | 125  | °C   |
|                   | VDDIO1 power supplies voltage                                                                                                                                                           | -0.5 | 4.6  | V    |
|                   | VDDIO2 power supplies voltage                                                                                                                                                           | -0.5 | 4.6  | V    |
|                   | VDDUSB power supplies voltage                                                                                                                                                           | -0.5 | 4.6  | V    |
|                   | VDDcore power supplies voltage                                                                                                                                                          | -0.5 | 2.5  | V    |
|                   | VDDPLL power supplies voltage                                                                                                                                                           | -0.5 | 2.5  | V    |
| VI <sub>IO1</sub> | Input voltage to VDDIO1 supplied non-supply pins                                                                                                                                        | -0.5 | 4.6  | V    |
| VI <sub>IO2</sub> | Input voltage to VDDIO2 supplied non-supply pins                                                                                                                                        | -0.5 | 6.0  | V    |
| VI <sub>USB</sub> | Input voltage to VDDUSB supplied non-supply pins                                                                                                                                        | -0.5 | 6.0  | V    |
| VO <sub>IO1</sub> | Output voltage from VDDIO1 supplied non-supply pins                                                                                                                                     | -0.5 | 4.6  | V    |
| VO <sub>IO2</sub> | Output voltage from VDDIO2 supplied non-supply pins                                                                                                                                     | -0.5 | 4.6  | V    |
| VO <sub>USB</sub> | Output voltage from VDDUSB supplied non-supply pins                                                                                                                                     | -0.5 | 4.6  | V    |
| V <sub>ESD</sub>  | Maximum ESD stress voltage, Human Body Model;<br>Any pin to any supply pin, either polarity, or Any pin<br>to all non-supply pins together, either polarity. Three<br>stresses maximum. |      | 2000 | V    |

## 3.2 Recommended operating conditions

Table 3-2 Recommended operating conditions for power supplies

| Symbol           | Description                          | Min  | Typical | Max  | Unit |
|------------------|--------------------------------------|------|---------|------|------|
| V <sub>IO1</sub> | VDDIO1 voltage for 3.3V applications | 2.97 | 3.3     | 3.63 | V    |
| V <sub>IO1</sub> | VDDIO1 voltage for 1.8V applications | 1.62 | 1.8     | 1.98 | V    |



|                   | 107                |      |     |      |   |
|-------------------|--------------------|------|-----|------|---|
| V <sub>IO2</sub>  | VDDIO2 voltage     | 2.97 | 3.3 | 3.63 | V |
| $V_{USB}$         | VDDUSB voltage     | 2.97 | 3.3 | 3.63 | V |
| V <sub>CORE</sub> | Core voltage       | 1.62 | 1.8 | 1.98 | V |
| $V_{PLL}$         | PLL analog voltage | 1.62 | 1.8 | 1.98 | V |

Table 3-3 Recommended operating conditions for VDDIO1 supplied pins in 3.3V application

| Symbol          | Description        | Min  | Typical | Max | Unit |
|-----------------|--------------------|------|---------|-----|------|
| V <sub>IH</sub> | Input high voltage | 2.0  |         | 3.6 | ٧    |
| V <sub>IL</sub> | Input low voltage  | -0.3 |         | 8.0 | V    |

Table 3-4 Recommended operating conditions for VDDIO1 supplied pins in 1.8V application

| Symbol          | Description         | Min       | Typical | Max                | Unit |
|-----------------|---------------------|-----------|---------|--------------------|------|
| V <sub>IH</sub> | Input high valte as |           |         | V <sub>IO1</sub> + | .,   |
|                 | Input high voltage  | $V_{IO1}$ |         | 0.3                | V    |
| 1/              | Input low voltage   | -0.3      |         | 0.35 *             | \/   |
| V <sub>IL</sub> | Input low voltage   | -0.3      |         | $V_{\text{IO1}}$   | V    |

Table 3-5 Recommended operating conditions for VDDIO2 supplied pins

| Symbol          | Description        | Min  | Typical | Max | Unit |
|-----------------|--------------------|------|---------|-----|------|
| V <sub>IH</sub> | Input high voltage | 2.0  |         | 5.5 | ٧    |
| V <sub>IL</sub> | Input low voltage  | -0.3 |         | 0.8 | ٧    |

Table 3-6 Recommended operating conditions for VDDUSB pins

| Symbol           | Description         | Min | Typical | Max       | Unit |
|------------------|---------------------|-----|---------|-----------|------|
| V <sub>ILH</sub> | Input voltage range | 0   |         | $V_{USB}$ | V    |

Table 3-7 Recommended operating conditions for others

| Symbol         | Description         | Min | Typical | Max | Unit |
|----------------|---------------------|-----|---------|-----|------|
| T <sub>A</sub> | Ambient temperature | 0   |         | 70  | °C   |

### 3.3 DC Specifications

The DC characteristics for each pin include input-sense levels and output-drive levels and currents. These parameters can be used to determine maximum DC loading, and also to determine maximum transition times for a given load. All DC specification values are valid for the entire temperature range of the device.



Table 3-8 DC characteristics for VDDIO1 supplied pins in 3.3V application

| Symbol          | Description                                                   | Min  | Typical | Max  | Unit |
|-----------------|---------------------------------------------------------------|------|---------|------|------|
| V <sub>T</sub>  | Threshold point                                               | 1.46 | 1.59    | 1.75 | V    |
| $V_{T+}$        | Schmitt trig low to high threshold point                      | 1.44 | 1.50    | 1.56 | V    |
| V <sub>T-</sub> | Schmitt trig high to low threshold point                      | 0.88 | 0.94    | 0.99 | V    |
| IL              | Input Leakage Current                                         |      |         | ±10  | μA   |
| l <sub>oz</sub> | Tri-State output leakage current                              |      |         | ±10  | μA   |
| R <sub>PU</sub> | Pull-up Resistor                                              | 50   | 65      | 100  | kΩ   |
| R <sub>PD</sub> | Pull-down Resistor                                            | 40   | 56      | 107  | kΩ   |
| С               | Capacitance of the pins                                       | 4    | 5       | 7    | pF   |
| V <sub>OL</sub> | Output low voltage @I <sub>OL</sub> =2, 4, 8, 12mA            |      |         | 0.4  | V    |
| V <sub>OH</sub> | Output high voltage @I <sub>OH</sub> =2, 4, 8, 12mA           | 2.4  |         |      | V    |
|                 | Low level output current @V <sub>OL</sub> =0.4V for cells of  |      |         |      |      |
|                 | 2mA                                                           | 2.2  | 3.7     | 4.6  |      |
| I <sub>OL</sub> | 4mA                                                           | 4.4  | 7.4     | 9.2  | mA   |
|                 | 8mA                                                           | 8.9  | 14.7    | 18.4 |      |
|                 | 12mA                                                          | 13.3 | 22.1    | 27.5 |      |
|                 | High level output current @V <sub>OH</sub> =2.4V for cells of |      |         |      |      |
|                 | 2mA                                                           | 2.5  | 5.1     | 7.9  |      |
| I <sub>OH</sub> | 4mA                                                           | 5.0  | 10.2    | 15.9 | mA   |
|                 | 8mA                                                           | 10.0 | 20.4    | 31.7 |      |
|                 | 12mA                                                          | 15.0 | 30.6    | 47.6 |      |

Table 3-9 DC characteristics for VDDIO1 supplied pins in 1.8V application

| Symbol          | Description                                                  | Min                     | Typical | Max  | Unit |
|-----------------|--------------------------------------------------------------|-------------------------|---------|------|------|
| V <sub>T</sub>  | Threshold point                                              | 0.87                    | 0.92    | 0.98 | V    |
| $V_{T+}$        | Schmitt trig low to high threshold point                     | 0.95                    | 0.99    | 1.00 | V    |
| V <sub>T-</sub> | Schmitt trig high to low threshold point                     | 0.56                    | 0.58    | 0.60 | V    |
| I <u>L</u>      | Input Leakage Current                                        |                         |         | ±10  | μA   |
| l <sub>OZ</sub> | Tri-State output leakage current                             |                         |         | ±10  | μΑ   |
| R <sub>PU</sub> | Pull-up Resistor                                             | 94                      | 148     | 261  | kΩ   |
| R <sub>PD</sub> | Pull-down Resistor                                           | 77                      | 135     | 312  | kΩ   |
| С               | Capacitance of the pins                                      | 4                       | 5       | 7    | pF   |
| V <sub>OL</sub> | Output low voltage @I <sub>OL</sub> =2, 4, 8, 12mA           |                         |         | 0.45 | V    |
| V <sub>OH</sub> | Output high voltage @I <sub>OH</sub> =2, 4, 8, 12mA          | V <sub>IO1</sub> – 0.45 |         |      | V    |
|                 | Low level output current @V <sub>OL</sub> =0.4V for cells of |                         |         |      |      |
|                 | 2mA                                                          | 0.9                     | 1.9     | 3.0  |      |
| I <sub>OL</sub> | 4mA                                                          | 1.8                     | 3.8     | 6.0  | mA   |
|                 | 8mA                                                          | 3.6                     | 7.6     | 12.0 |      |
|                 | 12mA                                                         | 5.4                     | 11.4    | 18.0 |      |



|                 | High level output current @V <sub>OH</sub> =2.4V for cells of |     |     |      |    |
|-----------------|---------------------------------------------------------------|-----|-----|------|----|
|                 | 2mA                                                           | 0.9 | 1.6 | 2.2  |    |
| I <sub>OH</sub> | 4mA                                                           | 1.8 | 3.1 | 4.5  | mA |
|                 | 8mA                                                           | 3.7 | 6.2 | 9.0  |    |
|                 | 12mA                                                          | 5.5 | 9.3 | 13.4 |    |

Table 3-10 DC characteristics for VDDIO2 supplied pins

| Symbol          | Description                                                   | Min  | Typical | Max  | Unit |
|-----------------|---------------------------------------------------------------|------|---------|------|------|
| V <sub>T</sub>  | Threshold point                                               | 1.45 | 1.58    | 1.74 | V    |
| $V_{T+}$        | Schmitt trig low to high threshold point                      | 1.44 | 1.50    | 1.56 | V    |
| V <sub>T-</sub> | Schmitt trig high to low threshold point                      | 0.88 | 0.94    | 0.99 | V    |
| I <u>L</u>      | Input Leakage Current                                         |      |         | ±10  | μA   |
| l <sub>oz</sub> | Tri-State output leakage current                              |      |         | ±10  | μA   |
| R <sub>PU</sub> | Pull-up Resistor                                              | 39   | 65      | 116  | kΩ   |
| R <sub>PD</sub> | Pull-down Resistor                                            | 40   | 56      | 108  | kΩ   |
| С               | Capacitance of the pins                                       | 6    | 7.5     | 10   | pF   |
| V <sub>OL</sub> | Output low voltage @I <sub>OL</sub> =2, 4mA                   |      |         | 0.4  | V    |
| V <sub>OH</sub> | Output high voltage @I <sub>OH</sub> =2, 4mA                  | 2.4  |         |      | V    |
|                 | Low level output current @V <sub>OL</sub> =0.4V for cells of  |      |         |      |      |
| I <sub>OL</sub> | 2mA                                                           | 2.4  | 4.0     | 5.0  | mA   |
|                 | 4mA                                                           | 4.7  | 8.0     | 10.0 |      |
|                 | High level output current @V <sub>OH</sub> =2.4V for cells of |      |         |      |      |
| I <sub>OH</sub> | 2mA                                                           | 2.8  | 5.9     | 9.5  | mA   |
|                 | 4mA                                                           | 5.6  | 11.9    | 19   |      |

Table 3-11 DC characteristics for VDDUSB pins

| Symbol           | Description                                          | Min | Typical | Max       | Unit |
|------------------|------------------------------------------------------|-----|---------|-----------|------|
| V <sub>OLH</sub> | Output voltage range                                 | 0   |         | $V_{USB}$ | V    |
| V <sub>DI</sub>  | Differential input sensitivity                       | 0.2 |         |           | V    |
| V <sub>CM</sub>  | Differential common mode range                       | 8.0 |         | 2.5       | V    |
| V <sub>SE</sub>  | Single ended receiver threshold                      | 8.0 |         | 2.0       | V    |
| l <sub>oz</sub>  | Tri-State leakage current                            |     |         | ±10       | μΑ   |
| Z <sub>DRV</sub> | Driver output resistance, including damping resistor | 24  |         | 44        | Ω    |
| V <sub>OL</sub>  | Static output low voltage                            |     |         | 0.3       | V    |
| V <sub>OH</sub>  | Static output high voltage                           | 2.8 |         |           | V    |

## 3.4 Power Consumption Specifications

Power consumption depends on the operating frequency, operating voltage, program used which determines internal and external switching activities, external loading and even environment



ambient. The typical power consumption of both dynamic and static for the JZ4730 processor are provided here.

**Table 3-12 Dynamic Power Consumption Specifications** 

| Symbol            | Description             | Conditions                                                                                               | Typical | Unit |
|-------------------|-------------------------|----------------------------------------------------------------------------------------------------------|---------|------|
| I <sub>CORE</sub> | VDDcore current         | VDDcore = VDDPLL = 1.8V,<br>VDDIO1 = VDDIO2 = VDDUSB = 3.3V,                                             |         | mA   |
| I <sub>IO</sub>   | VDDIO1 + VDDIO2 current | Temp = room, CPU clock = 360MHz,                                                                         |         | mA   |
| I <sub>PLL</sub>  | VDDPLL current          | AHB/APB/SDRAM clock = 120MHz, Program = run GCC to compile a C file in Linux,                            |         | mA   |
| I <sub>USB</sub>  | VDDUSB current          | 12MHz crystal used for EXCLK,<br>Without 48MHz USB clock input,<br>ETH CIM are not in use, LCD is in use |         | mA   |

**Table 3-13 Static Power Consumption Specifications** 

| Symbol            | Description             | Conditions                                                                                     | Typical | Unit |
|-------------------|-------------------------|------------------------------------------------------------------------------------------------|---------|------|
| I <sub>CORE</sub> | VDDcore current         |                                                                                                |         | uA   |
| I <sub>IO</sub>   | VDDIO1 + VDDIO2 current | VDDcore = VDDPLL = 1.8V, VDDIO1=VDDIO2=VDDUSB=3.3V, Chip enters hibernating mode, Temp = room, |         | uA   |
| I <sub>PLL</sub>  | VDDPLL current          |                                                                                                |         | uA   |
| I <sub>USB</sub>  | VDDUSB current          |                                                                                                |         | uA   |
| I <sub>CORE</sub> | VDDcore current         |                                                                                                |         | uA   |
| I <sub>IO</sub>   | VDDIO1 + VDDIO2 current | Same as above except chip enters sleep mode, The difference between sleep mode and             |         | uA   |
| I <sub>PLL</sub>  | VDDPLL current          | hibernating mode is that 12MHz crystal running in sleep mode.                                  |         | uA   |
| I <sub>USB</sub>  | VDDUSB current          |                                                                                                |         | uA   |

### 3.5 Reset and Power AC Timing Specifications

The JZ4730 processor asserts the RESETOUT pin in one of several modes:

- Power On Reset (RESETP\_)
- Watch Dog Reset (internal controlled)

The following sections provide the timing and specifications for the entry and exit of these modes.

#### 3.5.1 Power-On Timing

The external voltage regulator and other power-on devices must provide the JZ4730 processor with a specific sequence of power and resets to ensure proper operation. Figure 3-1 shows this sequence and is detailed in Table 3-14.

On the processor, it is important that the power supplies be powered up in a certain order to avoid high current situations. The required order is:



- 1. VDDIO1 & VDDIO2 & VDDUSB
- 2. VDDCORE & VDDPLL



Figure 3-1 Power-On Timing Diagram

**Table 3-14 Power-On Timing Parameters** 

| Symbol                   | Description                              | Min   | Typical | Max   | Unit |
|--------------------------|------------------------------------------|-------|---------|-------|------|
| 4                        | VDDIO1/VDDIO2/VDDUSB Rise /              | 0.01  |         | 100   | me   |
| t <sub>r_VDDIO</sub>     | Stabilization time                       | 0.01  | _       | 100   | ms   |
| •                        | Delay between VDDIO1/VDDIO2/VDDUSB       | 0     |         |       | mo   |
| t <sub>D_VDDCORE</sub>   | stable and VDDCORE/VDDPLL applied        | 0     | _       | _     | ms   |
| t <sub>r_VDDOCRE</sub>   | VDDOCRE/VDDPLL Rise / Stabilization time | 0.01  | _       | 100   | ms   |
| 4                        | Delay between VDDCORE, VDDPLL stable     | 10    | _       | _     | no   |
| t <sub>D_TRST_</sub>     | and JTAG reset TRST_ deasserted          | 10    |         |       | ns   |
| 4                        | Delay between TRST_ deasserted and other | 10    |         |       | no   |
| t <sub>D_JTAG</sub>      | JATG pins active                         | 10    | _       | _     | ns   |
| •                        | Delay between VDDCORE, VDDPLL stable     | 0.2   |         |       | mo   |
| t <sub>D_RESETP_</sub>   | and RESETP_ deasserted                   | 0.2   | _       | _     | ms   |
| 4                        | Delay between RESETP_ deasserted and     | 117.2 |         | 117.0 | ma   |
| t <sub>D_RESETOUT_</sub> | RESETOUT_ deasserted                     | 117.2 | _       | 117.3 | ms   |



### 3.5.2 Hardware Reset Timing

The timing sequences for input signals RESETP\_ and output signals RESETOUT\_, are shown in Figure 3-2 and Table 3-15, assumes the power supplies are stable at the assertion of RESETP\_.



**Figure 3-2 Hardware Reset Timing Diagram** 

Table 3-15 RESETP\_ to RESETOUT\_ Timing Parameters

| Symbol                    | Description                                               | Min   | Typical | Max   | Unit |
|---------------------------|-----------------------------------------------------------|-------|---------|-------|------|
| t <sub>ac_RESETP_</sub>   | Minimum assertion time of RESETP_                         |       | -       | 1     | ms   |
| t <sub>fd_RESETOUT_</sub> | Delay between RESETP_ Asserted and RESETOUT_ Asserted     | 3     | 7       | 20    | ns   |
| t <sub>rd_RESETOUT_</sub> | Delay between RESETP_ deasserted and RESETOUT_ deasserted | 117.2 | ı       | 117.3 | ms   |