# JZ4770 Mobile Application Processor

Data Sheet

Release Date: Jun. 04, 2011



**JZ4770 Mobile Application Processor** 

**Data Sheet** 

Copyright © 2005-2011 Ingenic Semiconductor Co. Ltd. All rights reserved.

**Disclaimer** 

This documentation is provided for use with Ingenic products. No license to Ingenic property rights is granted. Ingenic assumes no liability, provides no warranty either expressed or implied relating to the usage, or intellectual property right infringement except as provided for by Ingenic Terms and

Conditions of Sale.

Ingenic products are not designed for and should not be used in any medical or life sustaining or

supporting equipment.

All information in this document should be treated as preliminary. Ingenic may make changes to this

document without notice. Anyone relying on this documentation should contact Ingenic for the current

documentation and errata.

Ingenic Semiconductor Co., Ltd.

Room 108, Building A, Information Center, Zhongguancun Software Park

8 Dongbeiwang West Road, Haidian District, Beijing, China,

Tel: 86-10-82826661

Fax: 86-10-82825845

Http://www.ingenic.cn



### **CONTENTS**

| 1 | Overv   | view                           | 1  |
|---|---------|--------------------------------|----|
|   | 1.1 Blo | ck Diagram                     | 2  |
|   | 1.2 Fea | atures                         | 3  |
|   | 1.2.1   | CPU Core                       | 3  |
|   | 1.2.2   | VPU Core                       | 3  |
|   | 1.2.3   | GPU Core                       | 3  |
|   | 1.2.4   | Memory Sub-systems             | 4  |
|   | 1.2.5   | AHB Bus Arbiter                | 5  |
|   | 1.2.6   | System Devices                 | 5  |
|   | 1.2.7   | Audio/Display/UI Interfaces    | 6  |
|   | 1.2.8   | On-chip Peripherals            | 8  |
|   | 1.2.9   | Bootrom                        | 10 |
|   | 1.3 Ch  | aracteristic                   | 11 |
| 2 | Packa   | aging and Pinout Information   | 12 |
|   | 2.1 Ov  | erview                         | 12 |
|   | 2.2 Sol | der Process                    | 12 |
|   | 2.3 Mo  | isture Sensitivity Level       | 12 |
|   | 2.4 JZ  | 1770 Package                   | 13 |
|   | 2.5 Pin | Description [1][2]             | 15 |
|   | 2.5.1   | DDR                            | 15 |
|   | 2.5.2   | BOOT and storage               | 17 |
|   | 2.5.3   | LCD                            | 19 |
|   | 2.5.4   | MAC/PCM1                       | 20 |
|   | 2.5.5   | CIM                            | 21 |
|   | 2.5.6   | TSSI/SSI/MSC/UART/I2C          | 22 |
|   | 2.5.7   | PCM0/PCM1/PS2/SCC/PWM/AIC/UART |    |
|   | 2.5.8   | System/JTAG/UART3/OTG/GPIO     | 28 |
|   | 2.5.9   | Digital power/ground           | 29 |
|   | 2.5.10  | Analog                         | 30 |
| 3 | Electr  | rical Specifications           | 34 |
|   | 3.1 Abs | solute Maximum Ratings         | 34 |
|   | 3.2 Re  | commended operating conditions | 36 |
|   | 3.3 DC  | Specifications                 | 38 |
|   | 3.4 Po  | wer On, Reset and BOOT         | 42 |
|   | 3.4.1   | Power-On Timing                | 42 |
|   | 3.4.2   | Reset procedure                | 43 |
|   | 3.4.3   | BOOT                           | 44 |
|   |         |                                |    |



## 1 Overview

JZ4770 is a mobile application processor targeting for multimedia rich and mobile devices like smartphone, tablet computer, mobile digital TV, and GPS. This SOC introduces a kind of innovative architecture to fulfill both high performance mobile computing and high quality video decoding requirements addressed by mobile multimedia devices. JZ4770 provides high-speed CPU computing power, good 3D experience and fluent 1080p video replay.

The CPU (Central Processing Unit) core, equipped with 16kB instruction and 16kB data level 1 cache, and 256kB level 2 cache, operating at 1000MHz, and full feature MMU function performs OS related tasks. At the heart of the CPU core is XBurst processor engine. XBurst is an industry leading microprocessor core which delivers superior high performance and best-in-class low power consumption. A hardware floating-point unit which compatible with IEEE754 is also included.

The VPU (Video Processing Unit) core is powered with another XBurst processor engine. The SIMD instruction set implemented by XBurst engine, in together with the on chip video accelerating engine and post processing unit, delivers high video performance. The maximum resolution of 1080p in the formats of H.264, VC-1, MPEG-2, MPEC-4, RealVideo and VP8 are supported in decoding, the maximum resolution of 720p in the format of H.264 are supported in encoding.

The GPU (Graph Processing Unit) core supports numerous 2D/3D graphics applications. It delivers hardware acceleration for 2D and 3D graphics displays, and supports screen sizes range from the smallest cell phones to full HD 1080p displays. It supports the standard APIs such as OpenGL ES2.0 and 1.1, and Open VG. The OS of Android, Linux and Windows are supported. The GPU provides high performance, high quality graphics and low power consumption.

The memory interface supports a variety of memory types that allow flexible design requirements, including glueless connection to SLC NAND flash memory or 4-bit/8-bit/12-bit/16-bit/24-bit ECC MLC/TLC NAND flash memory for cost sensitive applications. It provides the interface to DDR2, DDR and LPDDR memory chips with lower power consumption.

On-chip modules such as audio CODEC, multi-channel SAR-ADC, AC97/I2S controller and camera interface offer designers a rich suite of peripherals for multimedia application. GPS baseband is embedded. TV encoder unit 10-bits DAC provide composite TV signal output in PAL or NTSC format. The LCD controller support up to 1920x1080 output, LVDS as well as plain RGB output which support external HDMI transmitter. The EPD controller supports mainstream vendors' EPD panels in market, up to 5-bit grayscale and 8-zone concurrent updating. WLAN, Bluetooth and expansion options are supported through high-speed SPI and MMC/SD/SDIO host controllers. The TS (Transport stream) interface provides enough bandwidth to connect to an external mobile digital TV demodulator. Other peripherals such as USB OTG and USB 1.1 host, Ethernet MAC with MII and RMII interface, UART and SPI as well as general system resources provide enough computing and connectivity capability for many applications.



#### 1.1 Block Diagram



Figure 1-1 JZ4770 Diagram



#### 1.2 Features

#### 1.2.1 **CPU Core**

- XBurst CPU
  - XBurst® RISC instruction set
  - XBurst<sup>®</sup> SIMD instruction set
  - XBurst<sup>®</sup> FPU instruction set supporting both single and double floating point format which are IEEE745 compatible
  - XBurst<sup>®</sup> 8-stage pipeline micro-architecture up to 1000MHz
- MMU
  - 32-entry joint-TLB
  - 4 entry Instruction TLB
  - 4 entry data TLB
- L1 Cache
  - 16kB instruction cache
  - 16kB data cache
- Hardware debug support
- 16kB tight coupled memory
- L2 Cache
  - 256kB unify cache

#### 1.2.2 **VPU Core**

- XBurst CPU for video processing
  - XBurst<sup>®</sup> RISC instruction set
  - XBurst<sup>®</sup> SIMD instruction set
  - XBurst<sup>®</sup> 8-stage pipeline micro-architecture up to 500MHz
- Video acceleration engine
  - Motion compensation
  - Motion estimation
  - De-block
  - DCT/IDCT for 4x4 block
  - Parser
- 48kB tight coupled memory
- 28kB scratch RAM

#### 1.2.3 **GPU Core**

- 2D graphic
  - Bit BLT and stretch BLT
  - Line/Rectangle
  - ROP2, ROP3, ROP4/Alpha blending/scaling/Filter
  - Rotation (90/180/270 degree)/Mirror/Transparency/Rendering



- Pixel rate up to 200M pix/s
- 3D graphic
  - OpenGL ES2.0 compliance, including extensions
  - OpenGL ES1.1/OpenVG 1.1 compliance
  - DirectFB/GDI/DirectDraw compliance
  - Geometry rate up to 20M tri/s
  - Pixel rate up to 200M pix/s
- Alpha-osd
  - Support ARGB8888, RGB565, RGB555
  - Each layer has an alpha value for all pixels
  - Up to 800\*480
  - Software can change overlay orders
  - The level of overlay can be set by software
  - Software must make sure the address of source and destination are 64-word aligned
  - Support 64-burst in AHB bus
  - In RGB656 & RGB555mode, software must make sure each line aligned in word

#### 1.2.4 Memory Sub-systems

- DDR Controller
  - Support DDR2, DDR, mobile DDR (LPDDR) memory
  - Support x16 and x32 external DDR data width
  - Support clock frequency ratio (BUS clock) : (DDR clock) = 2:1
  - Support clock frequency ratio (BUS clock): (DDR clock) = 1:1
  - Support clock-stop mode
  - Support auto-refresh and self-refresh
  - Support power-down mode and deep-power-down mode
  - Programmable DDR timing parameters
  - Programmable DDR row and column address width
- Static memory interface
  - Direct interface to SRAM, ROM, Burst ROM, and NOR Flash
  - Six chip-select pins for static memory, each can be configured separately
  - Support 8 or 16 bits data width
  - 6 bits address
- NAND flash interface
  - Support 4-bit/8-bit/12-bit/16-bit/24-bit MLC/TLC NAND as well as SLC NAND
  - Support all 8-bit/16-bit NAND Flash devices regardless of density and organization
  - Support automatic boot up from NAND Flash devices
- BCH Controller
  - Support 4-bit/8-bit/12-bit/16-bit/20-bit/24-bit ECC encoding and decoding for NAND
- Direct memory access controllers
  - BDMA controller
    - > 3 independent DMA channels



- Support data transfer between normal memory (NAND, SRAM, etc.) / BCH and system memory (DDR)
- General purpose DMA
  - > 12 independent DMA channels
  - Support data transfer between On-chip Peripherals (e.g. I2C, MSC, etc.) and system memory (DDR)
  - > APB bus bridge
- Common features
  - Descriptor supported
  - Transfer data units: byte, 2-byte (half word), 4-byte (word), 16-byte, 32-byte or 64-byte
  - Transfer number of data unit: 1 ~ 224
  - > Independent source and target port width: 8-bit, 16-bit, 32-bit
- The XBurst processor system supports little endian only

#### 1.2.5 AHB Bus Arbiter

- Provide a fair chance for each AHB master to possess the AHB bus
- Fulfill the back-to-back feature of AHB protocol
- Automatic privilege for some masters and programmable privilege for others.
   Round-robin possession for masters in the same privilege

#### 1.2.6 System Devices

- Clock generation and power management
  - On-chip oscillator circuit for an 32768Hz clock and an 12MHz clock
  - On-chip phase-locked loops (PLL) with programmable multiple-ratio. Internal counter are used to ensure PLL stabilize time
  - PLL on/off is programmable by software
  - ICLK, PCLK, HCLK, HHCLK, MCLK and LCLK frequency can be changed separately for software by setting division ratio
  - Supports six low-power modes and function: NORMAL mode; DOZE mode; IDLE mode;
     SLEEP mode; HIBERNATE mode; and MODULE-STOP function
  - Support module power-down
- RTC (Real Time Clock)
  - 32-bit second counter
  - 1Hz from 32768hz
  - Alarm interrupt
  - Independent power
  - A 32-bits scratch register used to indicate whether power down happens for RTC power
- Interrupt controller
  - Total 32 maskable interrupt sources from on-chip peripherals and external request through GPIO ports



- Interrupt source and pending registers for software handling
- Unmasked interrupts can wake up the chip in sleep or standby mode
- Timer and counter unit with PWM output and/or input edge counter
  - Provide eight separate channels, six of them have input signal transition edge counter
  - 16-bit A counter and 16-bit B counter with auto-reload function every channel
  - Support interrupt generation when the A counter underflows
  - Three clock sources: RTCLK (real time clock), EXCLK (external clock input), PCLK (APB Bus clock) selected with 1, 4, 16, 64, 256 and 1024 clock dividing selected
  - Every channel has PWM output

#### OS timer

- One channel
- 32-bit counter and 32-bit compare register
- Support interrupt generation when the counter matches the compare register
- Three clock sources: RTCLK (real time clock), EXCLK (external clock input), PCLK (APB Bus clock) selected with 1, 4, 16, 64, 256 and 1024 clock dividing selected
- Watchdog timer
  - 16-bit counter in RTC clock with 1, 4, 16, 64, 256 and 1024 clock dividing selected
  - Generate power-on reset

#### 1.2.7 Audio/Display/UI Interfaces

- LCD controller
  - Single-panel display in active mode, and single- or dual-panel displays in passive mode
  - 2, 4, 16 grayscales and up to 4096 colors in STN mode
  - 2, 4, 16, 256, 4K, 32K, 64K, 256K and 16M colors in TFT mode
  - 24-bit data bus
  - Support 1,2,4,8 pins STN panel, 16bit, 18bit and 24bit TFT and 8bit I/F TFT
  - Display size up to 1920x1080 pixels
  - 256×16 bits internal palette RAM
  - Support ITU601/656 data format
  - Support smart LCD (SRAM-like interface LCD module)
  - Support delta RGB
  - One single color background and two foreground OSD
  - Compressed frame supported
  - Support LVDS signal output
- TV encoder
  - Support NTSC or PAL
  - Support CVBS signal
  - 10 bits DAC
- EPD controller
  - Supports Electro-Phoretic Display and compatible devices
  - Supports different size of display panel
  - Supports different width of pixel data



- Supports internal DMA operation and register operation
- Image post processor
  - Video frame resize
  - Color space conversion: 420/444/422 YUV to RGB convert
  - Bi-cubic algorithm supported
  - Video enhancement
- Camera interface module
  - Input image size up to 4096×4096 pixels
  - Supports CCIR656 data format
  - YCbCr 4:2:2 and YCbCr 4:4:4 data format
  - Raw data input
  - 64×32 image data receive FIFO with DMA support
- On-chip audio CODEC
  - 24-bit DAC, SNR: 95dB
  - 24-bit ADC, SNR: 90dB
  - Sample rate: 8/9.6/11.025/12/16/22.05/24/32/44.1/48/96kHz
  - L/R channels line input
  - 2 MICs input, differential or single-ended
  - L/R channels headphone output amplifier support up to 16ohm load
  - Capacitor-coupled
  - Mono differential line out
  - Mono 450mW amplifier for speaker out for 80hm load
- AC97/I2S/SPDIF controller
  - Supports 8, 16, 18, 20 and 24 bit for sample for AC-link and I2S/MSB-Justified format
  - Support 2/4/6/8 channels data out for I2S
  - Support compress data format for SPDIF
  - DMA transfer mode support
  - Support variable sample rate mode for AC-link format
  - Power down mode and two wake-up mode support for AC-link format
  - Programmable Interrupt function support
  - Support the on-chip CODEC
  - Support off-chip CODEC
  - Support off-chip HDMI transmitter audio
- Two PCM interfaces
  - Data starts with the frame PCMSYN or one PCMCLK later
  - Support three modes of operation for PCM: Short frame sync mode, Long frame sync mode, Multi-slot mode
  - Data is transferred and received with the MSB first
  - Support master mode and slave mode
  - The PCM serial output data, PCMDOUT, is clocked out using the rising edge of the PCMSCLK
  - The PCM serial input data, PCMDIN, is clocked in on the falling edge of the PCMSCLK.
  - 8/16 bit sample data sizes supported



- DMA transfer mode supported
- Two FIFOs for transmit and receive respectively with 16 samples capacity in every direction

#### SADC

- 12-bit, 1Msps/200ksps
- XP/XN, YP/YN inputs for touch screen
- Battery voltage inputs for internal/external resistor divider respectively
- 2 generic input channels
- 5mW@1Msps, 2.2mW@200ksps

#### 1.2.8 On-chip Peripherals

- General-Purpose I/O ports
  - Total GPIO pin number is ???, where ? are dedicated and all others are shared
  - Each pin can be configured as general-purpose input or output or multiplexed with internal chip functions
  - Each pin can act as a interrupt source and has configurable rising/falling edge or high/low level detect manner, and can be masked independently
  - Each pin can be configured as open-drain when output
  - Each pin can be configured as internal resistor pull-up/down on or off
- Three I2C bus interfaces
  - Only supports single master mode
  - Supports I2C standard-mode and F/S-mode up to 400 kHz
  - Double-buffered for receiver and transmitter
  - Supports general call address and START byte format after START condition
- Two Synchronous serial interfaces (SSI0, SSI1)
  - Up to 50MHz speed
  - Supports three formats: TI's SSP, National Microwire, and Motorola's SPI
  - Configurable 2 17 (or multiples of them) bits data transfer
  - Full-duplex/transmit-only/receive-only operation
  - Supports normal transfer mode or Interval transfer mode
  - Programmable transfer order: MSB first or LSB first
  - 17-bit width, 128-level deep transmit-FIFO and receive-FIFO
  - Programmable divider/prescaler for SSI clock
  - Back-to-back character transmission/reception mode
- One-wire bus interface
  - Overdrive and regular speed
  - Master only
  - LSB first
  - Bit or byte operate modes
- USB 1.1 host interface
  - Open Host Controller Interface (OHCI)-compatible and USB Revision 1.1-compatible
  - Full speed and low speed



- Embedded USB 1.1 PHY
- USB 2.0 OTG interface
  - Compliant with USB protocol revision 2.0 OTG
  - High speed and full speed supported for device role
  - High speed, full speed and low speed supported for host role
  - Embedded USB OTG PHY
- Ethernet MAC interface
  - Compliant with IEEE802.3
  - 10/100 Mbps data transfer rate with full and half duplex modes
  - MII/RMII interface to talk to an external PHY
- Three MMC/SD/SDIO controllers (MSC0, MSC1, MSC2)
  - Support automatic boot up from MSC0, which has 4-bit data bus
  - MSC1 with 4-bit data bus
  - Compliant with "The MultiMediaCard System Specification version 4.2"
  - Compliant with "SD Memory Card Specification version 2.0" and "SDIO Card Specification version 1.0" with 1 command channel and 4 data channels
  - Up to 320 Mbps data rate in MSC0
  - Up to 320 Mbps data rate in MSC1
  - Supports up to 10 cards (including one SD card)
  - Maskable hardware interrupt for SD I/O interrupt, internal status, and FIFO status
- Five UARTs (UART0, UART1, UART2, UART3)
  - 5, 6, 7 or 8 data bit operation with 1 or 1.5 or 2 stop bits, programmable parity (even, odd, or none)
  - 32x8bit FIFO for transmit and 32x11bit FIFO for receive data
  - Interrupt support for transmit, receive (data ready or timeout), and line status
  - Supports DMA transfer mode
  - Provide complete serial port signal for modem control functions
  - Support slow infrared asynchronous interface (IrDA)
  - IrDA function up to 115200bps baudrate
  - UART function up to 3.7Mbps baudrate
  - Hardware flow control

#### SIM IF

- Supports normal card and UIM card
- 8-bit. 16-level receive-/transmit- FIFO
- Supports asynchronous character (T=0) communication modes
- Supports asynchronous block (T=1) communication modes
- Supports setting of clock-rate conversion factor F (372, 512, 558, etc.), and bit-rate adjustment factor D (1, 2, 4, 8, 16, 32, 12, 20, etc.)
- Supports extra guard time waiting
- Auto-error detection in T=0 receive mode
- Auto-character repeat in T=0 transmit mode
- Transforms inverted format to regular format and vice versa
- Support stop clock function in some power consuming sensitive applications



- Transport stream slave interface
  - 8-bit or 1-bit data bus selectable
  - Support PID filtering
- OTP Slave Interface
  - Total 256 bits. Lower 128bits are read-able and write-able, Higher 128bits are read only

#### 1.2.9 Bootrom

8kB Boot ROM memory



#### 1.3 Characteristic

| Item                 | Characteristic                           |
|----------------------|------------------------------------------|
| Process Technology   | 65nm CMOS low power                      |
| Power supply voltage | General purpose I/O: 1.6~3.6V            |
|                      | DDR I/O for mDDR: 1.8V± 0.2V             |
|                      | DDR I/O for DDR: 2.5V± 0.2V              |
|                      | DDR I/O for DDR2: 1.8V± 0.2V             |
|                      | RTC I/O: 3.0V~3.6V                       |
|                      | EFUSE programming: 2.5V± 10%             |
|                      | Analog power suppy 1: 2.5V± 10%          |
|                      | Analog power suppy 2: 3.3V± 10%          |
|                      | Core: 1.2 -0.1/+0.2 V                    |
| Package              | BGA379 14mm x 14mm x 1.1mm, 0.65mm pitch |
| Operating frequency  | 1000MHz                                  |



## 2 Packaging and Pinout Information

#### 2.1 Overview

JZ4770 processor is offered in 379-pin LFBGA package, which is 14mm x 14mm x 1.1mm outline, 21 x 21 matrix ball grid array and 0.65mm ball pitch, show in Figure 2-1. The JZ4770 pin to ball assignment is show in Figure 2-2.

The detailed pin description is listed in Table 2-1~Table 2-26.

#### 2.2 Solder Process

JZ4770 package is lead-free. It's reflow profile follows the IPC/JEDEC lead-free reflow profile as contained in <u>J-STD-020C</u>.

#### 2.3 Moisture Sensitivity Level

JZ4770 package moisture sensitivity is level 3.



#### 2.4 JZ4770 Package



Figure 2-1 JZ4770 package outline drawing



d -CIM D10 CIM\_D8 SDAT02 PCL CD\_VSYN GPF19 21 CIM CIM 00 S 00 8 B R3 PCLK D2 8 B4 CIM VSYN 10 22 20 0 CD CIM CIM CIM 0 CD LRCLK I2C1SDA CIM\_D9 DMICIN G3 D3 **D**5 B6 8 **R**4 R6 12C1SCK GPF22 GPF20 **DA10** SSICLK DA2 61 CIM CD CD CD CCD 0 9 MSC1D ) SSIDR CIM\_D11 R2 MSC1CMD AVDHP DWE DA3 DA1 18 CD 0 61 G4 SSIDT CIM\_HSY CIM MCL AVSHP GPF21 DA15 DA14 DCS1 DAO CD 00 CD CO CD 65 B5 **G7** 8 **AICSDATI** LCD\_HSYN DA13 CAS 8 16 5 CD CO CD CD VBUS **DA16** 03 02 10 90 0.65pitch, top view TDO UART3TXD PS2KDATA DM R VDD VDD D5 94 07 CD CD × JZ4770 Ball Assignment Ver1.0 BOOTSEL2 VSSMEM PWM6 155 110 23 80 SCCDATA D13 900 VSS 188 Z BGA379, 14mm x 14mm x 1.2mm, PSZKCLK DQS1S **VSSMEM** DQS1 DQS1 **D12** VSS VSS VSS VSS 60 SZMCLK **VSSMEM** BR PWM1 TSD12 VSS VSS VSS VSS DM1 0 TSDI6 TSD13 SSICE1 TSD14 TSD17 D20 D18 **D16** VSS VDD QQA 12COSCK UART2 TXD TSD15 UART2 RTS DM3/ ADD D19 D17 D22 D21 DQS3S/ UART2 RXD UART2 CTS SSICLK D25/D9 D23 UART0 TXD EXCLK SSIGPC D29/ DOS3 D27 D11 **FEST** JARTORXD GPS CLK LDO CAP PWM4 CLK32K DA12 PWRON SSIDT **SD14** DA9 SA5 D31/ D30/ D14 D28/ D12 D26/ D10 DA4 MSCD1 DA7 DA<sub>6</sub> SD8 WAIT RTCLK MSCD4 LUMA **SD12 PPRST** DA8 CS5 SAO MIRXCLK MSCD0 AVSPLL XRTCLK **SD13** SD2 8 **PCM1CLK** MIICOL PCM1DI PWM2 RXD MSCCLK MIITXDC AVDPLL MITXD SD11 SD6 SD1

Figure 2-2 JZ4770 pin to ball assignment



## 2.5 Pin Description [1][2]

#### 2.5.1 DDR

Table 2-1 DDR(mDDR, DDR2, DDR) Pins (74)

| Pin<br>Names | Ю | Loc | IO Cell Char.      | Pin Description                                                                            | Power              |
|--------------|---|-----|--------------------|--------------------------------------------------------------------------------------------|--------------------|
| D0           | Ю | B16 | Bi-dir, Single-end | D0: DDR data bus bit 0 in 32-bit and 16-bit data bus                                       | $VDD_{MEM}$        |
| D1           | Ю | A16 | Bi-dir, Single-end | D1: DDR data bus bit 1 in 32-bit and 16-bit data bus                                       | $VDD_{MEM}$        |
| D2           | Ю | C15 | Bi-dir, Single-end | D2: DDR data bus bit 2 in 32-bit and 16-bit data bus                                       | $VDD_{MEM}$        |
| D3           | Ю | B15 | Bi-dir, Single-end | D3: DDR data bus bit 3 in 32-bit and 16-bit data bus                                       | $VDD_{MEM}$        |
| D4           | Ю | C14 | Bi-dir, Single-end | D4: DDR data bus bit 4 in 32-bit and 16-bit data bus                                       | $VDD_{MEM}$        |
| D5           | Ю | D14 | Bi-dir, Single-end | D5: DDR data bus bit 5 in 32-bit and 16-bit data bus                                       | $VDD_{MEM}$        |
| D6           | Ю | A15 | Bi-dir, Single-end | D6: DDR data bus bit 6 in 32-bit and 16-bit data bus                                       | $VDD_{MEM}$        |
| D7           | Ю | E14 | Bi-dir, Single-end | D7: DDR data bus bit 7 in 32-bit and 16-bit data bus                                       | $VDD_{MEM}$        |
| D8           | Ю | B13 | Bi-dir, Single-end | D8: DDR data bus bit 8 in 32-bit data bus                                                  | $VDD_{MEM}$        |
| D9           | Ю | E11 | Bi-dir, Single-end | D9: DDR data bus bit 9 in 32-bit data bus                                                  | $VDD_{MEM}$        |
| D10          | Ю | C12 | Bi-dir, Single-end | D10: DDR data bus bit 10 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D11          | Ю | C13 | Bi-dir, Single-end | D11: DDR data bus bit 11 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D12          | Ю | C11 | Bi-dir, Single-end | D12: DDR data bus bit 12 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D13          | Ю | A12 | Bi-dir, Single-end | D13: DDR data bus bit 13 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D14          | Ю | A13 | Bi-dir, Single-end | D14: DDR data bus bit 14 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D15          | Ю | B12 | Bi-dir, Single-end | D15: DDR data bus bit 15 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D16          | Ю | E9  | Bi-dir, Single-end | D16: DDR data bus bit 16 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D17          | Ю | A8  | Bi-dir, Single-end | D17: DDR data bus bit 17 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D18          | Ю | В9  | Bi-dir, Single-end | D18: DDR data bus bit 18 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D19          | Ю | В8  | Bi-dir, Single-end | D19: DDR data bus bit 19 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D20          | Ю | A9  | Bi-dir, Single-end | D20: DDR data bus bit 20 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D21          | Ю | D8  | Bi-dir, Single-end | D21: DDR data bus bit 21 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D22          | Ю | C8  | Bi-dir, Single-end | D22: DDR data bus bit 22 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D23          | Ю | A7  | Bi-dir, Single-end | D23: DDR data bus bit 23 in 32-bit data bus                                                | $VDD_{MEM}$        |
| D24<br>D8    | Ю | E6  | Bi-dir, Single-end | D24: DDR data bus bit 24 in 32-bit data bus<br>D8: DDR data bus bit 8 in 16-bit data bus   | VDD <sub>MEM</sub> |
| D25<br>D9    | Ю | C7  | Bi-dir, Single-end | D25: DDR data bus bit 25 in 32-bit data bus<br>D9: DDR data bus bit 9 in 16-bit data bus   | VDD <sub>MEM</sub> |
| D26<br>D10   | Ю | D5  | Bi-dir, Single-end | D26: DDR data bus bit 26 in 32-bit data bus<br>D10: DDR data bus bit 10 in 16-bit data bus | $VDD_{MEM}$        |
| D27<br>D11   | Ю | В6  | Bi-dir, Single-end | D27: DDR data bus bit 27 in 32-bit data bus<br>D11: DDR data bus bit 11 in 16-bit data bus | $VDD_{MEM}$        |
| D28<br>D12   | Ю | C5  | Bi-dir, Single-end | D28: DDR data bus bit 28 in 32-bit data bus<br>D12: DDR data bus bit 12 in 16-bit data bus | $VDD_{MEM}$        |
| D29<br>D13   | Ю | C6  | Bi-dir, Single-end | D29: DDR data bus bit 29 in 32-bit data bus<br>D13: DDR data bus bit 13 in 16-bit data bus | $VDD_{MEM}$        |
| D30<br>D14   | Ю | B5  | Bi-dir, Single-end | D30: DDR data bus bit 30 in 32-bit data bus D14: DDR data bus bit 14 in 16-bit data bus    | $VDD_{MEM}$        |
| D31<br>D15   | Ю | A5  | Bi-dir, Single-end | D31: DDR data bus bit 31 in 32-bit data bus<br>D15: DDR data bus bit 15 in 16-bit data bus | $VDD_{MEM}$        |
| DA0          | 0 | E17 | Output, Single-end | DA0: DDR address bus bit 0                                                                 | $VDD_{MEM}$        |
| DA1          | 0 | B18 | Output, Single-end | DA1: DDR address bus bit 1                                                                 | $VDD_{MEM}$        |
| DA2          | 0 | B19 | Output, Single-end | DA2: DDR address bus bit 2                                                                 | $VDD_{MEM}$        |



| Pin<br>Names   | Ю  | Loc | IO Cell Char.        | Pin Description                                                                                                     | Power              |
|----------------|----|-----|----------------------|---------------------------------------------------------------------------------------------------------------------|--------------------|
| DA3            | 0  | C18 | Output, Single-end   | DA3: DDR address bus bit 3                                                                                          | $VDD_{MEM}$        |
| DA4            | 0  | F5  | Output, Single-end   | DA4: DDR address bus bit 4                                                                                          | $VDD_{MEM}$        |
| DA5            | 0  | В3  | Output, Single-end   | DA5: DDR address bus bit 5                                                                                          | $VDD_{MEM}$        |
| DA6            | 0  | D4  | Output, Single-end   | DA6: DDR address bus bit 6                                                                                          | $VDD_{MEM}$        |
| DA7            | 0  | E4  | Output, Single-end   | DA7: DDR address bus bit 7                                                                                          | $VDD_{MEM}$        |
| DA8            | 0  | А3  | Output, Single-end   | DA8: DDR address bus bit 8                                                                                          | $VDD_{MEM}$        |
| DA9            | 0  | G5  | Output, Single-end   | DA9: DDR address bus bit 9                                                                                          | $VDD_{MEM}$        |
| DA10           | 0  | A19 | Output, Single-end   | DA10: DDR address bus bit 10                                                                                        | $VDD_{MEM}$        |
| DA11           | 0  | C4  | Output, Single-end   | DA11: DDR address bus bit 11                                                                                        | $VDD_{MEM}$        |
| DA12           | 0  | E5  | Output, Single-end   | DA12: DDR address bus bit 12                                                                                        | $VDD_{MEM}$        |
| DA13           | 0  | F16 | Output, Single-end   | DA13: DDR address bus bit 13                                                                                        | $VDD_{MEM}$        |
| DA14           | 0  | B17 | Output, Single-end   | DA14: DDR address bus bit 14                                                                                        | $VDD_{MEM}$        |
| DA15           | 0  | D17 | Output, Single-end   | DA15: DDR address bus bit 15                                                                                        | $VDD_{MEM}$        |
| DA16           | 0  | E15 | Output, Single-end   | DA16: DDR address bus bit 16                                                                                        | $VDD_{MEM}$        |
| DCS0_          | 0  | C17 | Output, Single-end   | DCS0_: DDR chip select 0                                                                                            | $VDD_{MEM}$        |
| DCS1_          | 0  | A17 | Output, Single-end   | DCS1_: DDR chip select 1                                                                                            | $VDD_{MEM}$        |
| RAS_           | 0  | C16 | Output, Single-end   | RAS_: DDR row address strobe                                                                                        | $VDD_{MEM}$        |
| CAS_           | 0  | E16 | Output, Single-end   | CAS_: DDR column address strobe                                                                                     | $VDD_{MEM}$        |
| DWE            | 0  | A18 | Output, Single-end   | DWE_: DDR write enable                                                                                              | $VDD_{MEM}$        |
| DQS0S          | Ю  | E13 | Bi-dir, Single-end   | DQS0S: DDR data byte 0 strobe in 32-bit and 16-bit data bus                                                         | $VDD_{MEM}$        |
| DQS1S          | Ю  | D11 | Bi-dir, Single-end   | DQS1S: DDR data byte 1 strobe in 32-bit data bus                                                                    | VDD <sub>MEM</sub> |
| DQS2S          | Ю  | E10 | Bi-dir, Single-end   | DQS2S: DDR data byte 2 strobe in 32-bit data bus                                                                    | VDD <sub>MEM</sub> |
| DQS3S<br>DQS1S | Ю  | E7  | Bi-dir, Single-end   | DQS3S: DDR data byte 3 strobe in 32-bit data bus DQS1S: DDR data byte 1 strobe in 16-bit data bus                   | VDD <sub>MEM</sub> |
| DQS0           | Ю  | B14 |                      | DQS0: DDR data byte 0 strobe positive in 32-bit and 16-bit data bus                                                 | $VDD_{MEM}$        |
| DQS0_          | Ю  | A14 | Bi-dir, Differential | DQS0_: DDR data byte 0 strobe negative in 32-bit and 16-bit data bus                                                | VDD <sub>MEM</sub> |
| DQS1           | Ю  | B11 | Di dia Differential  | DQS1: DDR data byte 1 strobe positive in 32-bit data bus                                                            | $VDD_{MEM}$        |
| DQS1_          | Ю  | A11 | Bi-dir, Differential | DQS1_: DDR data byte 1 strobe negative in 32-bit data bus                                                           | $VDD_{MEM}$        |
| DQS2           | Ю  | A10 | D: 1: D:# 1: 1       | DQS2: DDR data byte 2 strobe positive in 32-bit data bus                                                            | $VDD_{MEM}$        |
| DQS2_          | Ю  | B10 | Bi-dir, Differential | DQS2_: DDR data byte 2 strobe negative in 32-bit data bus                                                           | $VDD_{MEM}$        |
| DQS3<br>DQS1   | Ю  | В7  | Di dir Differential  | DQS3: DDR data byte 3 strobe positive in 32-bit data bus DQS1: DDR data byte 1 strobe positive in 16-bit data bus   | VDD <sub>MEM</sub> |
| DQS3_<br>DQS1_ | Ю  | A6  | Bi-dir, Differential | DQS3_: DDR data byte 3 strobe negative in 32-bit data bus DQS1_: DDR data byte 1 strobe negative in 16-bit data bus | VDD <sub>MEM</sub> |
| DM0            | 0  | E12 | Output, Single-end   | DM0: DDR data byte 0 mask in 32-bit and 16-bit data bus                                                             | $VDD_{MEM}$        |
| DM1            | 0  | C10 | Output, Single-end   | DM1: DDR data byte 1 mask in 32-bit data bus                                                                        | $VDD_{MEM}$        |
| DM2            | 0  | C9  | Output, Single-end   | DM2: DDR data byte 2 mask in 32-bit data bus                                                                        | $VDD_{MEM}$        |
| DM3<br>DM1     | 0  | E8  | Output, Single-end   | DM3: DDR data byte 3 mask in 32-bit data bus DM1: DDR data byte 1 mask in 16-bit data bus                           | VDD <sub>MEM</sub> |
| СКО            | 0  | B4  | Outrot Differential  | CKO: DDR clock output                                                                                               | VDD <sub>MEM</sub> |
| СКО_           | 0  | A4  | Output, Differential | CKO_: DDR inverse clock output                                                                                      | $VDD_{MEM}$        |
| CKE            | 0  | C3  | Output, Single-end   | CKE: DDR clock enable                                                                                               | VDD <sub>MEM</sub> |
| VREFmem        | Al | F11 | · · · ·              | VREFmem: DDR/DDR2 input reference voltage                                                                           | VDD <sub>MEM</sub> |



## 2.5.2 BOOT and storage

Table 2-2 Static-Memory/MSC0/SPI0/DMA/1WIRE Pins (36; all GPIO shared: PA0~29, PB0~5)

| Pin<br>Names                         | Ю                         | Loc | IO Cell<br>Char.               | Pin Description                                                                                                                                                             | Power  |
|--------------------------------------|---------------------------|-----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| SD0<br>PA0                           | 10<br>10                  | D3  | 8mA,<br>pullup-pe              | SD0: Static memory/NAND data bus bit 0<br>PA0: GPIO group A bit 0                                                                                                           | VDDIOn |
| SD1<br>PA1                           | 10<br>10                  | A1  | 8mA,<br>pullup-pe              | SD1: Static memory/NAND data bus bit 1<br>PA1: GPIO group A bit 1                                                                                                           | VDDIOn |
| SD2<br>PA2                           | 10<br>10                  | A2  | 8mA,<br>pullup-pe              | SD2: Static memory/NAND data bus bit 2<br>PA2: GPIO group A bit 2                                                                                                           | VDDIOn |
| SD3<br>PA3                           | 10<br>10                  | B1  | 8mA,<br>pullup-pe              | SD3: Static memory/NAND data bus bit 3<br>PA3: GPIO group A bit 3                                                                                                           | VDDIOn |
| SD4<br>PA4                           | 10<br>10                  | E3  | 8mA,<br>pullup-pe              | SD4: Static memory/NAND data bus bit 4<br>PA4: GPIO group A bit 4                                                                                                           | VDDIOn |
| SD5<br>PA5                           | 10<br>10                  | E2  | 8mA,<br>pullup-pe              | SD5: Static memory/NAND data bus bit 5<br>PA5: GPIO group A bit 5                                                                                                           | VDDIOn |
| SD6<br>PA6                           | 10<br>10                  | C1  | 8mA,<br>pullup-pe              | SD6: Static memory/NAND data bus bit 6<br>PA6: GPIO group A bit 6                                                                                                           | VDDIOn |
| SD7<br>PA7                           | 10<br>10                  | F2  | 8mA,<br>pullup-pe              | SD7: Static memory/NAND data bus bit 7 PA7: GPIO group A bit 7                                                                                                              | VDDIOn |
| SD8<br>PA8                           | 10<br>10                  | H4  | 8mA,<br>pullup-pe              | SD8: Static memory/NAND data bus bit 8 PA8: GPIO group A bit 8                                                                                                              | VDDIOn |
| SD9<br>PA9                           | 10<br>10                  | B2  | 8mA,<br>pullup-pe              | SD9: Static memory/NAND data bus bit 9 PA9: GPIO group A bit 9                                                                                                              | VDDIOn |
| SD10<br>PA10                         | 10<br>10                  | C2  | 8mA,<br>pullup-pe              | SD10: Static memory/NAND data bus bit 10<br>PA10: GPIO group A bit 10                                                                                                       | VDDIOn |
| SD11<br>PA11                         | 10<br>10                  | D1  | 8mA,<br>pullup-pe              | SD11: Static memory/NAND data bus bit 11<br>PA11: GPIO group A bit 11                                                                                                       | VDDIOn |
| SD12<br>PA12                         | 10<br>10                  | F3  | 8mA,<br>pullup-pe              | SD12: Static memory/NAND data bus bit 12<br>PA12: GPIO group A bit 12                                                                                                       | VDDIOn |
| SD13<br>PA13                         | 10<br>10                  | G2  | 8mA,<br>pullup-pe              | SD13: Static memory/NAND data bus bit 13<br>PA13: GPIO group A bit 13                                                                                                       | VDDIOn |
| SD14<br>PA14                         | 10<br>10                  | H5  | 8mA,<br>pullup-pe              | SD14: Static memory/NAND data bus bit 14<br>PA14: GPIO group A bit 14                                                                                                       | VDDIOn |
| SD15<br>PA15                         | 10<br>10                  | J5  | 8mA,<br>pullup-pe              | SD15: Static memory/NAND data bus bit 15<br>PA15: GPIO group A bit 15                                                                                                       | VDDIOn |
| SA0<br>(CL)<br>PB0                   | 0<br>10                   | Н3  | 8mA,<br>pulldown-pe,<br>rst-pe | SA1: Static memory address bus bit 0 If NAND flash is used, this pin is used as NAND CL (command latch) pin PB0: GPIO group B bit 0                                         | VDDIOn |
| SA1<br>(AL)<br>PB1                   | 0<br>10                   | J2  | 8mA,<br>pulldown-pe,<br>rst-pe | SA1: Static memory address bus bit 1 If NAND flash is used, this pin is used as NAND AL (address latch) pin PB1: GPIO group B bit 1                                         | VDDIOn |
| SA2<br>PB2                           | 0<br>10                   | J3  | 8mA,<br>pullup-pe              | SA2: Static memory address bus bit 2<br>PB2: GPIO group B bit 2                                                                                                             | VDDIOn |
| SA3<br>PB3                           | 0<br>10                   | G1  | 8mA,<br>pullup-pe              | SA3: Static memory address bus bit 3<br>PB3: GPIO group B bit 3                                                                                                             | VDDIOn |
| SA4<br>DREQ1<br>MII_CRS<br>PB4(FRB1) | 0<br> <br> <br> <br> <br> | J1  | 8mA,<br>pullup-pe              | SA4: Static memory address bus bit 4 DREQ1: External DMA request input 1 MII_ CRS: Ethernet carrier sense for MII PB4: GPIO group B bit 4. NAND flash FRB input 1 candidate | VDDIO  |
| SA5<br>DACK1<br>PB5(FRB1)            | 0<br>0<br>IO              | L5  | 8mA,<br>pullup-pe              | SA5: Static memory address bus bit 5 DACK1: External DMA acknowledge output 1 PB5: GPIO group B bit 5. NAND flash FRB input 1 candidate                                     | VDDIO  |
| RD_<br>PA16                          | 0<br>10                   | D2  | 8mA,<br>pullup-pe,<br>rst-pe   | RD_: Static memory read strobe<br>PA16: GPIO group A bit 16                                                                                                                 | VDDIOn |



| Pin<br>Names                          | Ю                | Loc | IO Cell<br>Char.             | Pin Description                                                                                                                   | Power  |
|---------------------------------------|------------------|-----|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------|
| WE_<br>PA17                           | 0 0              | E1  | 8mA,<br>pullup-pe,<br>rst-pe | WE_: Static memory write strobe<br>PA17: GPIO group A bit 17                                                                      | VDDIOn |
| FRE_<br>MSC0_CLK<br>SSI0_CLK<br>PA18  | 0<br>0<br>0<br>0 | H2  | 8mA,<br>pullup-pe,<br>rst-pe | FRE_: NAND read enable MSC0_CLK: MSC (MMC/SD) 0 clock output SSI0_CLK: SSI 0 clock output PA18: GPIO group A bit 18               | VDDIOn |
| FWE_<br>MSC0_CMD<br>SSI0_CE0_<br>PA19 | 0000             | G3  | 8mA,<br>pullup-pe,<br>rst-pe | FEW_: NAND write enable MSC0_CMD: MSC (MMC/SD) 0 command SSI0_CE0_: SSI 0 chip enable 0 PA19: GPIO group A bit 19                 | VDDIOn |
| MSC0_D0<br>SSI0_DR<br>PA20(FRB0)      | IO               | F1  | 8mA,<br>pullup-pe            | MSC0_D0: MSC (MMC/SD) 0 data bit 0<br>SSI0_DR: SSI 0 data input<br>PA20: GPIO group A bit 20. NAND flash FRB (ready/busy) input 0 | VDDIOn |
| CS1_<br>MSC0_D1<br>SSI0_DT<br>PA21    | 0000             | H6  | 8mA,<br>pullup-pe,<br>rst-pe | CS1_: NAND/NOR/SRAM chip select 1 MSC0_D1: MSC (MMC/SD) 0 data bit 1 SSI0_DT: SSI 0 data output PA21: GPIO group A bit 21         | VDDIOn |
| CS2_<br>MSC0_D2<br>PA22               | 000              | K5  | 8mA,<br>pullup-pe,<br>rst-pe | CS2_: NAND/NOR/SRAM chip select 2<br>MSC0_D2: MSC (MMC/SD) 0 data bit 2<br>PA22: GPIO group A bit 22                              | VDDIOn |
| CS3_<br>MSC0_D3<br>PA23               | 0<br>10<br>10    | J6  | 8mA,<br>pullup-pe,<br>rst-pe | CS3_: NAND/NOR/SRAM chip select 3<br>MSC0_D3: MSC (MMC/SD) 0 data bit 3<br>PA23: GPIO group A bit 23                              | VDDIOn |
| CS4_<br>PA24                          | 0<br>10          | K2  | 8mA,<br>pullup-pe,<br>rst-pe | CS4_: NAND/NOR/SRAM chip select 4 PA24: GPIO group A bit 24                                                                       | VDDIO  |
| CS5_<br>PA25                          | 0<br>10          | L3  | 8mA,<br>pullup-pe,<br>rst-pe | CS5_: NAND/NOR/SRAM chip select 5 PA25: GPIO group A bit 25                                                                       | VDDIO  |
| CS6_<br>RDWR_<br>PA26                 | 0<br>0<br>10     | М3  | 8mA,<br>pullup-pe,<br>rst-pe | CS6_: NAND/NOR/SRAM chip select 6 RDWR_: Static memory access indicator, 1 for read and 0 for write PA26: GPIO group A bit 26     | VDDIO  |
| WAIT_<br>PA27(FRB1)                   | I<br>10          | L4  | 8mA,<br>pullup-pe            | WAIT_: Slow static memory/device wait signal PA27: GPIO group A bit 27. NAND flash FRB input 1 candidate                          | VDDIO  |
| DREQ0<br>PA28(FRB1)                   | I<br>10          | H1  | 8mA,<br>pullup-pe            | DREQ0: External DMA request input 0 PA28: GPIO group A bit 28. NAND flash FRB input 1 candidate                                   | VDDIO  |
| DACK0<br>OWI<br>PA29(FRB1)            | 0<br>10<br>10    | K3  | 8mA,<br>pullup-pe            | DACK0: External DMA acknowledge output 0 OWI: One wire interface PA29: GPIO group A bit 29. NAND flash FRB input 1 candidate      | VDDIO  |



#### 2.5.3 LCD

Table 2-3 LCDC Pins (28; all GPIO shared: PC0~27)

| Pin<br>Names              | Ю            | Loc | IO Cell<br>Char.             | Pin Description                                                                                   | Power |
|---------------------------|--------------|-----|------------------------------|---------------------------------------------------------------------------------------------------|-------|
| LCD_B0<br>LCD_REV<br>PC0  | 0<br>0<br>10 | J20 | 8mA,<br>pullup-pe            | LCD_B0: LCD Blue data bit 0<br>LCD_REV: LCD REV output for special TFT<br>PC0: GPIO group C bit 0 | VDDIO |
| LCD_B1<br>LCD_PS<br>PC1   | 0<br>0<br>10 | J21 | 8mA,<br>pullup-pe            | LCD_B1: LCD Blue data bit 1<br>LCD_PS: LCD PS output for special TFT<br>PC1: GPIO group C bit 1   | VDDIO |
| LCD_B2<br>PC2             | 0<br>10      | K21 | 8mA,<br>pullup-pe            | LCD_B2: LCD Blue data bit 2<br>PC2: GPIO group C bit 2                                            | VDDIO |
| LCD_B3<br>PC3             | 0<br>10      | M14 | 8mA,<br>pullup-pe            | LCD_B3: LCD Blue data bit 3<br>PC3: GPIO group C bit 3                                            | VDDIO |
| LCD_B4<br>PC4             | 0<br>10      | K20 | 8mA,<br>pullup-pe            | LCD_B4: LCD Blue data bit 4<br>PC4: GPIO group C bit 4                                            | VDDIO |
| LCD_B5<br>PC5             | 0<br>10      | L16 | 8mA,<br>pullup-pe            | LCD_B5: LCD Blue data bit 5<br>PC5: GPIO group C bit 5                                            | VDDIO |
| LCD_B6<br>PC6             | 0<br>10      | K19 | 8mA,<br>pullup-pe            | LCD_B6: LCD Blue data bit 6 PC6: GPIO group C bit 6                                               | VDDIO |
| LCD_B7<br>PC7             | 0<br>10      | N14 | 8mA,<br>pullup-pe            | LCD_B7: LCD Blue data bit 7 PC7: GPIO group C bit 7                                               | VDDIO |
| LCD_PCLK<br>PC8           | 0<br>10      | L21 | 16mA,<br>pullup-pe           | LCD_PCLK: LCD pixel clock PC8: GPIO group C bit 8                                                 | VDDIO |
| LCD_DE<br>PC9             | 0<br>10      | L20 | 8mA,<br>pullup-pe            | LCD_DE: STN AC bias drive/non-STN data enable PC9: GPIO group C bit 9                             | VDDIO |
| LCD_G0<br>LCD_SPL<br>PC10 | 0<br>0<br>10 | L18 | 8mA,<br>pullup-pe,<br>rst-pe | LCD_G0: LCD Green data bit 0<br>LCD_SPL: LCD SPL output<br>PC10: GPIO group C bit 10              | VDDIO |
| LCD_G1<br>PC11            | 0<br>10      | L17 | 8mA,<br>pullup-pe            | LCD_G1: LCD Green data bit 1<br>PC11: GPIO group C bit 11                                         | VDDIO |
| LCD_G2<br>PC12            | 0<br>10      | N21 | 8mA,<br>pullup-pe            | LCD_G2: LCD Green data bit 2<br>PC12: GPIO group C bit 12                                         | VDDIO |
| LCD_G3<br>PC13            | 0<br>10      | L19 | 8mA,<br>pullup-pe            | LCD_G3: LCD Green data bit 3<br>PC13: GPIO group C bit 13                                         | VDDIO |
| LCD_G4<br>PC14            | 0<br>10      | P17 | 8mA,<br>pullup-pe            | LCD_G4: LCD Green data bit 4<br>PC14: GPIO group C bit 14                                         | VDDIO |
| LCD_G5<br>PC15            | 0<br>10      | R16 | 8mA,<br>pullup-pe            | LCD_G5: LCD Green data bit 5<br>PC15: GPIO group C bit 15                                         | VDDIO |
| LCD_G6<br>PC16            | 0<br>10      | R17 | 8mA,<br>pullup-pe            | LCD_G6: LCD Green data bit 6<br>PC16: GPIO group C bit 16                                         | VDDIO |
| LCD_G7<br>PC17            | 0<br>10      | P16 | 8mA,<br>pullup-pe            | LCD_G7: LCD Green data bit 7<br>PC17: GPIO group C bit 17                                         | VDDIO |
| LCD_HSYN<br>PC18          | 10<br>10     | M16 | 8mA,<br>pullup-pe            | LCD_HSYN: LCD line clock/horizontal sync<br>PC18: GPIO group C bit 18                             | VDDIO |
| LCD_VSYN<br>PC19          | 10<br>10     | M21 | 8mA,<br>pullup-pe            | LCD_VSYN: LCD frame clock/vertical sync<br>PC19: GPIO group C bit 19                              | VDDIO |
| LCD_R0<br>LCD_CLS<br>PC20 | 0<br>0<br>10 | M19 | 8mA,<br>pullup-pe            | LCD_R0: LCD Red data bit 0<br>LCD_CLS: LCD CLS output<br>PC20: GPIO group C bit 20                | VDDIO |
| LCD_R1<br>PC21            | 0<br>10      | N16 | 8mA,<br>pullup-pe            | LCD_R1: LCD Red data bit 1<br>PC21: GPIO group C bit 21                                           | VDDIO |
| LCD_R2<br>PC22            | 0<br>10      | P18 | 8mA,<br>pullup-pe            | LCD_R2: LCD Red data bit 2<br>PC22: GPIO group C bit 22                                           | VDDIO |
| LCD_R3<br>PC23            | 0<br>10      | M20 | 8mA,<br>pullup-pe            | LCD_R3: LCD Red data bit 3<br>PC23: GPIO group C bit 23                                           | VDDIO |



| Pin<br>Names   | Ю       | Loc | IO Cell<br>Char.  | Pin Description                                         | Power |
|----------------|---------|-----|-------------------|---------------------------------------------------------|-------|
| LCD_R4<br>PC24 | 00      | N19 | 8mA,<br>pullup-pe | LCD_R4: LCD Red data bit 4<br>PC24: GPIO group C bit 24 | VDDIO |
| LCD_R5<br>PC25 | 0 10    | N17 | 8mA,<br>pullup-pe | LCD_R5: LCD Red data bit 5<br>PC25: GPIO group C bit 25 | VDDIO |
| LCD_R6<br>PC26 | 0<br>10 | P19 | 8mA,<br>pullup-pe | LCD_R6: LCD Red data bit 6<br>PC26: GPIO group C bit 26 | VDDIO |
| LCD_R7<br>PC27 | 0<br>10 | M17 | 8mA,<br>pullup-pe | LCD_R7: LCD Red data bit 7<br>PC27: GPIO group C bit 27 | VDDIO |

#### 2.5.4 MAC/PCM1

Table 2-4 MAC-MII/RMII/PCM1 Pins (12; all GPIO shared: PF4~15)

| Pin<br>Names                   | Ю                   | Loc | IO Cell<br>Char.    | Pin Description                                                                                                                                                          | Power |
|--------------------------------|---------------------|-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| MII_TXD0<br>PF4                | 0<br>10             | K1  | 8mA,<br>pulldown-pe | MII_TXD0: Ethernet transmit data bit 0 for MII and RMII PF4: GPIO group F bit 4. Pull-down not enabled at and after reset                                                | VDDIO |
| MII_TXD1<br>PF5                | 0<br>10             | L1  | 8mA,<br>pulldown-pe | MII_TXD1: Ethernet transmit data bit 1 for MII and RMII PF5: GPIO group F bit 5. Pull-down not enabled at and after reset                                                | VDDIO |
| MII_TXCLK<br>(RMII_CLK)<br>PF6 | I<br>10             | L2  | 8mA,<br>pulldown-pe | MII_TXCLK: Ethernet 25MHz transmit clock for MII or (RMII_CLK) ethernet 50MHz reference clock for RMII PF6: GPIO group F bit 6. Pull-down not enabled at and after reset | VDDIO |
| MII_RXCLK<br>PF7               | I<br>10             | M2  | 8mA,<br>pulldown-pe | MII_RXCLK: Ethernet receive clock for MII (25MHz) PF7: GPIO group F bit 7. Pull-down not enabled at and after reset                                                      | VDDIO |
| MII_RXER<br>PF8                | I<br>10             | N3  | 8mA,<br>pulldown-pe | MII_RXER: Ethernet receive error for MII and RMII PF8: GPIO group F bit 8. Pull-down not enabled at and after reset                                                      | VDDIO |
| MII_RXDV<br>PF9                | I<br>10             | M1  | 8mA,<br>pulldown-pe | MII_RXDV: Ethernet receive data valid for MII and RMII PF9: GPIO group F bit 9. Pull-down not enabled at and after reset                                                 | VDDIO |
| MII_RXD0<br>PF10               | I<br>10             | N2  | 8mA,<br>pulldown-pe | MII_RXD0: Ethernet receive data bit 0 for MII and RMII PF10: GPIO group F bit 10. Pull-down not enabled at and after reset                                               | VDDIO |
| MII_RXD1<br>PF11               | I<br>IO             | N1  | 8mA,<br>pulldown-pe | MII_RXD1: Ethernet receive data bit 1 for MII and RMII PF11: GPIO group F bit 11. Pull-down not enabled at and after reset                                               | VDDIO |
| MII_TXEN<br>PCM1_DO<br>PF12    | 0<br>0<br>10        | P2  | 8mA,<br>pullup-pe   | MII_TXEN: Ethernet transmit enable for MII and RMII PCM1_DO: PCM 1 data out PF12: GPIO group F bit 12                                                                    | VDDIO |
| MII_MDC<br>PCM1_CLK<br>PF13    | 0<br>10<br>10       | P1  | 8mA,<br>pullup-pe   | MII_MDC: Ethernet management clock for MII and RMII PCM1_CLK: PCM 1 clock PF13: GPIO group F bit 13                                                                      | VDDIO |
| MII_MDIO<br>PCM1_SYN<br>PF14   | 10<br>10<br>10      | P3  | 8mA,<br>pullup-pe   | MII_MDIO: Ethernet management data for MII and RMII PCM1_SYN: PCM 1 sync PF14: GPIO group F bit 14                                                                       | VDDIO |
| MII_COL<br>PCM1_DI<br>PF15     | <br> <br> <br> <br> | R1  | 8mA,<br>pullup-pe   | MII_COL: Ethernet collision for MII PCM1_DI: PCM 1 data in PF15: GPIO group F bit 15                                                                                     | VDDIO |



#### 2.5.5 CIM

Table 2-5 CIM/EPD/I2C2/DMIC Pins (16; all GPIO shared: PB6~19, PF16~17)

| Pin<br>Names                            | Ю                      | Loc | IO Cell<br>Char.             | Pin Description                                                                                                                     | Power |
|-----------------------------------------|------------------------|-----|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|
| CIM_PCLK<br>PB6                         | I<br>IO                | B20 | 8mA,<br>pullup-pe            | CIM_PCLK: CIM pixel clock input<br>PB6: GPIO group B bit 6                                                                          | VDDIO |
| CIM_HSYN<br>PB7                         | I<br>О                 | G17 | 8mA,<br>pullup-pe            | CIM_HSYN: CIM horizonal sync input<br>PB7: GPIO group B bit 7                                                                       | VDDIO |
| CIM_VSYN<br>PB8                         | I<br>IO                | C20 | 8mA,<br>pullup-pe,<br>rst-pe | CIM_VSYN: CIM vertical sync input<br>PB8: GPIO group B bit 8                                                                        | VDDIO |
| CIM_MCLK<br>EPD_PWC<br>PB9              | 0<br>0<br>10           | H17 | 8mA,<br>pullup-pe            | CIM_MCLK: CIM master clock output<br>EPD_PWC: EPD power control common<br>PB9: GPIO group B bit 9                                   | VDDIO |
| CIM_D0<br>EPD_PWR0<br>PB10              | 1<br>0<br>10           | A21 | 8mA,<br>pulldown-pe          | CIM_D0: CIM data input bit 0. When use 8-bit data, use CIM_D0~D7 EPD_PWR0: EPD power control bit 0 PB10: GPIO group B bit 10        | VDDIO |
| CIM_D1<br>EPD_PWR1<br>PB11              | 1<br>0<br>10           | B21 | 8mA,<br>pulldown-pe          | CIM_D1: CIM data input bit 1 EPD_PWR1: EPD power control bit 1 PB11: GPIO group B bit 11                                            | VDDIO |
| CIM_D2<br>EPD_SCE2_<br>PB12             | 1<br>0<br>10           | D20 | 8mA,<br>pullup-pe            | CIM_D2: CIM data input bit 2 EPD_SCE2_: EPD source driver chip select 2 PB12: GPIO group B bit 12                                   | VDDIO |
| CIM_D3<br>EPD_SCE3_<br>PB13             | 1<br>0<br>10           | E19 | 8mA,<br>pullup-pe            | CIM_D3: CIM data input bit 3 EPD_SCE3_: EPD source driver chip select 3 PB13: GPIO group B bit 13                                   | VDDIO |
| CIM_D4<br>EPD_SCE4_<br>PB14             | 1<br>0<br>10           | C21 | 8mA,<br>pullup-pe            | CIM_D4: CIM data input bit 4 EPD_SCE4_: EPD source driver chip select 4 PB14: GPIO group B bit 14                                   | VDDIO |
| CIM_D5<br>EPD_SCE5_<br>PB15             | 1<br>0<br>10           | F19 | 8mA,<br>pullup-pe            | CIM_D5: CIM data input bit 5 EPD_SCE5_: EPD source driver chip select 5 PB15: GPIO group B bit 15                                   | VDDIO |
| CIM_D6<br>EPD_PWR2<br>PB16              | 1<br>0<br>10           | E20 | 8mA,<br>pulldown-pe          | CIM_D6: CIM data input bit 6 EPD_PWR6: EPD power control bit 2 PB16: GPIO group B bit 16                                            | VDDIO |
| CIM_D7<br>EPD_PWR3<br>PB17              | 1<br>0<br>10           | F20 | 8mA,<br>pulldown-pe          | CIM_D7: CIM data input bit 7<br>EPD_PWR7: EPD power control bit 3<br>PB17: GPIO group B bit 17                                      | VDDIO |
| CIM_D8<br>EPD_BD0<br>DMIC_CLK<br>PB18   | 0<br>0<br>10           | D21 | 8mA,<br>pulldown-pe          | CIM_D8: CIM data input bit 8 EPD_BD0: EPD border management bit 0 DMIC_CLK: Digital MIC clock output PB18: GPIO group B bit 18      | VDDIO |
| CIM_D9<br>EPD_ BD1<br>DMIC_IN<br>PB19   | <br>  0<br>  1<br>  10 | G19 | 8mA,<br>pulldown-pe          | CIM_D9: CIM data input bit 9 EPD_BD1: EPD border management bit 1 DMIC_IN: Digital MIC input PB19: GPIO group B bit 19              | VDDIO |
| CIM_D10<br>EPD_ BD2<br>I2C2_SDA<br>PF16 | 1<br>0<br>10           | E21 | 8mA,<br>pullup-pe            | CIM_D10: CIM data input bit 10<br>EPD_BD2: EPD border management bit 2<br>I2C2_SDA: I2C 2 serial data<br>PF16: GPIO group F bit 16  | VDDIO |
| CIM_D11<br>EPD_ BD3<br>I2C2_SCK<br>PF17 | 1<br>0<br>10           | H18 | 8mA,<br>pullup-pe            | CIM_D11: CIM data input bit 11<br>EPD_BD3: EPD border management bit 3<br>I2C2_SCK: I2C 2 serial clock<br>PF17: GPIO group F bit 17 | VDDIO |



#### 2.5.6 TSSI/SSI/MSC/UART/I2C

Table 2-6 TSSI/MSC2/SSI Pins (12; all GPIO shared: PB20~31)

| Pin<br>Names                                        | Ю                       | Loc | IO Cell<br>Char.             | Pin Description                                                                                                                                                                                                           | Power |
|-----------------------------------------------------|-------------------------|-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| MSC2_D0<br>SSI0_DR<br>SSI1_DR<br>TSD0<br>PB20       | IO                      | Y8  | 8mA,<br>pullup-pe            | MSC2_D0: MSC (MMC/SD) 2 data bit 0 SSI0_DR: SSI 0 data input SSI1_DR: SSI 1 data input TSD0: TS slave interface input data bus bit 0 PB20: GPIO group B bit 20                                                            | VDDIO |
| MSC2_D1<br>SSI0_DT<br>SSI1_DT<br>TSD1<br>PB21       | 10<br>0<br>0<br>10      | W8  | 8mA,<br>pullup-pe            | MSC2_D1: MSC (MMC/SD) 2 data bit 1 SSI0_DT: SSI 0 data output SSI1_DT: SSI 1 data output TSD1: TS interface input data bus bit 1 PB21: GPIO group B bit 21                                                                | VDDIO |
| TSD2<br>PB22                                        | I<br>IO                 | W10 | 8mA,<br>pullup-pe            | TSD2: TS interface input data bus bit 2<br>PB22: GPIO group B bit 22                                                                                                                                                      | VDDIO |
| TSD3<br>PB23                                        | I<br>IO                 | P9  | 8mA,<br>pullup-pe            | TSD3: TS interface input data bus bit 3<br>PB23: GPIO group B bit 23                                                                                                                                                      | VDDIO |
| TSD4<br>PB24                                        | I<br>Ю                  | AA9 | 8mA,<br>pullup-pe            | TSD4: TS interface input data bus bit 4<br>PB24: GPIO group B bit 24                                                                                                                                                      | VDDIO |
| TSD5<br>PB25                                        | I<br>IO                 | N8  | 8mA,<br>pullup-pe            | TSD5: TS interface input data bus bit 5<br>PB25: GPIO group B bit 25                                                                                                                                                      | VDDIO |
| TSD6<br>PB26                                        | I<br>IO                 | Т9  | 8mA,<br>pullup-pe            | TSD6: TS interface input data bus bit 6<br>PB26: GPIO group B bit 26                                                                                                                                                      | VDDIO |
| TSD7<br>PB27                                        | I<br>IO                 | Y9  | 8mA,<br>pullup-pe            | TSD7: TS interface input data bus bit 7<br>PB27: GPIO group B bit 27                                                                                                                                                      | VDDIO |
| MSC2_CLK<br>SSI0_CLK<br>SSI1_CLK<br>TSCLK<br>PB28   | 0<br>0<br>0<br>1<br>10  | AA8 | 8mA,<br>pullup-pe            | MSC2_CLK: MSC (MMC/SD) 2 clock output<br>SSI0_CLK: SSI 0 clock output<br>SSI1_CLK: SSI 1 clock output<br>TSCLK: TS interface clock input<br>PB28: GPIO group B bit 28                                                     | VDDIO |
| MSC2_CMD<br>SSI0_CE0_<br>SSI1_CE0_<br>TSSTR<br>PB29 | 10<br>0<br>0<br>10      | W9  | 8mA,<br>pullup-pe,<br>rst-pe | MSC2_CMD: MSC (MMC/SD) 2 command<br>SSI0_CE0_: SSI 0 chip enable 0<br>SSI1_CE0_: SSI 1 chip enable 0<br>TSSTR: TS interface frame start input<br>PB29: GPIO group B bit 29                                                | VDDIO |
| MSC2_D2<br>SSI0_GPC<br>SSI1_GPC<br>TSFAIL<br>PB30   | 10<br>0<br>0<br>10      | AA7 | 8mA,<br>pullup-pe            | MSC2_D2: MSC (MMC/SD) 2 data bit 2<br>SSI0_GPC: SSI 0 general-purpose control signal<br>SSI1_GPC: SSI 1 general-purpose control signal<br>TSFAIL: TS interface error package indicator input<br>PB30: GPIO group B bit 30 | VDDIO |
| MSC2_D3<br>SSI0_CE1_<br>SSI1_CE1_<br>TSFRM<br>PB31  | 10<br>0<br>0<br>1<br>10 | Y7  | 8mA,<br>pullup-pe,<br>rst-pe | MSC2_D3: MSC (MMC/SD) 2 data bit 3 SSI0_CE1_: SSI 0 chip enable 1 SSI1_CE1_: SSI 1 chip enable 1 TSFRM: TS interface frame valid input PB31: GPIO group B bit 31                                                          | VDDIO |

Table 2-7 UARTO/GPSBB Pins (4; all GPIO shared: PF0~3)

| Pin<br>Names                 | Ю                   | Loc | IO Cell<br>Char.             | Pin Description                                                                                     | Power |
|------------------------------|---------------------|-----|------------------------------|-----------------------------------------------------------------------------------------------------|-------|
| UART0_RxD<br>GPS_CLK<br>PF0  | <br> <br> <br> <br> | T5  | 8mA,<br>pullup-pe            | UART0_RxD: UART 0 Receiving data GPS_CLK: GPS baseband clock input from RF PF0: GPIO group F bit 0  | VDDIO |
| UARTO_CTS_<br>GPS_MAG<br>PF1 | <br> <br> <br> <br> | R5  | 8mA,<br>pullup-pe,<br>rst-pe | UART0_CTS_: UART 0 CTS_ input<br>GPS_MAG: GPS baseband MAG input from RF<br>PF1: GPIO group F bit 1 | VDDIO |



| Pin<br>Names                 | Ю       | Loc | IO Cell<br>Char.             | Pin Description                                                                                      | Power |
|------------------------------|---------|-----|------------------------------|------------------------------------------------------------------------------------------------------|-------|
| UART0_RTS_<br>GPS_SIG<br>PF2 | 0 - 0   | P6  | 8mA,<br>pullup-pe,<br>rst-pe | UARTO_RTS_: UART 0 RTS_ output<br>GPS_SIG: GPS baseband SIG input from RF<br>PF2: GPIO group F bit 2 | VDDIO |
| UART0_TxD<br>PF3             | 0<br>10 | Т6  | 8mA,<br>pullup-pe,<br>rst-pe | UART0_TxD: UART 0 transmitting data PF3: GPIO group F bit 3                                          | VDDIO |

#### Table 2-8 MSC1/SSI, Pins (6; all GPIO shared: PD20~25)

| Pin<br>Names                               | Ю    | Loc | IO Cell<br>Char.             | Pin Description                                                                                                                                                     | Power |
|--------------------------------------------|------|-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| MSC1_D0<br>SSI0_DR<br>SSI1_DR<br>PD20      | 99   | D18 | 8mA,<br>pullup-pe            | MSC1_D0: MSC (MMC/SD) 1 data bit 0<br>SSI0_DR: SSI 0 data input<br>SSI1_DR: SSI 1 data input<br>PD20: GPIO group D bit 20                                           | VDDIO |
| MSC1_D1<br>SSI0_DT<br>SSI1_DT<br>PD21      | 0000 | F17 | 8mA,<br>pullup-pe            | MSC1_D1: MSC (MMC/SD) 1 data bit 1 SSI0_DT: SSI 0 data output SSI1_DT: SSI 1 data output PD21: GPIO group D bit 21                                                  | VDDIO |
| MSC1_D2<br>SSI0_GPC<br>SSI1_GPC<br>PD22    | 0000 | C19 | 8mA,<br>pullup-pe            | MSC1_D2: MSC (MMC/SD) 1 data bit 2<br>SSI0_GPC: SSI 0 general-purpose control signal<br>SSI1_GPC: SSI 1 general-purpose control signal<br>PD22: GPIO group D bit 22 | VDDIO |
| MSC1_D3<br>SSI0_CE1_<br>SSI1_CE1_<br>PD23  | 0000 | A20 | 8mA,<br>pullup-pe,<br>rst-pe | MSC1_D3: MSC (MMC/SD) 1 data bit 3 SSI0_CE1_: SSI 0 chip enable 1 SSI1_CE1_: SSI 1 chip enable 1 PD23: GPIO group D bit 23                                          | VDDIO |
| MSC1_CLK<br>SSI0_CLK<br>SSI1_CLK<br>PD24   | 0000 | D19 | 8mA,<br>pullup-pe            | MSC1_CLK: MSC (MMC/SD) 1 clock output<br>SSI0_CLK: SSI 0 clock output<br>SSI1_CLK: SSI 1 clock output<br>PD24: GPIO group D bit 24                                  | VDDIO |
| MSC1_CMD<br>SSI0_CE0_<br>SSI1_CE0_<br>PD25 | 0000 | E18 | 8mA,<br>pullup-pe,<br>rst-pe | MSC1_CMD: MSC (MMC/SD) 1 command<br>SSI0_CE0_: SSI 0 chip enable 0<br>SSI1_CE0_: SSI 1 chip enable 0<br>PD25: GPIO group D bit 25                                   | VDDIO |

## Table 2-9 UART1/MII Pins (4; all GPIO shared: PD26~29)

| Pin<br>Names                   | Ю           | Loc | IO Cell<br>Char.             | Pin Description                                                                                              | Power |
|--------------------------------|-------------|-----|------------------------------|--------------------------------------------------------------------------------------------------------------|-------|
| UART1_RxD<br>MII_RXD2<br>PD26  | 0           | L6  | 8mA,<br>pullup-pe            | UART1_RxD: UART 1 Receiving data MII_RXD2: Ethernet receive data bit 2 for MII PD26: GPIO group D bit 26     | VDDIO |
| UART1_CTS_<br>MII_RXD3<br>PD27 | -<br>-<br>0 | M5  | 8mA,<br>pullup-pe            | UART1_CTS_: UART 1 CTS_ input MII_RXD3: Ethernet receive data bit 3 for MII PD27: GPIO group D bit 27        | VDDIO |
| UART1_TxD<br>MII_TXD2<br>PD28  | 500         | M6  | 8mA,<br>pullup-pe,<br>rst-pe | UART1_TxD: UART 1 transmitting data MII_TXD2: Ethernet transmit data bit 2 for MII PD28: GPIO group D bit 28 | VDDIO |
| UART1_RTS_<br>MII_TXD3<br>PD29 | 000         | M8  | 8mA,<br>pullup-pe,<br>rst-pe | UART1_RTS_: UART 1 RTS_ output MII_TXD3: Ethernet transmit data bit 3 for MII PD29: GPIO group D bit 29      | VDDIO |



#### Table 2-10 UART2 Pins (0/4/4; all GPIO shared: PC28~31)

| Pin<br>Names       | Ю       | Loc | IO Cell<br>Char.             | Pin Description                                               | Power |
|--------------------|---------|-----|------------------------------|---------------------------------------------------------------|-------|
| UART2_RxD<br>PC28  | I<br>IO | Т7  | 8mA,<br>pullup-pe            | UART2_RxD: UART 2 Receiving data PC28: GPIO group C bit 28    | VDDIO |
| UART2_CTS_<br>PC29 | I<br>IO | U7  | 8mA,<br>pullup-pe            | UART2_CTS_: UART 2 CTS_ input<br>PC29: GPIO group C bit 29    | VDDIO |
| UART2_TxD<br>PC30  | 0<br>10 | P8  | 8mA,<br>pullup-pe,<br>rst-pe | UART2_TxD: UART 2 transmitting data PC30: GPIO group C bit 30 | VDDIO |
| UART2_RTS_<br>PC31 | 0<br>10 | U8  | 8mA,<br>pullup-pe,<br>rst-pe | UART2_RTS_: UART 2 RTS_ output<br>PC31: GPIO group C bit 31   | VDDIO |

#### Table 2-11 I2C0/I2C1 Pins (4; all GPIO shared: PD30~31, PE30~31)

| Pin<br>Names     | Ю        | Loc | IO Cell<br>Char.  | Pin Description                                           | Power |
|------------------|----------|-----|-------------------|-----------------------------------------------------------|-------|
| I2C0_SDA<br>PD30 | 10<br>10 | R6  | 8mA,<br>pullup-pe | I2C0_SDA: I2C 0 serial data<br>PD30: GPIO group D bit 30  | VDDIO |
| I2C0_SCK<br>PD31 | 10<br>10 | Т8  | 8mA,<br>pullup-pe | I2C0_SCK: I2C 0 serial clock<br>PD31: GPIO group D bit 31 | VDDIO |
| I2C1_SDA<br>PE30 | 10<br>10 | R19 | 8mA,<br>pullup-pe | I2C1_SDA: I2C 1 serial data<br>PE30: GPIO group E bit 30  | VDDIO |
| I2C1_SCK<br>PE31 | 10<br>10 | T19 | 8mA,<br>pullup-pe | I2C1_SCK: I2C 1 serial clock<br>PE31: GPIO group E bit 31 | VDDIO |

#### Table 2-12 MSC Pins (10; all GPIO shared: PE20~29)

| Pin<br>Names                             | Ю              | Loc | IO Cell<br>Char.   | Pin Description                                                                                                                             | Power |
|------------------------------------------|----------------|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|
| MSC0_CLK<br>MSC1_CLK<br>MSC2_CLK<br>PE28 | 0 0 0 0        | V1  | 16mA,<br>pullup-pe | MSC0_CLK: MSC (MMC/SD) 0 clock output MSC1_CLK: MSC (MMC/SD) 1 clock output MSC2_CLK: MSC (MMC/SD) 2 clock output PE28: GPIO group E bit 28 | VDDIO |
| MSC0_CMD<br>MSC1_CMD<br>MSC2_CMD<br>PE29 | 10<br>10<br>10 | V2  | 8mA,<br>pullup-pe  | MSC0_CMD: MSC (MMC/SD) 0 command<br>MSC1_CMD: MSC (MMC/SD) 1 command<br>MSC2_CMD: MSC (MMC/SD) 2 command<br>PE29: GPIO group E bit 29       | VDDIO |
| MSC0_D0<br>MSC1_D0<br>MSC2_D0<br>PE20    | 10<br>10<br>10 | R2  | 8mA,<br>pullup-pe  | MSC0_D0: MSC (MMC/SD) 0 data bit 0 MSC1_D0: MSC (MMC/SD) 1 data bit 0 MSC2_D0: MSC (MMC/SD) 2 data bit 0 PE20: GPIO group E bit 20          | VDDIO |
| MSC0_D1<br>MSC1_D1<br>MSC2_D1<br>PE21    | 10<br>10<br>10 | P4  | 8mA,<br>pullup-pe  | MSC0_D1: MSC (MMC/SD) 0 data bit 1 MSC1_D1: MSC (MMC/SD) 1 data bit 1 MSC2_D1: MSC (MMC/SD) 2 data bit 1 PE21: GPIO group E bit 21          | VDDIO |
| MSC0_D2<br>MSC1_D2<br>MSC2_D2<br>PE22    | 10<br>10<br>10 | T1  | 8mA,<br>pullup-pe  | MSC0_D2: MSC (MMC/SD) 0 data bit 2 MSC1_D2: MSC (MMC/SD) 1 data bit 2 MSC2_D2: MSC (MMC/SD) 2 data bit 2 PE22: GPIO group E bit 22          | VDDIO |
| MSC0_D3<br>MSC1_D3<br>MSC2_D3<br>PE23    | 10<br>10<br>10 | T2  | 8mA,<br>pullup-pe  | MSC0_D3: MSC (MMC/SD) 0 data bit 3 MSC1_D3: MSC (MMC/SD) 1 data bit 3 MSC2_D3: MSC (MMC/SD) 2 data bit 3 PE23: GPIO group E bit 23          | VDDIO |



| Pin<br>Names                          | Ю              | Loc | IO Cell<br>Char.  | Pin Description                                                                                                                    | Power |
|---------------------------------------|----------------|-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------|-------|
| MSC0_D4<br>MSC1_D4<br>MSC2_D4<br>PE24 | 10<br>10<br>10 | R3  | 8mA,<br>pullup-pe | MSC0_D4: MSC (MMC/SD) 0 data bit 4 MSC1_D4: MSC (MMC/SD) 1 data bit 4 MSC2_D4: MSC (MMC/SD) 2 data bit 4 PE24: GPIO group E bit 24 | VDDIO |
| MSC0_D5<br>MSC1_D5<br>MSC2_D5<br>PE25 | 10<br>10<br>10 | U1  | 8mA,<br>pullup-pe | MSC0_D5: MSC (MMC/SD) 0 data bit 5 MSC1_D5: MSC (MMC/SD) 1 data bit 5 MSC2_D5: MSC (MMC/SD) 2 data bit 5 PE25: GPIO group E bit 25 | VDDIO |
| MSC0_D6<br>MSC1_D6<br>MSC2_D6<br>PE26 | 10<br>10<br>10 | Т3  | 8mA,<br>pullup-pe | MSC0_D6: MSC (MMC/SD) 0 data bit 6 MSC1_D6: MSC (MMC/SD) 1 data bit 6 MSC2_D6: MSC (MMC/SD) 2 data bit 6 PE26: GPIO group E bit 26 | VDDIO |
| MSC0_D7<br>MSC1_D7<br>MSC2_D7<br>PE27 | 10<br>10<br>10 | U2  | 8mA,<br>pullup-pe | MSC0_D7: MSC (MMC/SD) 0 data bit 7 MSC1_D7: MSC (MMC/SD) 1 data bit 7 MSC2_D7: MSC (MMC/SD) 2 data bit 7 PE27: GPIO group E bit 27 | VDDIO |

Table 2-13 SSI Pins (6; all GPIO shared: PE14~19)

| Pin<br>Names                   | Ю               | Loc | IO Cell<br>Char.             | Pin Description                                                                                                               | Power |
|--------------------------------|-----------------|-----|------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|
| SSI0_DR<br>SSI1_DR<br>PE14     | <br> -<br> <br> | V8  | 8mA,<br>pullup-pe            | SSI0_DR: SSI 0 data input<br>SSI1_DR: SSI 1 data input<br>PE14: GPIO group E bit 14                                           | VDDIO |
| SSI0_CLK<br>SSI1_CLK<br>PE15   | 0<br>0<br>10    | W7  | 8mA,<br>pullup-pe            | SSI0_CLK: SSI 0 clock output<br>SSI1_CLK: SSI 1 clock output<br>PE15: GPIO group E bit 15                                     | VDDIO |
| SSI0_CE0_<br>SSI1_CE0_<br>PE16 | 0<br>0<br>10    | Y6  | 8mA,<br>pullup-pe,<br>rst-pe | SSI0_CE0_: SSI 0 chip enable 0<br>SSI1_CE0_: SSI 1 chip enable 0<br>PE16: GPIO group E bit 16                                 | VDDIO |
| SSI0_DT<br>SSI1_DT<br>PE17     | 0<br>0<br>10    | AA5 | 8mA,<br>pullup-pe            | SSI0_DT: SSI 0 data output<br>SSI1_DT: SSI 1 data output<br>PE17: GPIO group E bit 17                                         | VDDIO |
| SSI0_CE1_<br>SSI1_CE1_<br>PE18 | 0<br>0<br>10    | U9  | 8mA,<br>pullup-pe,<br>rst-pe | SSI0_CE1_: SSI 0 chip enable 1<br>SSI1_CE1_: SSI 1 chip enable 1<br>PE18: GPIO group E bit 18                                 | VDDIO |
| SSI0_GPC<br>SSI1_GPC<br>PE19   | 0<br>0<br>10    | AA6 | 8mA,<br>pullup-pe            | SSI0_GPC: SSI 0 general-purpose control signal<br>SSI1_GPC: SSI 1 general-purpose control signal<br>PE19: GPIO group E bit 19 | VDDIO |



#### 2.5.7 PCM0/PCM1/PS2/SCC/PWM/AIC/UART

Table 2-14 PCM0/PS2/SCC Pins (10; all GPIO shared: PD0~9)

| Pin<br>Names               | Ю        | Loc | IO Cell<br>Char.  | Pin Description                                                                                                        | Power |
|----------------------------|----------|-----|-------------------|------------------------------------------------------------------------------------------------------------------------|-------|
| PCM0_DO<br>PD0             | 0<br>10  | U18 | 8mA,<br>pullup-pe | PCM0_DO: PCM 0 data out<br>PD0: GPIO group D bit 0                                                                     | VDDIO |
| PCM0_CLK<br>PD1            | 10<br>10 | U16 | 8mA,<br>pullup-pe | PCM0_CLK: PCM 0 clock<br>PD1: GPIO group D bit 1                                                                       | VDDIO |
| PCM0_SYN<br>PD2            | 10<br>10 | T17 | 8mA,<br>pullup-pe | PCM0_SYN: PCM 0 sync<br>PD2: GPIO group D bit 2                                                                        | VDDIO |
| PCM0_DI<br>PD3             | I<br>IO  | T16 | 8mA,<br>pullup-pe | PCM0_DI: PCM 0 data in PD3: GPIO group D bit 3                                                                         | VDDIO |
| PS2_MCLK<br>PD4            | 10<br>10 | T10 | 8mA,<br>pullup-pe | PS2_MCLK: PS/2 mouse clock<br>PD4: GPIO group D bit 4                                                                  | VDDIO |
| PS2_MDATA<br>PD5           | 10<br>10 | V11 | 8mA,<br>pullup-pe | PS2_MDATA: PS/2 mouse data<br>PD5: GPIO group D bit 5                                                                  | VDDIO |
| PS2_KCLK<br>PD6            | 10<br>10 | T11 | 8mA,<br>pullup-pe | PS2_KCLK: PS/2 keyboard clock<br>PD6: GPIO group D bit 6                                                               | VDDIO |
| PS2_KDATA<br>PD7           | 10<br>10 | U11 | 8mA,<br>pullup-pe | PS2_KDATA: PS/2 keyboard data<br>PD7: GPIO group D bit 7                                                               | VDDIO |
| SCC_DATA<br>PD8            | 10<br>10 | T12 | 8mA,<br>pullup-pe | SCC_DATA: Smartcard controller (7816-3) data PD8: GPIO group D bit 8                                                   | VDDIO |
| SCC_CLK<br>CLK48M_I<br>PD9 | 0 - 0    | U12 | 8mA,<br>pullup-pe | SCC_CLK: Smartcard controller (7816-3) clock<br>CLK48M_I: 48MHz clock input for USB1.1 host<br>PD9: GPIO group D bit 9 | VDDIO |

Table 2-15 PWM/AIC/UART3/EPD Pins (17; all GPIO shared: PE0~9, 11~13, PD10~13)

| Pin<br>Names                          | Ю                  | Loc | IO Cell<br>Char.             | Pin Description                                                                                                                                                        | Power |
|---------------------------------------|--------------------|-----|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| PWM0<br>PE0                           | 10<br>10           | P10 | 8mA,<br>pulldown-pe          | PWM0: PWM output or pulse input 0 PE0: GPIO group E bit 0. Pull-down not enabled at and after reset                                                                    | VDDIO |
| PWM1<br>PE1                           | 0<br>10            | U10 | 8mA,<br>pulldown-pe          | PWM1: PWM 1 output. This PWM can run in sleep mode in RTCLK clock PE1: GPIO group E bit 1. Pull-down not enabled at and after reset                                    | VDDIO |
| PWM2<br>PE2                           | 0<br>10            | W1  | 8mA,<br>pullup-pe            | PWM2: PWM 2 output. This PWM can run in sleep mode in RTCLK clock PE2: GPIO group E bit 2. Pull-up not enabled at and after reset                                      | VDDIO |
| PWM3<br>PE3                           | 10<br>10           | N5  | 8mA,<br>pullup-pe            | PWM3: PWM output or pulse input 3 PE3: GPIO group E bit 3. Pull-up not enabled at and after reset                                                                      | VDDIO |
| PWM4<br>PE4                           | 10<br>10           | P5  | 8mA,<br>pullup-pe            | PWM4: PWM output or pulse input 4<br>PE4: GPIO group E bit 4                                                                                                           | VDDIO |
| PWM5<br>UART3_TxD<br>SCLK_RSTN<br>PE5 | 10<br>0<br>0<br>10 | F21 | 8mA,<br>pullup-pe,<br>rst-pe | PWM5: PWM output or pulse input 5 UART3_TxD: UART 3 transmitting data SCLK_RSTN: AIC <del>9</del> I2S system clock output or AC97 reset output PE5: GPIO group E bit 5 | VDDIO |
| PWM6<br>PD10                          | 10<br>10           | W13 | 8mA,<br>pullup-pe            | PWM6: PWM output or pulse input 6<br>PD10: GPIO group D bit 10                                                                                                         | VDDIO |
| PWM7<br>PD11                          | 10<br>10           | P12 | 8mA,<br>pullup-pe            | PWM7: PWM output or pulse input 7<br>PD11: GPIO group D bit 11                                                                                                         | VDDIO |
| UART3_RxD<br>BCLK<br>EPD_PWR4<br>PD12 | 1<br>10<br>0<br>10 | G20 | 8mA,<br>pulldown-pe          | UART3_RxD: UART 3 Receiving data BCLK: AIC AC97 bit clock/I2S unified or DAC bit clock EPD_PWR6: EPD power control bit 4 PD12: GPIO group D bit 12                     | VDDIO |
| LRCLK<br>EPD_PWR5<br>PD13             | 10<br>0<br>10      | H19 | 8mA,<br>pulldown-pe          | LRCLK: AIC AC97 frame SYNC/I2S unified or DAC Left/Right clock EPD_PWR6: EPD power control bit 5 PD13: GPIO group D bit 13                                             | VDDIO |



| Pin<br>Names                   | Ю             | Loc | IO Cell<br>Char.             | Pin Description                                                                                                      | Power |
|--------------------------------|---------------|-----|------------------------------|----------------------------------------------------------------------------------------------------------------------|-------|
| AIC_SDATI<br>EPD_PWR6<br>PE6   | 1<br>0<br>10  | H16 | 8mA,<br>pullup-pe            | AIC_SDATI: AIC AC97/I2S serial data input<br>EPD_PWR6: EPD power control bit 6<br>PE6: GPIO group E bit 6            | VDDIO |
| AIC_SDATO<br>EPD_PWR7<br>PE7   | 0 0 0         | G21 | 8mA,<br>pulldown-pe          | AIC_SDATO: AIC AC97/I2S serial data output or SPDIF output EPD_PWR6: EPD power control bit 7 PE7: GPIO group E bit 7 | VDDIO |
| UART3_CTS_<br>BCLK_AD<br>PE8   | 1<br>10<br>10 | J17 | 8mA,<br>pullup-pe            | UART3_CTS_: UART 3 CTS_ input<br>BCLK_AD: AIC I2S ADC bit clock<br>PE8: GPIO group E bit 8                           | VDDIO |
| UART3_RTS_<br>LRCLK#_AD<br>PE9 | 0<br>10<br>0  | H20 | 8mA,<br>pullup-pe,<br>rst-pe | UART3_RTS_: UART 3 RTS_ output<br>LRCLK@_AD: AIC@ I2S ADC Left/Right clock<br>PE9: GPIO group E bit 9                | VDDIO |
| SDATO1<br>PE11                 | 0 10          | J16 | 8mA,<br>pullup-pe            | SDATO1: AIC# I2S serial data output 1 for AIC0 PE11: GPIO group E bit 11                                             | VDDIO |
| SDATO2<br>PE12                 | 0<br>10       | H21 | 8mA,<br>pullup-pe            | SDATO2: AIC# I2S serial data output 2 for AIC0 PE12: GPIO group E bit 12                                             | VDDIO |
| SDATO3<br>PE13                 | 0<br>10       | K16 | 8mA,<br>pullup-pe            | SDATO3: AICe I2S serial data output 3 for AIC0 PE13: GPIO group E bit 13                                             | VDDIO |



## 2.5.8 System/JTAG/UART3/OTG/GPIO

#### Table 2-16 GPIO Pins (5, GPIO PF18~22)

| Pin<br>Names | Ю | Loc  | IO Cell<br>Char.    | Pin Description           | Power |
|--------------|---|------|---------------------|---------------------------|-------|
| PF18         | Ю | J19  | 8mA,<br>pullup-pe   | PF18: GPIO group F bit 18 | VDDIO |
| PF19         | Ю | AA21 | 8mA,<br>pulldown-pe | PF19: GPIO group F bit 19 | VDDIO |
| PF20         | Ю | U19  | 8mA,<br>pulldown-pe | PF20: GPIO group F bit 20 | VDDIO |
| PF21         | Ю | K17  | 8mA,<br>pullup-pe   | PF21: GPIO group F bit 21 | VDDIO |
| PF22         | Ю | V19  | 8mA,<br>pulldown-pe | PF22: GPIO group F bit 22 | VDDIO |

#### Table 2-17 JTAG/UART3/PS2 Pins (5, GPIO PA30~31 are used to control)

| Pin<br>Names                   | Ю                   | Loc | IO Cell<br>Char.                           | Pin Description                                                                                                                                                                                                           | Power |
|--------------------------------|---------------------|-----|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| TRST_                          | I                   | U15 | Schmitt,<br>pull-down                      | TRST_: JTAG reset                                                                                                                                                                                                         | VDDIO |
| TCK<br>UART3_RTS_<br>PS2_MCLK  | 1<br>0<br>10        | P13 | 8mA,<br>Schmitt,<br>pulldown-pe,<br>rst-pe | TCK: JTAG clock UART3_RTS_: UART 3 RTS_ output PS2_MCLK: PS/2 mouse clock PA30 is used to select between JTAG and PS2, PA31 is used to select between JTAG and UART and control the pull-down enable                      | VDDIO |
| TMS<br>UART3_CTS_<br>PS2_MDATA | <br> <br> <br> <br> | U13 | 8mA,<br>Schmitt,<br>pullup-pe,<br>rst-pe   | TMS: JTAG mode select UART3_CTS_: UART 3 CTS_ input PS2_MDATA: PS/2 mouse data PA30 is used to select between JTAG and PS2, PA31 is used to select between JTAG and UART and control the pull-down enable                 | VDDIO |
| TDI<br>UART3_RxD<br>PS2_KCLK   | I<br>I<br>IO        | P14 | 8mA,<br>Schmitt,<br>pullup-pe,<br>rst-pe   | TDI: JTAG serial data input UART3_RxD: UART 3 Receiving data PS2_KCLK: PS/2 keyboard clock PA30 is used to select between JTAG and PS2, PA31 is used to select between JTAG and UART and control the pull-down enable     | VDDIO |
| TDO<br>UART3_TxD<br>PS2_KDATA  | 0<br>0<br>10        | U14 | 8mA,<br>Schmitt,<br>pullup-pe,<br>rst-pe   | TDO: JTAG serial data output UART3_TxD: UART 3 transmitting data PS2_KDATA: PS/2 keyboard data PA30 is used to select between JTAG and PS2, PA31 is used to select between JTAG and UART and control the pull-down enable | VDDIO |

#### Table 2-18 System Pins (3, all GPIO shared: PD17~19)

| Pin<br>Names        | Ю       | Loc | IO Cell<br>Char.  | Pin Description                                                                | Power |
|---------------------|---------|-----|-------------------|--------------------------------------------------------------------------------|-------|
| PD17<br>(BOOT_SEL0) | I<br>10 | T14 | 8mA,<br>pullup-pe | PD17: GPIO group D bit 17 It is taken as BOOT select bit 0 by Boot ROM code    | VDDIO |
| PD18<br>(BOOT_SEL1) | I<br>10 | T15 | 8mA,<br>pullup-pe | PD18: GPIO group D bit 18<br>It is taken as BOOT select bit 1 by Boot ROM code | VDDIO |
| PD19<br>(BOOT_SEL2) | I<br>IO | T13 | 8mA,<br>pullup-pe | PD19: GPIO group D bit 19<br>It is taken as BOOT select bit 2 by Boot ROM code | VDDIO |



#### Table 2-19 USB OTG Digital Pins (1, all GPIO shared: PE10)

| Pin<br>Names    | Ю    | Loc | IO Cell<br>Char.               | Pin Description                                                       | Power |
|-----------------|------|-----|--------------------------------|-----------------------------------------------------------------------|-------|
| DRVVBUS<br>PE10 | 0 10 | U6  | 8mA,<br>pulldown-pe,<br>rst-pe | DRVVBUS: USB OTG VBUS driver control signal PE10: GPIO group E bit 10 | VDDIO |

#### Table 2-20 EXCLK output Pins (1, all GPIO shared: PD15)

| Pin<br>Names   | Ю    | Loc | IO Cell<br>Char.                      | Pin Description                                            | Power |
|----------------|------|-----|---------------------------------------|------------------------------------------------------------|-------|
| EXCLKO<br>PD15 | 0 10 | W6  | · · · · · · · · · · · · · · · · · · · | EXCLKO: output external clock<br>PD15: GPIO group D bit 15 | VDDIO |

## 2.5.9 Digital power/ground

Table 2-21 IO/Core power supplies for FBGA-379 package (51)

| Pin<br>Names | Ю | Loc                                                               | Pin Description                                                            | Power |
|--------------|---|-------------------------------------------------------------------|----------------------------------------------------------------------------|-------|
| VDDmem       | Р | F6 G6 F7 F8 F9 F10<br>F12 F13 F14 F15                             | VDDmem: 10 IO digital power for DDR, 1.8V~2.5V                             | -     |
| VSSmem       | Р | H8 J8 K8 H9 H10 H11<br>H12 H13 H14 J14<br>G16                     | VSSmem: 11 IO digital ground for DDR, 0V                                   | -     |
| VDDIOn       | Р | K6                                                                | VDDIOn: (or VDDIOnand) 1 IO digital power for NAND power domain, 1.8V~3.3V | -     |
| VDDIO        | Р | P11 N12 M13 N13                                                   | VDDIO: 4 IO digital power for none DDR/NAND, 3.3V                          | -     |
| VSS          | Р | J9 K9 L9 K10 L10<br>M10 N10 K11 L11<br>M11 N11 K12 L12<br>M12 L13 | VSS: 15 IO digital ground for none DDR and CORE digital ground, 0V         | -     |
| VDDcore      | Р | L8 M9 N9 J10 J11 J12<br>J13 K13 K14 L14                           | VDDcore: 10 CORE digital power, 1.2V                                       | -     |



## 2.5.10 Analog

#### Table 2-22 Audio CODEC Pins (19)

| Pin<br>Names | Ю  | Loc  | IO Cell<br>Char. | Pin Description                                                                                                                                                                                      | Power              |
|--------------|----|------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| AOHPL        | AO | Y17  |                  | AOHPL: Left headphone out                                                                                                                                                                            | AVD <sub>CDC</sub> |
| AOHPR        | AO | AA17 |                  | AOHPR: Right headphone out                                                                                                                                                                           | $AVD_{CDC}$        |
| AOHPM        | AO | W16  |                  | AOHPM: Headphone common mode output                                                                                                                                                                  | AVD <sub>CDC</sub> |
| AOHPMS       | Al | Y16  |                  | AOHPMS: Headphone common mode sense input                                                                                                                                                            | $AVD_{CDC}$        |
| AOLP         | AO | Y15  |                  | AOLP: Line out positive                                                                                                                                                                              | $AVD_{CDC}$        |
| AOLN         | AO | AA16 |                  | AOLN: Line out negative                                                                                                                                                                              | $AVD_{CDC}$        |
| MICP1        | Al | U17  |                  | MICP1: Microphone 1 input or input positive                                                                                                                                                          | $AVD_{CDC}$        |
| MICN1        | Al | V18  |                  | MICN1: Microphone 1 input negative                                                                                                                                                                   | AVD <sub>CDC</sub> |
| MICP2        | Al | AA19 |                  | MICP2: Microphone 2 input positive                                                                                                                                                                   | $AVD_{CDC}$        |
| MICN2        | Al | Y19  |                  | MICN2: Microphone 2 input negative                                                                                                                                                                   | AVD <sub>CDC</sub> |
| MICBIAS      | AO | W19  |                  | MICBIAS: Microphone bias                                                                                                                                                                             | $AVD_{CDC}$        |
| AIL          | Al | Y20  |                  | AIL: Left line input                                                                                                                                                                                 | AVD <sub>CDC</sub> |
| AIR          | Al | AA20 |                  | AIR: Right line input                                                                                                                                                                                | AVD <sub>CDC</sub> |
| VCAP         | AO | Y18  |                  | VCAP: Voltage Reference Output. An electrolytic capacitor more than 10µF in parallel with a 0.1µF ceramic capacitor attached from this pin to AVSCDC eliminates the effects of high frequency noise? | AVD <sub>CDC</sub> |
| HPSENSE      | Al | V16  |                  | HPSENSE: Sense of headphone jack insertion                                                                                                                                                           | $AVD_{CDC}$        |
| AVDCDC       | Р  | W18  |                  | AVDCDC: CODEC analog power, 2.5V                                                                                                                                                                     | -                  |
| AVSCDC       | Р  | V17  |                  | AVSCDC: CODEC analog ground                                                                                                                                                                          | -                  |
| AVDHP        | Р  | AA18 |                  | AVDHP: Headphone amplifier power, 2.5V                                                                                                                                                               | -                  |
| AVSHP        | Р  | W17  |                  | AVSHP: Headphone amplifier ground                                                                                                                                                                    | -                  |

## Table 2-23 USB 2.0 OTG, USB 1.1 host (10)

| Pin<br>Names | Ю   | Loc  | IO Cell<br>Char. | Pin Description                                                                                                                                                                           | Power              |
|--------------|-----|------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| OTG_DP       | AIO | Y14  |                  | OTG_DP: USB OTG data plus                                                                                                                                                                 | AVD <sub>OTG</sub> |
| OTG_DM       | AIO | AA14 |                  | OTG_DM: USB OTG data minus                                                                                                                                                                | AVD <sub>OTG</sub> |
| VBUS         | AIO | W15  |                  | VBUS: USB 5-V power supply pin for USB OTG. An external charge pump must provide power to this pin                                                                                        | AVD <sub>OTG</sub> |
| OTG_ID       | AI  | V15  |                  | OTG_ID: USB mini-receptacle identifier. It differentiates a mini-A from a mini-B plug. If this signal is not used, internal resistance pulls the signal's voltage level to AVDOTG25.      | AVD <sub>OTG</sub> |
| TXR_RKL      | AIO | W14  |                  | TXR_RKL: Transmitter resister tune. It connects to an external resistor of $44.2\Omega$ with 1% tolerance to analog ground AVSOTG25, that adjusts the USB 2.0 high-speed source impedance | AVD <sub>OTG</sub> |
| UHC_DP       | AIO | AA3  |                  | USB_DP: USB 1.1 host data plus                                                                                                                                                            | AVD <sub>USB</sub> |
| UHC_DM       | AIO | Y4   |                  | USB_DM: USB 1.1 host data minus                                                                                                                                                           | AVD <sub>USB</sub> |
| AVDUSB       | Р   | AA15 |                  | AVDUSB: USB 1.1 host & USB OTG analog power, 3.3V                                                                                                                                         | -                  |
| AVDOTG25     | Р   | Y13  |                  | AVDOTG25: USB OTG analog power, 2.5V                                                                                                                                                      | -                  |
| AVSUSB       | Р   | V14  |                  | AVSUSB: USB 1.1 host & USB OTG analog ground                                                                                                                                              | -                  |



## Table 2-24 SAR ADC Pins (9)

| Pin<br>Names | Ю   | Loc  | IO Cell<br>Char. | Pin Description                                                                                 | Power             |
|--------------|-----|------|------------------|-------------------------------------------------------------------------------------------------|-------------------|
| XP_BR        | AIO | AA10 |                  | XP_BR: Touch screen input, X+ for 4-wire, bottom-right for 5-wire, or ADC general purpose input | AVD <sub>AD</sub> |
| XN_TL        | AIO | Y12  |                  | XN_TL: Touch screen input, X- for 4-wire, top-left for 5-wire, or ADC general purpose input     | AVD <sub>AD</sub> |
| YP_TR        | AIO | Y10  |                  | YP_TR: Touch screen input Y+ for 4-wire, top-right for 5-wire, or ADC general purpose input     | $AVD_AD$          |
| YN_BL        | AIO | AA12 |                  | YN_BL: Touch screen input Y- for 4-wire, bottom-left for 5-wire, or ADC general purpose input   | AVD <sub>AD</sub> |
| WIPER        | AIO | AA13 |                  | WIPER: Top sheet connection for 5-wire touch screen or ADC general purpose input                | AVD <sub>AD</sub> |
| AUX          | ΑI  | W11  |                  | AUX: ADC general purpose input                                                                  | AVD <sub>AD</sub> |
| VBAT         | Al  | W12  |                  | VBAT: Battery voltage input with external resistance divider or ADC general purpose input       | 1.2V              |
| AVDAD        | Р   | AA11 |                  | AVDAD: ADC analog power, 3.3 V                                                                  | -                 |
| AVSAD        | Р   | Y11  |                  | AVDAD: ADC analog ground                                                                        | -                 |

### Table 2-25 EFUSE Pins (1)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char. | Pin Description                            | Power    |
|--------------|---|-----|------------------|--------------------------------------------|----------|
| AVDEFUSE     | Р | U3  |                  | AVDEFUSE: EFUSE programming power, 0V/2.5V | $AVD_AD$ |

#### Table 2-26 Video DAC Pins (4)

| Pin<br>Names | Ю  | Loc | IO Cell<br>Char. | Pin Description                                                                                  | Power      |
|--------------|----|-----|------------------|--------------------------------------------------------------------------------------------------|------------|
| LUMA         | АО | V3  |                  | LUMA: DAC analog output for CVBS or luminance of S-Video                                         | $AVD_{DA}$ |
| AVDDA        | Р  | Y1  |                  | AVDDA: Power supply for LUMA and CHROMA output, 3.3 V (IO1:AVD33R, IO2:AVD33G, IO3:AVDD, VDWELL) | -          |
| AVSDA        | Р  | W2  |                  | AVSDA: Ground for LUMA and CHROMA output (IO1/IO2: AVS33R, AVS33G, AVSS, VSSUB)                  | -          |
| REXT         | АО | U4  |                  | REXT: For external resistor. REXT(ohm)=VREFIN(V)*7.31 /IOFS(A)                                   | $AVD_DA$   |

#### **Table 2-27 LVDS Pins (14)**

| Pin<br>Names         | Ю       | Loc | IO Cell<br>Char. | Pin Description                                                                                     | Power               |
|----------------------|---------|-----|------------------|-----------------------------------------------------------------------------------------------------|---------------------|
| LVDS_CKP<br>LCD_VSYN | AO<br>O | R21 |                  | LVDS_CKP: LVDS CLK output positive for LCD<br>LCD_VSYN: LCD frame clock/Vertical sync               | AVD <sub>LVDS</sub> |
| LVDS_CKN<br>LCD_HSYN | AO<br>O | P20 |                  | LVDS_CKN: LVDS CLK output negative for LCD<br>LCD_HSYN: LCD line clock/horizontal sync              | AVD <sub>LVDS</sub> |
| LVDS_D0P<br>LCD_G1   | AO<br>O | R20 |                  | LVDS_D0P: LVDS date channel 0 output positive for LCD LCD_G1: LCD Green data bit 1                  | AVD <sub>LVDS</sub> |
| LVDS_D0N<br>LCD_DE   | AO<br>O | T21 |                  | LVDS_D0N: LVDS date channel 0 output negative for LCD LCD_DE: STN AC bias drive/non-STN data enable | AVD <sub>LVDS</sub> |
| LVDS_D1P<br>LCD_G3   | AO<br>O | T20 |                  | LVDS_D1P: LVDS date channel 1 output positive for LCD LCD_G3: LCD Green data bit 3                  | AVD <sub>LVDS</sub> |
| LVDS_D1N<br>LCD_G2   | AO<br>O | U21 |                  | LVDS_D1N: LVDS date channel 1 output negative for LCD LCD_G3: LCD Green data bit 2                  | AVD <sub>LVDS</sub> |



| Pin<br>Names       | Ю       | Loc | IO Cell<br>Char. | Pin Description                                                                    | Power               |
|--------------------|---------|-----|------------------|------------------------------------------------------------------------------------|---------------------|
| LVDS_D2P<br>LCD_G5 | AO<br>O | U20 |                  | LVDS_D2P: LVDS date channel 2 output positive for LCD LCD_G4: LCD Green data bit 5 | AVD <sub>LVDS</sub> |
| LVDS_D2N<br>LCD_G4 | O A     | V21 |                  | LVDS_D2N: LVDS date channel 2 output negative for LCD LCD_G5: LCD Green data bit 4 | AVD <sub>LVDS</sub> |
| LVDS_D3P<br>LCD_G7 | AO<br>O | V20 |                  | LVDS_D3P: LVDS date channel 3 output positive for LCD LCD_G6: LCD Green data bit 7 | AVD <sub>LVDS</sub> |
| LVDS_D3N<br>LCD_G6 | AO<br>O | W21 |                  | LVDS_D3N: LVDS date channel 3 output negative for LCD LCD_G7: LCD Green data bit 6 | AVD <sub>LVDS</sub> |
| AVDLVDS12          | Р       | P21 |                  | AVDLVDS12: Power supply for LVDS output, 1.2 V                                     | AVD <sub>LVDS</sub> |
| AVSLVDS12          | Р       | N20 |                  | AVSLVDS12: Ground for LVDS output 1.2V power                                       | AVD <sub>LVDS</sub> |
| AVDLVDS            | Р       | Y21 |                  | AVDLVDS: Power supply for LVDS output, 3.3 V                                       | -                   |
| AVSLVDS            | Р       | W20 |                  | AVSLVDS: Ground for LVDS output                                                    | -                   |

#### Table 2-28 CPM Pins (4)

| Pin<br>Names | Ю  | Loc | IO Cell<br>Char.          | Pin Description                       | Power |
|--------------|----|-----|---------------------------|---------------------------------------|-------|
| EXCLK        | Al |     |                           | EXCLK: OSC input or 12MHz clock input | VDDIO |
| XCLK         | АО | Y5  | Oscillator,<br>OSC on/off | XCLK: OSC output                      | VDDIO |
| AVDPLL       | Р  | AA1 |                           | AVDPLL: PLL analog power, 1.2V        | -     |
| AVSPLL       | Р  | Y2  |                           | AVSPLL: PLL analog ground             | -     |

#### Table 2-29 RTC Pins (9, 2 with GPIO input: PA30, PD14)

| Pin<br>Names   | Ю       | Loc | IO Cell<br>Char.      | Pin Description                                                                                                                                                                                            | Power              |
|----------------|---------|-----|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| RTCLK          | Al      | Y3  | 32768Hz<br>Oscillator | RTCLK: OSC input                                                                                                                                                                                           | VDD <sub>RTC</sub> |
| XRTCLK         | AO      | AA2 |                       | XRTCLK: OSC output or 32768Hz clock input                                                                                                                                                                  | VDD <sub>RTC</sub> |
| PWRON          | 0       | V5  | 8mA                   | PWRON: Power on/off control of main power                                                                                                                                                                  | VDD <sub>RTC</sub> |
| CLK32K<br>PD14 | O<br>IO | U5  | 8mA,<br>pullup-pe     | 32768Hz clock output PD14: GPIO group D bit 14. When main power down, this pin is controlled by RTC register: CLK32K or PD14, pull-up enable/disable, input/output if it is PD14, 0/1 if it is PD14 output | VDD <sub>RTC</sub> |
| WKUP<br>PA30   | I<br>I  | V4  | Schmitt               | WKUP: Wakeup signal after main power down PA30: GPIO group A bit 30, input/interrupt only                                                                                                                  | VDD <sub>RTC</sub> |
| PPRST_         | 1       | W3  | Schmitt               | PPRST_: RTC power on reset and RESET-KEY reset input                                                                                                                                                       | VDD <sub>RTC</sub> |
| VDDRTC         | Р       | W4  |                       | VDDRTC: 3.3V power for RTC and hibernating mode controlling that never power down                                                                                                                          | -                  |
| LDO_CAP        | AIO     | W5  |                       | LDO_CAP: Capacitor pin for RTC LDO                                                                                                                                                                         |                    |
| TEST_E         | I       | N6  | Schmitt,<br>pull-down | TEST_E: Manufacture test enable, program readable                                                                                                                                                          | VDD <sub>RTC</sub> |

#### NOTES:

- 1 The meaning of phases in IO cell characteristics are:
  - a Bi-dir, Single-end: bi-direction and single-ended DDR IO are used.
  - b Output, Single-end: output and single-ended DDR IO are used.
  - c Output, Differential: output and differential signal DDR IO are used.
  - d Bi-dir, Differential: bi-direction and differential signal DDR IO are used.



- e 8/16mA out: The IO cell's output driving strength is about 8/16mA.
- f Pull-up: The IO cell contains a pull-up resistor.
- g Pull-down: The IO cell contains a pull-down resistor.
- h Pullup-pe: The IO cell contains a pull-up resistor and the pull-up resistor can be enabled or disabled by setting corresponding register.
- i Pulldown-pe: The IO cell contains a pull-down resistor and the pull-down resistor can be enabled or disabled by setting corresponding register.
- j rst-pe: these pins are initialed (during reset and after reset) to IO internal pull (up or down) enabled. Otherwise, the pins are initialed to pull disabled
- k Schmitt: The IO cell is Schmitt trig input.
- 2 All GPIO shared pins are reset to GPIO input.
- 3 These IOs are 5V input tolerance.



# **3 Electrical Specifications**

# 3.1 Absolute Maximum Ratings

The absolute maximum ratings for the processors are listed in Table 3-1. Do not exceed these parameters or the part may be damaged permanently. Operation at absolute maximum ratings is not guaranteed.

**Table 3-1 Absolute Maximum Ratings** 

| Storage Temperature                                                  | G.E. |     | <u> </u> |
|----------------------------------------------------------------------|------|-----|----------|
|                                                                      | -65  | 150 | °C       |
| Operation Temperature                                                | -40  | 125 | °C       |
| VDDmem power supplies voltage                                        |      |     | V        |
| VDDIO power supplies voltage                                         |      |     | V        |
| VDDIOn power supplies voltage                                        |      |     | V        |
| VDDcore power supplies voltage                                       |      |     | V        |
| AVDPLL power supplies voltage                                        |      |     | V        |
| AVDEFUSE power supplies voltage                                      |      |     | V        |
| VDDRTC power supplies voltage                                        |      |     | V        |
| AVDOTG25 power supplies voltage                                      |      |     | V        |
| AVDUSB power supplies voltage                                        |      |     | V        |
| AVDAD power supplies voltage                                         |      |     | V        |
| AVDDA power supplies voltage                                         |      |     | V        |
| AVDCDC power supplies voltage                                        |      |     | V        |
| AVDHP power supplies voltage                                         |      |     | V        |
| AVDLVDS12 power supplies voltage                                     |      |     | V        |
| AVDLVDS power supplies voltage                                       |      |     | V        |
| Input voltage to VDDmem supplied non-supply pins                     |      |     | V        |
| Input voltage to VDDIO supplied non-supply pins with 5V tolerance    |      |     | V        |
| Input voltage to VDDIO supplied non-supply pins without 5V tolerance |      |     | V        |
| Input voltage to VDDIOn supplied non-supply pins                     |      |     | V        |
| Input voltage to VDDRTC supplied non-supply pins                     |      |     | V        |
| Input voltage to AVDCDC supplied non-supply pins                     |      |     | V        |
| Input voltage to AVDOTG25 supplied non-supply pins                   |      |     | V        |
| Input voltage to AVDUSB supplied non-supply pins                     |      |     | V        |
| Input voltage to AVDAD supplied non-supply pins                      |      |     | V        |
| Input voltage to AVDDA supplied non-supply pins                      |      |     | V        |
| Output voltage from VDDmem supplied non-supply pins                  |      |     | V        |
| Output voltage from VDDIO supplied non-supply pins                   |      |     | V        |
| Output voltage from VDDIOn supplied non-supply pins                  |      |     | V        |



| Output voltage from VDDRTC supplied non-supply pins                      |      | ٧ |
|--------------------------------------------------------------------------|------|---|
| Output voltage from AVDOTG25 supplied non-supply pins                    |      | V |
| Output voltage from AVDUSB supplied non-supply pins                      |      | V |
| Output voltage from AVDAD supplied non-supply pins                       |      | V |
| Output voltage from AVDDA supplied non-supply pins                       |      | V |
| Output voltage from AVDCDC supplied non-supply pins                      |      | V |
| Output voltage from AVDLVDS supplied non-supply pins                     |      | V |
| Maximum ESD stress voltage, Human Body Model; Any pin to any             |      |   |
| supply pin, either polarity, or Any pin to all non-supply pins together, | 2000 | V |
| either polarity. Three stresses maximum.                                 |      |   |



# 3.2 Recommended operating conditions

Table 3-2 Recommended operating conditions for power supplies

| Symbol              | Description                      | Min  | Typical | Max  | Unit |
|---------------------|----------------------------------|------|---------|------|------|
|                     | VDDmem voltage for SSTL18 (DDR2) | 1.7  | 1.8     | 1.9  | V    |
| $V_{MEM}$           | VDDmem voltage for SSTL2 (DDR)   | 2.3  | 2.5     | 2.7  | V    |
|                     | VDDmem voltage for LPDDR         | 1.7  | 1.8     | 1.9  | V    |
| V <sub>IO</sub>     | VDDIO voltage                    | 1.62 | _       | 3.63 | V    |
| V <sub>ION</sub>    | VDDIOn voltage                   | 1.62 | _       | 3.63 | V    |
| V <sub>CORE</sub>   | VDDcore voltage                  | 1.08 | 1.2     | 1.40 | V    |
| V <sub>PLL</sub>    | AVDPLL analog voltage            | 1.08 | 1.2     | 1.40 | V    |
| V <sub>EFUSE</sub>  | AVDEFUSE voltage                 | 2.25 | 2.5     | 2.75 | V    |
| V <sub>RTC</sub>    | VDDRTC voltage                   | 2.5  | _       | 3.6  | V    |
| V <sub>OTG25</sub>  | AVDOTG25 voltage                 | 2.25 | 2.5     | 2.75 | V    |
| $V_{USB}$           | AVDUSB voltage                   | 3.0  | _       | 3.6  | V    |
| $V_{ADC}$           | AVDAD voltage                    | 3.0  | 3.3     | 3.6  | V    |
| $V_{DAC}$           | AVDDA voltage                    | 3.0  | 3.3     | 3.6  | V    |
| $V_{CDC}$           | AVDCDC voltage                   | 2.25 | 2.5     | 2.75 | V    |
| $V_{HP}$            | AVDHP voltage                    | 2.25 | 2.5     | 2.75 | V    |
| V <sub>LVDS12</sub> | AVDLVDS12 voltage                | 1.08 | 1.2     | 1.40 | V    |
| V <sub>LVDS</sub>   | AVDLVDS voltage                  | 3.0  | 3.3     | 3.6  | V    |

Table 3-3 Recommended operating conditions for VDDmem supplied pins

| Symbol           | Parameter                                  |   | Typical | Max | Unit |
|------------------|--------------------------------------------|---|---------|-----|------|
| V <sub>I18</sub> | Input voltage for DDR2/LPDDR applications  | 0 |         | 1.9 | V    |
| V <sub>O18</sub> | Output voltage for DDR2/LPDDR applications | 0 |         | 1.9 | V    |
| V <sub>125</sub> | Input voltage for DDR application          | 0 |         | 2.7 | V    |
| V <sub>O25</sub> | Output voltage for DDR application         | 0 |         | 2.7 | V    |

Table 3-4 Recommended operating conditions for VDDIO/VDDIOn/VDDRTC supplied pins

| Symbol            | Parameter                                   |      | Typical | Max  | Unit |
|-------------------|---------------------------------------------|------|---------|------|------|
| V <sub>IH18</sub> | Input high voltage for 1.8V I/O application | 1.17 |         | 3.6  | V    |
| V <sub>IL18</sub> | Input low voltage for 1.8V I/O application  | -0.3 |         | 0.63 | V    |
| V <sub>IH25</sub> | Input high voltage for 2.5V I/O application | 1.7  |         | 3.6  | V    |
| V <sub>IL25</sub> | Input low voltage for 2.5V I/O application  | -0.3 |         | 0.7  | V    |
| V <sub>IH33</sub> | Input high voltage for 3.3V I/O application | 2    |         | 3.6  | V    |
| V <sub>IL33</sub> | Input low voltage for 3.3V I/O application  | -0.3 |         | 0.8  | V    |



## Table 3-5 Recommended operating conditions for others

| Symbol         | Description         | Min | Typical | Max | Unit |
|----------------|---------------------|-----|---------|-----|------|
| T <sub>A</sub> | Ambient temperature | 0   |         | 85  | °C   |



### 3.3 DC Specifications

The DC characteristics for each pin include input-sense levels and output-drive levels and currents. These parameters can be used to determine maximum DC loading, and also to determine maximum transition times for a given load. All DC specification values are valid for the entire temperature range of the device.

Table 3-6 DC characteristics for VDDmem supplied pins in DDR2 application

| Symbol              | Parameter                     | Min                         | Typical      | Max                         | Unit      |
|---------------------|-------------------------------|-----------------------------|--------------|-----------------------------|-----------|
| V <sub>REFMEM</sub> | Reference voltage supply      | 0.49                        | 0.5          | 0.51                        | $V_{MEM}$ |
| $V_{TT}$            | Terminal Voltage              | V <sub>REFMEM</sub> – 0.4   | $V_{REFMEM}$ | V <sub>REFMEM</sub> + 0.4   | V         |
| V <sub>IH</sub>     | DC input logic high           | V <sub>REFMEM</sub> + 0.125 |              | V <sub>MEM</sub> + 0.3      | V         |
| V <sub>IL</sub>     | DC input logic low            | -0.3                        |              | V <sub>REFMEM</sub> – 0.125 | V         |
| V <sub>IN</sub>     | DC input signal voltage       | -0.3                        |              | V <sub>MEM</sub> + 0.3      | V         |
| V <sub>ID</sub>     | DC differential input voltage | 0.25                        |              | V <sub>MEM</sub> + 0.6      | V         |
| IL                  | Leakage current               |                             |              | ±0.2                        | μΑ        |

Table 3-7 DC characteristics for VDDmem supplied pins in DDR2 application (Full driving strength case)

| Symbol                 | Parameter                         | Condition                             | Typical | Unit |
|------------------------|-----------------------------------|---------------------------------------|---------|------|
| 1                      | Minimum DC source current of      | \/ -\/ (Min) 0.29\/                   | -13.4   | mA   |
| I <sub>OH</sub>        | output driver                     | $V_{OH} = V_{MEM}(Min) - 0.28V$       | -13.4   | IIIA |
|                        | Minimum DC sink current of output | $V_{OL} = 0.28V$ and $V_{MEM} = 1.7V$ | 12.4    | m 1  |
| I <sub>OL</sub> driver | driver                            |                                       | 13.4    | mA   |
| RT                     | Terminal resistor                 |                                       | 25      | Ω    |
| RS                     | Series resistor                   |                                       | 20      | Ω    |

Table 3-8 DC characteristics for VDDmem supplied pins in DDR2 application (Half driving strength case)

| Symbol | Parameter                         | Condition                            | Typical | Unit |
|--------|-----------------------------------|--------------------------------------|---------|------|
|        | Minimum DC source current of      | \/ =\/ (Min) 0.39\/                  | 6.7     | A    |
| ІОН    | output driver                     | $V_{OH} = V_{MEM}(Min) - 0.28V$      | -6.7    | mA   |
|        | Minimum DC sink current of output | out                                  | 6.7     | mA   |
| driver | driver                            | $V_{OL}$ = 0.28V and $V_{MEM}$ =1.7V | 0.7     | IIIA |
| RT     | Terminal resistor                 |                                      | 50      | Ω    |
| RS     | Series resistor                   |                                      | 20      | Ω    |



Table 3-9 DC characteristics for VDDmem supplied pins in DDR application

| Symbol          | Parameter                     | Min                        | Typical      | Max                        | Unit      |
|-----------------|-------------------------------|----------------------------|--------------|----------------------------|-----------|
| $V_{REFMEM}$    | Reference voltage supply      | 0.49                       | 0.5          | 0.51                       | $V_{MEM}$ |
| V <sub>TT</sub> | Terminal Voltage              | V <sub>REFMEM</sub> – 0.4  | $V_{REFMEM}$ | V <sub>REFMEM</sub> + 0.4  | V         |
| V <sub>IH</sub> | DC input logic high           | V <sub>REFMEM</sub> + 0.15 |              | V <sub>MEM</sub> + 0.3     | V         |
| V <sub>IL</sub> | DC input logic low            | -0.3                       |              | V <sub>REFMEM</sub> – 0.15 | V         |
| V <sub>IN</sub> | DC input signal voltage       | -0.3                       |              | V <sub>MEM</sub> + 0.3     | V         |
| V <sub>ID</sub> | DC differential input voltage | 0.3                        |              | V <sub>MEM</sub> + 0.6     | V         |
| IL              | Leakage current               |                            |              | ±0.2                       | μA        |

#### Table 3-10 DC characteristics for VDDmem supplied pins in DDR application (Class I)

| Symbol          | Parameter                                  | Condition              | Typical | Unit |
|-----------------|--------------------------------------------|------------------------|---------|------|
| I <sub>OH</sub> | Minimum DC source current of output driver | V <sub>OH</sub> = 1.7V | -8.1    | mA   |
| I <sub>OL</sub> | Minimum DC sink current of output driver   | V <sub>OL</sub> = 0.56 | 8.1     | mA   |
| RT              | Terminal resistor                          |                        | 50      | Ω    |
| RS              | Series resistor                            |                        | 25      | Ω    |

### Table 3-11 DC characteristics for VDDmem supplied pins in DDR application (Class II)

| Symbol          | Parameter                                  | Condition              | Typical | Unit |
|-----------------|--------------------------------------------|------------------------|---------|------|
| I <sub>OH</sub> | Minimum DC source current of output driver | V <sub>OH</sub> = 1.7V | -16.2   | mA   |
| I <sub>OL</sub> | Minimum DC sink current of output driver   | V <sub>OL</sub> = 0.56 | 16.2    | mA   |
| RT              | Terminal resistor                          |                        | 25      | Ω    |
| RS              | Series resistor                            |                        | 25      | Ω    |

Table 3-12 DC characteristics for VDDmem supplied pins in LPDDR application

| Symbol          | Parameter                                        | Min                    | Typical | Max                    | Unit |
|-----------------|--------------------------------------------------|------------------------|---------|------------------------|------|
| V <sub>IH</sub> | DC input high voltage                            | 0.7 * V <sub>MEM</sub> |         | $V_{MEM} + 0.3$        | V    |
| V <sub>IL</sub> | DC input low voltage                             | -0.3                   |         | 0.3 * V <sub>MEM</sub> | V    |
| V <sub>OH</sub> | DC output high voltage (I <sub>OH</sub> =–0.1mA) | 0.9 * V <sub>MEM</sub> |         |                        | V    |
| V <sub>OL</sub> | DC output low voltage (I <sub>OH</sub> =0.1mA)   |                        |         | 0.1 * V <sub>MEM</sub> | V    |
| IL              | Leakage current                                  |                        |         | ±0.2                   | μA   |

Table 3-13 DC characteristics for VDDIO/VDDIOn/VDDRTC supplied pins for 1.8V application

| Symbol           | Parameter                                     | Min  | Typical | Max  | Unit |
|------------------|-----------------------------------------------|------|---------|------|------|
| $V_T$            | Threshold point                               | 0.79 | 0.86    | 0.94 | V    |
| V <sub>T+</sub>  | Schmitt trig low to high threshold point      | 0.95 | 1.06    | 1.16 | V    |
| V <sub>T-</sub>  | Schmitt trig high to low threshold point      | 0.58 | 0.69    | 0.79 | V    |
| V <sub>TPU</sub> | Threshold point with pull-up resistor enabled | 0.79 | 0.86    | 0.94 | V    |



| $V_{TPD}$         | Threshold point with pull-down resistor e                                | nabled | 0.79 | 0.86 | 0.94 | V  |
|-------------------|--------------------------------------------------------------------------|--------|------|------|------|----|
| V <sub>TPU+</sub> | Schmitt trig low to high threshold point with pull-up resistor enabled   |        | 0.95 | 1.06 | 1.16 | V  |
| $V_{TPU-}$        | Schmitt trig high to low threshold point with pull-down resistor enabled |        | 0.58 | 0.68 | 0.78 | V  |
| V <sub>TPD+</sub> | Schmitt trig low to high threshold point with pull-down resistor enabled |        | 0.96 | 1.07 | 1.17 | V  |
| $V_{TPD-}$        | Schmitt trig high to low threshold point with pull-up resistor enabled   |        | 0.59 | 0.69 | 0.79 | V  |
| IL                | Input Leakage Current @ V <sub>I</sub> =1.8V or 0V                       |        |      |      | ±10  | μΑ |
| l <sub>OZ</sub>   | Tri-State output leakage current @ V <sub>i</sub> =1.8V or 0V            |        |      |      | ±10  | μΑ |
| R <sub>PU</sub>   | Pull-up Resistor                                                         |        | 66   | 114  | 211  | kΩ |
| R <sub>PD</sub>   | Pull-down Resistor                                                       |        | 58   | 103  | 204  | kΩ |
| V <sub>OL</sub>   | Output low voltage                                                       |        |      |      | 0.45 | V  |
| V <sub>OH</sub>   | Output high voltage                                                      |        | 1.35 |      |      | V  |
|                   | Low level output current @ V <sub>OL</sub> (max)                         | 8mA    | 5.3  | 9.8  | 15.8 | mA |
| l <sub>OL</sub>   |                                                                          | 16mA   | 10.8 | 19.7 | 31.8 | mA |
|                   | High level output current @ V <sub>OH</sub> (min)                        | 8mA    | 3.3  | 8.3  | 16.6 | mA |
| I <sub>OH</sub>   |                                                                          | 16mA   | 6.6  | 16.5 | 33.2 | mA |

Table 3-14 DC characteristics for VDDIO/VDDIOn/VDDRTC supplied pins for 2.5V application

| Symbol             | Parameter                                                                | Min  | Typical | Max  | Unit |
|--------------------|--------------------------------------------------------------------------|------|---------|------|------|
| V <sub>T</sub>     | Threshold point                                                          | 1.06 | 1.17    | 1.27 | V    |
| $V_{T+}$           | Schmitt trig low to high threshold point                                 | 1.27 | 1.40    | 1.50 | V    |
| V <sub>T-</sub>    | Schmitt trig high to low threshold point                                 | 0.86 | 0.98    | 1.09 | V    |
| V <sub>TPU</sub>   | Threshold point with pull-up resistor enabled                            | 1.05 | 1.16    | 1.25 | V    |
| $V_{TPD}$          | Threshold point with pull-down resistor enabled                          | 1.06 | 1.17    | 1.27 | V    |
| V <sub>TPU+</sub>  | Schmitt trig low to high threshold point with pull-up resistor enabled   | 1.27 | 1.39    | 1.48 | V    |
| V <sub>TPU</sub> _ | Schmitt trig high to low threshold point with pull-down resistor enabled | 0.85 | 0.97    | 1.08 | V    |
| V <sub>TPD+</sub>  | Schmitt trig low to high threshold point with pull-down resistor enabled | 1.27 | 1.41    | 1.50 | V    |
| $V_{TPD-}$         | Schmitt trig high to low threshold point with pull-up resistor enabled   | 0.88 | 0.99    | 1.10 | V    |
| IL                 | Input Leakage Current @ V <sub>i</sub> =1.8V or 0V                       |      |         | ±10  | μΑ   |
| I <sub>OZ</sub>    | Tri-State output leakage current @ V <sub>i</sub> =1.8V or 0V            |      |         | ±10  | μA   |
| R <sub>PU</sub>    | Pull-up Resistor                                                         | 43   | 69      | 120  | kΩ   |
| R <sub>PD</sub>    | Pull-down Resistor                                                       | 41   | 66      | 124  | kΩ   |
| V <sub>OL</sub>    | Output low voltage                                                       |      |         | 0.7  | V    |
| V <sub>OH</sub>    | Output high voltage                                                      | 1.7  |         |      | V    |



| I <sub>OL</sub> | Low level output current @ V <sub>OL</sub> (max)  | 8mA  | 11.6 | 19.4 | 28.4 | mA |
|-----------------|---------------------------------------------------|------|------|------|------|----|
|                 |                                                   | 16mA | 23.3 | 39.1 | 57.2 | mA |
| I <sub>OH</sub> | High level output current @ V <sub>OH</sub> (min) | 8mA  | 9.3  | 19.4 | 34.6 | mA |
|                 |                                                   | 16mA | 18.6 | 38.7 | 69.2 | mA |

Table 3-15 DC characteristics for VDDIO/VDDIOn/VDDRTC supplied pins for 3.3V application

| Symbol            | Parameter                                                                |        | Min  | Typical | Max  | Unit |
|-------------------|--------------------------------------------------------------------------|--------|------|---------|------|------|
| $V_T$             | Threshold point                                                          |        | 1.39 | 1.50    | 1.65 | V    |
| V <sub>T+</sub>   | Schmitt trig low to high threshold point                                 |        | 1.62 | 1.75    | 1.90 | V    |
| V <sub>T-</sub>   | Schmitt trig high to low threshold point                                 |        | 1.18 | 1.29    | 1.44 | V    |
| $V_{TPU}$         | Threshold point with pull-up resistor enal                               | bled   | 1.36 | 1.48    | 1.64 | V    |
| $V_{TPD}$         | Threshold point with pull-down resistor e                                | nabled | 1.40 | 1.52    | 1.66 | V    |
| V <sub>TPU+</sub> | Schmitt trig low to high threshold point with pull-up resistor enabled   |        | 1.62 | 1.75    | 1.89 | V    |
| V <sub>TPU</sub>  | Schmitt trig high to low threshold point with pull-down resistor enabled |        | 1.16 | 1.28    | 1.43 | V    |
| V <sub>TPD+</sub> | Schmitt trig low to high threshold point with pull-down resistor enabled |        | 1.64 | 1.77    | 1.91 | V    |
| V <sub>TPD</sub>  | Schmitt trig high to low threshold point with pull-up resistor enabled   |        | 1.19 | 1.31    | 1.45 | V    |
| IL                | Input Leakage Current @ V <sub>I</sub> =1.8V or 0V                       |        |      |         | ±10  | μA   |
| l <sub>oz</sub>   | Tri-State output leakage current @ V <sub>I</sub> =1.8V or 0V            |        |      |         | ±10  | μA   |
| R <sub>PU</sub>   | Pull-up Resistor                                                         |        | 34   | 51      | 81   | kΩ   |
| R <sub>PD</sub>   | Pull-down Resistor                                                       |        | 35   | 51      | 88   | kΩ   |
| V <sub>OL</sub>   | Output low voltage                                                       |        |      |         | 0.4  | V    |
| V <sub>OH</sub>   | Output high voltage                                                      |        | 2.4  |         |      | V    |
|                   | Low level output current @ V <sub>OL</sub> (max)                         | 8mA    | 10.0 | 15.2    | 20.2 | mA   |
| I <sub>OL</sub>   |                                                                          | 16mA   | 20.2 | 30.6    | 40.6 | mA   |
| 1                 | High layed output ourrent @ \/ (min)                                     | 8mA    | 13.9 | 28.0    | 48.2 | mA   |
| I <sub>OH</sub>   | High level output current @ V <sub>OH</sub> (min)                        | 16mA   | 27.8 | 56.0    | 96.3 | mA   |



#### 3.4 Power On, Reset and BOOT

#### 3.4.1 Power-On Timing

The external voltage regulator and other power-on devices must provide the JZ4770 processor with a specific sequence of power and resets to ensure proper operation. Figure 3-1 shows this sequence and Table 3-16 gives the timing parameters. Following are the name of the power.

- VDDRTC
- AVDAUD: AVDCDC, AVDHP
- VDD12: all 1.2V power supplies, include VDDCORE, AVDPLL, AVDLVDS12
- VDD: all other digital IO, include DDR power supplies: VDDMEM, VDDIO, VDDIOn
- AVD: all other analog power supplies: AVDAD, AVDDA, AVDOTG25, AVDUSB, AVDLVDS
- AVDEFUSE

**Table 3-16 Power-On Timing Parameters** 

| Symbol                 | Parameter                                            | Min        | Max | Unit              |
|------------------------|------------------------------------------------------|------------|-----|-------------------|
| t <sub>R_VDDRTC</sub>  | VDDRTC rise time <sup>[1]</sup>                      | 0          | 5   | ms                |
| t <sub>R_VDD</sub>     | VDD rise time <sup>[1]</sup>                         | 0          | 5   | ms                |
| 4                      | Delay between VDDRTC arriving 50% (or 90%) to VDD33  | 0          | _   | ma                |
| t <sub>D_VDD</sub>     | arriving 50% (or 90%)                                | U          |     | ms                |
| t <sub>R_VDD12</sub>   | VDD12 rise time <sup>[1]</sup>                       | 0          | 5   | ms                |
| 4                      | Delay between VDD arriving 50% (or 90%) to VDD12     | 1          | 1   | ma                |
| t <sub>D_VDD12</sub>   | arriving 50% (or 90%)                                | <b>–</b> 1 |     | ms                |
| t <sub>R_AVDAUD</sub>  | AVDAUD rise time <sup>[1]</sup>                      | 0          | 5   | ms                |
| 4                      | Delay between VDD12 arriving 50% (or 90%) to AVDAUD  | 0.01       | 1   | ma                |
| t <sub>D_AVDAUD</sub>  | arriving 50% (or 90%)                                | 0.01       |     | ms                |
| t <sub>R_AVD</sub>     | AVD rise time <sup>[1]</sup>                         | 0          | 5   | ms                |
| t <sub>D_AVDA</sub>    | Delay between VDD arriving 50% to AVD arriving 50%   | -1         | 1   | ms                |
| t <sub>D_PPRST_</sub>  | Delay between VDDAUD stable and PPRST_ deasserted    | 0          | _   | ms <sup>[2]</sup> |
| t <sub>D_VPEFUSE</sub> | Delay between PPRST_ finished and E-fuse programming | 0          |     | me                |
|                        | power apply                                          | U          | _   | ms                |

#### NOTES:

- 1 The power rise time is defined as 10% to 90%.
- 2 The PPRST\_ must be kept at least 100us. After PPRST\_ is deasserted, the corresponding chip reset will be extended at least 40ms.





Figure 3-1 Power-On Timing Diagram

#### 3.4.2 Reset procedure

There 3 reset sources: 1 PPRST\_ pin reset; 2 WDT timeout reset; and 3 hibernating reset when exiting hibernating mode. After reset, program start from boot.

- 1 PPRST\_ pin reset.
  - This reset is trigged when PPRST\_ pin is put to logic 0. It happens in power on RTC power and RESET-KEY pressed to reset the chip from unknown dead state. The reset end time is about 1M EXCLK cycles after rising edge of PPRST\_.
- 2 WDT reset.
  - This reset happens in case of WDT timeout. The reset keeps for about a few RTCLK cycles.
- 3 Hibernating reset.
  - This reset happens in case of wakeup the main power from power down. The reset keeps for about 1ms ~ 125ms programable, plus 1M EXCLK cycles, start after WKUP\_ signal is



recognized.

After reset, all GPIO shared pins are put to GPIO input function and most of their internal pull-up/down resistor are set to on, see "2.5Pin Description [1][2]" for details. The PWRON is output 1. The oscillators are on. The USB 2.0 OTG PHY and USB 1.1 PHY, the audio CODEC DAC/ADC, the SAR-ADCs and the video DAC are put in suspend mode.

#### 3.4.3 **BOOT**

JZ4770 supports 6 different boot sources depending on BOOT\_SEL0, BOOT\_SEL1 and BOOT\_SEL2 pins values. Table 3-17 lists them.

BOOT\_SEL2 BOOT\_SEL1 BOOT\_SEL0 Boot From 1 1 1 NAND flash at CS1 1 0 0 SD card: MSC0 1 1 0 SPI: SPI0/CE0 0 1 1 NOR flash at CS4 1 1 0 USB2.0 OTG as device with EXCLK = 12MHz 0 0 0 iNAND: at MSC0 USB2.0 OTG as device with EXCLK = 26MHz 0 0 1 USB2.0 OTG as device with EXCLK = 19.2MHz 1 0

Table 3-17 Boot from 3 boot sources

The boot procedure is showed in the following flow chart:

- In case of NAND/SDcard/iNAND/SPI boot, if it fails, enter USB boot.
- In case of USB boot, if it cannot connect to USB host within 10 seconds, restart the boot procedure.
- In case of NOR boot, if it fails, restart the boot procedure.
- If the boot procedure has been repeated more than 10 times, enter hibernating mode.



