

#### V2→V3 Change notes (remove 2 GPIO pins and add PWRON\_/WKUP\_ pins to enable RTC):

Remove 2 pins: PD20 (SSI\_DT), PD21 (SSI\_DR)

Add 2 pins: PWRON\_, WKUP\_(PD29) Pin number between 64~86 changed

# 1 Packaging and Pinout Information

## 1.1 Pin Description [1][2]

Table 1-1 EMC Pins (47; all GPIO shared)

| Pin<br>Names | Ю        | Loc | IO Cell<br>Char.   | Pin Description                                                  | Power |
|--------------|----------|-----|--------------------|------------------------------------------------------------------|-------|
| D0<br>PA0    | 10<br>10 | 40  | 8mA,<br>pullup-pe  | D0: Memory data bus bit 0<br>PA0: GPIO group A bit 0             | VDDIO |
| D1<br>PA1    | 10<br>10 | 41  | 8mA,<br>pullup-pe  | D1: Memory data bus bit 1<br>PA1: GPIO group A bit 1             | VDDIO |
| D2<br>PA2    | 10<br>10 | 42  | 8mA,<br>pullup-pe  | D2: Memory data bus bit 2<br>PA2: GPIO group A bit 2             | VDDIO |
| D3<br>PA3    | IO<br>IO | 43  | 8mA,<br>pullup-pe  | D3: Memory data bus bit 3<br>PA3: GPIO group A bit 3             | VDDIO |
| D4<br>PA4    | 10<br>10 | 44  | 8mA,<br>pullup-pe  | D4: Memory data bus bit 4<br>PA4: GPIO group A bit 4             | VDDIO |
| D5<br>PA5    | 10<br>10 | 45  | 8mA,<br>pullup-pe  | D5: Memory data bus bit 5<br>PA5: GPIO group A bit 5             | VDDIO |
| D6<br>PA6    | 10<br>10 | 46  | 8mA,<br>pullup-pe  | D6: Memory data bus bit 6<br>PA6: GPIO group A bit 6             | VDDIO |
| D7<br>PA7    | 10<br>10 | 47  | 8mA,<br>pullup-pe  | D7: Memory data bus bit 7<br>PA7: GPIO group A bit 7             | VDDIO |
| D8<br>PA8    | 10<br>10 | 32  | 8mA,<br>pullup-pe  | D8: Memory data bus bit 8<br>PA8: GPIO group A bit 8             | VDDIO |
| D9<br>PA9    | 10<br>10 | 33  | 8mA,<br>pullup-pe  | D9: Memory data bus bit 9<br>PA9: GPIO group A bit 9             | VDDIO |
| D10<br>PA10  | 10<br>10 | 34  | 8mA,<br>pullup-pe  | D10: Memory data bus bit 10<br>PA10: GPIO group A bit 10         | VDDIO |
| D11<br>PA11  | 10<br>10 | 35  | 8mA,<br>pullup-pe  | D11: Memory data bus bit 11<br>PA11: GPIO group A bit 11         | VDDIO |
| D12<br>PA12  | 10<br>10 | 36  | 8mA,<br>pullup-pe  | D12: Memory data bus bit 12<br>PA12: GPIO group A bit 12         | VDDIO |
| D13<br>PA13  | 10<br>10 | 37  | 8mA,<br>pullup-pe  | D13: Memory data bus bit 13<br>PA13: GPIO group A bit 13         | VDDIO |
| D14<br>PA14  | 10<br>10 | 38  | 8mA,<br>pullup-pe  | D14: Memory data bus bit 14<br>PA14: GPIO group A bit 14         | VDDIO |
| D15<br>PA15  | 10<br>10 | 39  | 8mA,<br>pullup-pe  | D15: Memory data bus bit 15<br>PA15: GPIO group A bit 15         | VDDIO |
| A0<br>PB0    | 0<br>10  | 8   | 12mA,<br>pullup-pe | A0: Static/SDRAM memory address bit 0<br>PB0: GPIO group B bit 0 | VDDIO |
| A1<br>PB1    | 0<br>10  | 7   | 12mA,<br>pullup-pe | A1: Static/SDRAM memory address bit 1<br>PB1: GPIO group B bit 1 | VDDIO |
| A2<br>PB2    | 0<br>10  | 6   | 12mA,<br>pullup-pe | A2: Static/SDRAM memory address bit 2<br>PB2: GPIO group B bit 2 | VDDIO |
| A3<br>PB3    | 0<br>10  | 5   | 12mA,<br>pullup-pe | A3: Static/SDRAM memory address bit 3<br>PB3: GPIO group B bit 3 | VDDIO |
| A4<br>PB4    | 0<br>10  | 29  | 12mA,<br>pullup-pe | A4: Static/SDRAM memory address bit 4<br>PB4: GPIO group B bit 4 | VDDIO |



| Pin<br>Names             | Ю            | Loc | IO Cell<br>Char.              | Pin Description                                                                                                          | Power |
|--------------------------|--------------|-----|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------|
| A5<br>PB5                | 0<br>10      | 28  | 12mA,<br>pullup-pe            | A5: Static/SDRAM memory address bit 5 PB5: GPIO group B bit 5                                                            | VDDIO |
| A6<br>PB6                | 0<br>10      | 27  | 12mA,<br>pullup-pe            | A6: Static/SDRAM memory address bit 6 PB6: GPIO group B bit 6                                                            | VDDIO |
| A7<br>PB7                | 0<br>10      | 26  | 12mA,<br>pullup-pe            | A7: Static/SDRAM memory address bit 7 PB7: GPIO group B bit 7                                                            | VDDIO |
| A8<br>PB8                | 0<br>10      | 23  | 12mA,<br>pullup-pe            | A8: Static/SDRAM memory address bit 8 PB8: GPIO group B bit 8                                                            | VDDIO |
| A9<br>PB9                | 0<br>10      | 22  | 12mA,<br>pullup-pe            | A9: Static/SDRAM memory address bit 9<br>PB9: GPIO group B bit 9                                                         | VDDIO |
| A10<br>PB10              | 0<br>10      | 9   | 12mA,<br>pullup-pe            | A10: Static/SDRAM memory address bit 10<br>PB10: GPIO group B bit 10                                                     | VDDIO |
| A11<br>PB11              | 0<br>10      | 19  | 12mA,<br>pullup-pe            | A11: Static/SDRAM memory address bit 11<br>PB11: GPIO group B bit 11                                                     | VDDIO |
| A12<br>PB12              | 0<br>10      | 18  | 12mA,<br>pullup-pe            | A12: Static/SDRAM memory address bit 12<br>PB12: GPIO group B bit 12                                                     | VDDIO |
| A13<br>PB13              | 0<br>10      | 30  | 12mA,<br>pullup-pe            | A13: Static/SDRAM memory address bit 13<br>PB13: GPIO group B bit 13                                                     | VDDIO |
| A14<br>PB14              | 0<br>10      | 31  | 12mA,<br>pullup-pe            | A14: Static/SDRAM memory address bit 14<br>PB14: GPIO group B bit 14                                                     | VDDIO |
| A15<br>CL<br>PB15        | 0<br>0<br>10 | 50  | 2mA,<br>pullup-pe             | A15: Static memory address bit 15<br>CL: NAND flash command latch<br>PB15: GPIO group B bit 15                           | VDDIO |
| A16<br>AL<br>PB16        | 0<br>0<br>10 | 49  | 2mA,<br>pullup-pe             | A16: Static memory address bit 16 AL: NAND flash address latch PB16: GPIO group B bit 16                                 | VDDIO |
| DCS_<br>PB19             | 0<br>10      | 10  | 8mA,<br>pullup-pe             | DCS_: SDRAM chip select<br>PB19: GPIO group B bit 19                                                                     | VDDIO |
| RAS_<br>PB20             | 0<br>10      | 11  | 8mA,<br>pullup-pe             | RAS_: SDRAM row address strobe<br>PB20: GPIO group B bit 20                                                              | VDDIO |
| CAS_<br>PB21             | 0<br>10      | 12  | 8mA,<br>pullup-pe             | CAS_: SDRAM column address strobe<br>PB21: GPIO group B bit 21                                                           | VDDIO |
| SDWE_ &<br>BUFD_<br>PB22 | 0<br>10      | 13  | 12mA,<br>pullup-pe            | SDWE_: SDRAM write enable BUFD_: Select CPU to SRAM chip direction in data bi-direction buffer PB22: GPIO group B bit 22 | VDDIO |
| CKE<br>PB23              | 0<br>10      | 17  | 8mA,<br>pullup-pe             | CKE: SDRAM clock enable<br>PB23: GPIO group B bit 23                                                                     | VDDIO |
| CKO<br>PB24              | 0<br>10      | 16  | 12mA,<br>pullup-pe            | CKO: SDRAM clock<br>PB24: GPIO group B bit 24                                                                            | VDDIO |
| CS1_<br>PB25             | 0<br>10      | 56  | 2mA,<br>pullup-pe             | CS1_: Static memory chip select 1<br>PB25: GPIO group B bit 25                                                           | VDDIO |
| CS2_<br>PB26             | 0<br>10      | 55  | 2mA,<br>pullup-pe             | CS2_: Static memory chip select 2<br>PB26: GPIO group B bit 26                                                           | VDDIO |
| WE0_<br>PB31             | 0<br>10      | 14  | 8mA,<br>pullup-pe             | WE0_: SDR/Static memory byte 0 write enable PB31: GPIO group B bit 31                                                    | VDDIO |
| WE1_<br>PC24             | 0<br>10      | 15  | 8mA,<br>pullup-pe             | WE1_: SDR/Static memory byte 1 write enable PC24: GPIO group C bit 24                                                    | VDDIO |
| WAIT_<br>PC27            | I<br>IO      | 54  | 2mA,<br>Schmitt,<br>pullup-pe | WAIT_: Slow static memory/device wait signal PC27: GPIO group C bit 27                                                   | VDDIO |
| FRE_<br>PC28             | 0<br>IO      | 52  | 2mA,<br>pullup-pe             | FRE_: NAND flash read enable<br>PC28: GPIO group C bit 28                                                                | VDDIO |
| FWE_<br>PC29             | 0<br>10      | 51  | 2mA,<br>pullup-pe             | FWE_: NAND flash write enable<br>PC29: GPIO group C bit 29                                                               | VDDIO |
| PC30 (FRB)               | Ю            | 53  | 2mA,<br>pullup-pe             | PC30: GPIO group C bit 30. If NAND flash is used, it should connect to NAND FRB (NAND flash ready/busy)                  | VDDIO |



## Table 1-2 LCDC Pins (26; all GPIO shared)

| Pin<br>Names           | Ю            | Loc | IO Cell<br>Char.  | Pin Description                                                                     | Power |
|------------------------|--------------|-----|-------------------|-------------------------------------------------------------------------------------|-------|
| LCD_CLS<br>A21<br>PB17 | 0<br>0<br>10 | 103 | 4mA,<br>pullup-pe | LCD_CLS: LCD CLS output A21: Static memory address bit 21 PB17: GPIO group B bit 17 | VDDIO |
| LCD_SPL<br>A22<br>PB18 | 0<br>0<br>10 | 102 | 4mA,<br>pullup-pe | LCD_SPL: LCD SPL output A22: Static memory address bit 22 PB18: GPIO group B bit 18 | VDDIO |
| LCD_D0<br>PC0          | 0<br>10      | 1   | 4mA,<br>pullup-pe | LCD_D0: LCD data bit 0<br>PC0: GPIO group C bit 0                                   | VDDIO |
| LCD_D1<br>PC1          | 0<br>10      | 128 | 4mA,<br>pullup-pe | LCD_D1: LCD data bit 1<br>PC1: GPIO group C bit 1                                   | VDDIO |
| LCD_D2<br>PC2          | 0<br>10      | 127 | 4mA,<br>pullup-pe | LCD_D2: LCD data bit 2<br>PC2: GPIO group C bit 2                                   | VDDIO |
| LCD_D3<br>PC3          | 0<br>10      | 126 | 4mA,<br>pullup-pe | LCD_D3: LCD data bit 3<br>PC3: GPIO group C bit 3                                   | VDDIO |
| LCD_D4<br>PC4          | 0<br>10      | 124 | 4mA,<br>pullup-pe | LCD_D4: LCD data bit 4<br>PC4: GPIO group C bit 4                                   | VDDIO |
| LCD_D5<br>PC5          | 0<br>10      | 123 | 4mA,<br>pullup-pe | LCD_D5: LCD data bit 5<br>PC5: GPIO group C bit 5                                   | VDDIO |
| LCD_D6<br>PC6          | 0<br>10      | 122 | 4mA,<br>pullup-pe | LCD_D6: LCD data bit 6<br>PC6: GPIO group C bit 6                                   | VDDIO |
| LCD_D7<br>PC7          | 0<br>10      | 121 | 4mA,<br>pullup-pe | LCD_D7: LCD data bit 7<br>PC7: GPIO group C bit 7                                   | VDDIO |
| LCD_D8<br>PC8          | 0<br>10      | 120 | 4mA,<br>pullup-pe | LCD_D8: LCD data bit 8<br>PC8: GPIO group C bit 8                                   | VDDIO |
| LCD_D9<br>PC9          | 0<br>10      | 119 | 4mA,<br>pullup-pe | LCD_D9: LCD data bit 9<br>PC9: GPIO group C bit 9                                   | VDDIO |
| LCD_D10<br>PC10        | 0<br>10      | 118 | 4mA,<br>pullup-pe | LCD_D10: LCD data bit 10<br>PC10: GPIO group C bit 10                               | VDDIO |
| LCD_D11<br>PC11        | 0<br>10      | 117 | 4mA,<br>pullup-pe | LCD_D11: LCD data bit 11<br>PC11: GPIO group C bit 11                               | VDDIO |
| LCD_D12<br>PC12        | 0<br>10      | 116 | 4mA,<br>pullup-pe | LCD_D12: LCD data bit 12<br>PC12: GPIO group C bit 12                               | VDDIO |
| LCD_D13<br>PC13        | 0<br>10      | 115 | 4mA,<br>pullup-pe | LCD_D13: LCD data bit 13<br>PC13: GPIO group C bit 13                               | VDDIO |
| LCD_D14<br>PC14        | 0<br>10      | 114 | 4mA,<br>pullup-pe | LCD_D14: LCD data bit 14<br>PC14: GPIO group C bit 14                               | VDDIO |
| LCD_D15<br>PC15        | 0<br>10      | 113 | 4mA,<br>pullup-pe | LCD_D15: LCD data bit 15<br>PC15: GPIO group C bit 15                               | VDDIO |
| LCD_D16<br>PC16        | 0<br>10      | 112 | 4mA,<br>pullup-pe | LCD_D16: LCD data bit 16<br>PC20: GPIO group C bit 16                               | VDDIO |
| LCD_D17<br>PC17        | 0<br>10      | 111 | 4mA,<br>pullup-pe | LCD_D17: LCD data bit 17<br>PC17: GPIO group C bit 17                               | VDDIO |



| Pin<br>Names           | Ю            | Loc | IO Cell<br>Char.  | Pin Description                                                                                           | Power |
|------------------------|--------------|-----|-------------------|-----------------------------------------------------------------------------------------------------------|-------|
| LCD_PCLK<br>PC18       | 10<br>10     | 2   | 4mA,<br>pullup-pe | LCD_PCLK: LCD pixel clock<br>PC18: GPIO group C bit 18                                                    | VDDIO |
| LCD_HSYNC<br>PC19      | 10<br>10     | 109 | 4mA,<br>pullup-pe | LCD_HSYNC: LCD line clock/horizonal sync<br>PC19: GPIO group C bit 19                                     | VDDIO |
| LCD_VSYNC<br>PC20      | 10<br>10     | 108 | 4mA,<br>pullup-pe | LCD_VSYNC: LCD frame clock/vertical sync<br>PC20: GPIO group C bit 20                                     | VDDIO |
| LCD_DE<br>PC21         | 00           | 110 | 4mA,<br>pullup-pe | LCD_DE: STN AC bias drive/non-STN data enable PC21: GPIO group C bit 21                                   | VDDIO |
| LCD_PS<br>A19<br>PC22  | 000          | 107 | 4mA,<br>pullup-pe | LCD_PS: LCD PS output for special TFT<br>A19: Static memory address bit 19<br>PC22: GPIO group C bit 22   | VDDIO |
| LCD_REV<br>A20<br>PC23 | 0<br>0<br>10 | 105 | 4mA,<br>pullup-pe | LCD_REV: LCD REV output for special TFT<br>A20: Static memory address bit 20<br>PC23: GPIO group C bit 23 | VDDIO |

## Table 1-3 USB device 2.0 and host 1.1 Pins (6)

| Pin<br>Names | Ю   | Loc | IO Cell<br>Char. | Pin Description                                                                                                                            | Power              |
|--------------|-----|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| DP0          | AIO | 79  |                  | DP0: USB 2.0 device data plus                                                                                                              | VDD <sub>USB</sub> |
| DM0          | AIO | 78  |                  | DM0: USB 2.0 device data minus                                                                                                             | VDD <sub>USB</sub> |
| RREF         | AIO | 76  |                  | RREF: External Reference for USB 2.0 device. Connect a $2.5k\Omega$ external reference resistor, with 5% tolerance to analog ground VSSUSB | VDD <sub>USB</sub> |
| VDDA         | AIO | 75  |                  | VDDA: For USB 2.0 device. Connect a 0.1µF capacitor to analog ground VSSUSB                                                                | VDD <sub>USB</sub> |
| VDDUSB       | Р   | 77  |                  | VDDUSB: USB analog power, 3.3V                                                                                                             | -                  |
| VSSUSB       | Р   | 80  |                  | VSSUSB: USB analog ground                                                                                                                  | -                  |

#### Table 1-4 TCU/I2C/UART Pins (5; all GPIO shared)

| Pin<br>Names              | Ю               | Loc | IO Cell<br>Char.  | Pin Description                                                                      | Power |
|---------------------------|-----------------|-----|-------------------|--------------------------------------------------------------------------------------|-------|
| PWM0<br>I2C_SDA<br>PD23   | 0<br>10<br>10   | 60  | 4mA,<br>pullup-pe | PWM0: PWM 0 output<br>I2C_SDA: I2C serial data<br>PD23: GPIO group D bit 23          | VDDIO |
| PWM1<br>I2C_SCK<br>PD24   | 0<br>10<br>10   | 59  | 4mA,<br>pullup-pe | PWM1: PWM 1 output<br>I2C_SCK: I2C serial clock<br>PD24: GPIO group D bit 24         | VDDIO |
| PWM2<br>UART0_TxD<br>PD25 | 0<br>0<br>10    | 58  | 2mA,<br>pullup-pe | PWM2: PWM 2 output UART0_TxD: UART 0 transmitting data PD25: GPIO group D bit 25     | VDDIO |
| PWM3<br>UART0_RxD<br>PD26 | 0<br> <br> <br> | 57  | 2mA,<br>pullup-pe | PWM3: PWM 3 output<br>UART0_RxD: UART 0 Receiving data<br>PD26: GPIO group D bit 26  | VDDIO |
| PWM5<br>A18<br>PD28       | 0 0 0           | 48  | 2mA,<br>pullup-pe | PWM5: PWM 5 output<br>A18: Static memory address bit 18<br>PD28: GPIO group D bit 28 | VDDIO |



| Pin<br>Names | Ю  | Loc | IO Cell<br>Char. | Pin Description                                             | Power       |
|--------------|----|-----|------------------|-------------------------------------------------------------|-------------|
| PBAT/ADIN0   | ΑI | 67  |                  | ADIN0: Battery voltage input or ADC general purpose input 0 | $VDD_{ADC}$ |
| ADIN1        | Al | 68  |                  | ADIN1: ADC general purpose input 1                          | $VDD_{ADC}$ |
| VDDADC       | Р  | 70  |                  | VDDADC: ADC analog power, 3.3 V                             | -           |
| VSSADC       | Р  | 69  |                  | VDDADC: ADC analog ground                                   | -           |

## Table 1-6 Audio CODEC Pins (13)

| Pin<br>Names | Ю  | Loc | IO Cell<br>Char. | Pin Description                                                                                                                                                                                                 | Power              |
|--------------|----|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| LHPO         | AO | 90  |                  | LHPO: Left headphone out                                                                                                                                                                                        | $VDD_{CDC}$        |
| RHPO         | АО | 88  |                  | RHPO: Right headphone out                                                                                                                                                                                       | $VDD_{CDC}$        |
| MICIN        | ΑI | 99  |                  | MICIN: Microphone input                                                                                                                                                                                         | $VDD_{CDC}$        |
| LLINEIN      | ΑI | 97  |                  | LLINEIN: Left line input                                                                                                                                                                                        | $VDD_{CDC}$        |
| RLINEIN      | ΑI | 98  |                  | RLINEIN: Right line input                                                                                                                                                                                       | $VDD_{CDC}$        |
| VREF         | AO | 94  |                  | VREF: Voltage Reference Output. An electrolytic capacitor more than 10 $\mu$ F in parallel with a 0.1 $\mu$ F ceramic capacitor attached from this pin to VSSCDC eliminates the effects of high frequency noise | VDD <sub>CDC</sub> |
| VDDHP        | Р  | 87  |                  | VDDHP: Headphone amplifier power, 3.3V                                                                                                                                                                          | -                  |
| VSSHP        | Р  | 89  |                  | VSSHP: Headphone amplifier ground                                                                                                                                                                               | -                  |
| VDDLHP       | Р  | 91  |                  | VDDLHP: Headphone amplifier power, 3.3V                                                                                                                                                                         | -                  |
| VDDCDC       | Р  | 93  |                  | VDDCDC: CODEC analog power, 3.3V                                                                                                                                                                                | -                  |
| VSSCDC       | Р  | 92  |                  | VSSCDC: CODEC analog ground                                                                                                                                                                                     | -                  |
| VDDCDC2      | Р  | 95  |                  | VDDCDC: CODEC analog power, 3.3V                                                                                                                                                                                | -                  |
| VSSCDC2      | Р  | 96  |                  | VSSCDC: CODEC analog ground                                                                                                                                                                                     | -                  |

## Table 1-7 MSC (MMC/SD) Pins (3; all GPIO shared)

| Pin<br>Names    | Ю        | Loc | IO Cell<br>Char.  | Pin Description                                       | Power |
|-----------------|----------|-----|-------------------|-------------------------------------------------------|-------|
| MSC_D0<br>PD10  | 10<br>10 | 61  | 4mA,<br>pullup-pe | MSC_D0: MSC data bit 0<br>PD10: GPIO group D bit 10   | VDDIO |
| MSC_CMD<br>PD08 | 10<br>10 | 63  | 4mA,<br>pullup-pe | MSC_CMD: MSC command<br>PD08: GPIO group D bit 8      | VDDIO |
| MSC_CLK<br>PD09 | 0<br>10  | 62  | 4mA,<br>pullup-pe | MSC_CLK: MSC clock output<br>PD09: GPIO group D bit 9 | VDDIO |

## Table 1-8 CPM Pins (6)

| Pin<br>Names | Ю  | Loc | IO Cell<br>Char.          | Pin Description                       | Power |
|--------------|----|-----|---------------------------|---------------------------------------|-------|
| EXCLK        | Al | 64  |                           | EXCLK: OSC input or 12MHz clock input | VDDIO |
| EXCLKO       | AO | 65  | Oscillator,<br>OSC on/off | EXCLKO: OSC output                    | VDDIO |
| VDDPLL       | Р  | 73  |                           | VDDPLL: PLL digital power, 1.8V       | -     |
| VSSPLL       | Р  | 74  |                           | VSSPLL: PLL digital ground            | -     |
| AVDDPLL      | Р  | 71  |                           | AVDDPLL: PLL analog power, 1.8V       |       |
| AVSSPLL      | Р  | 72  |                           | AVSSPLL: PLL analog ground            |       |



## Table 1-9 RTC Pins (6)

| Pin<br>Names  | Ю        | Loc | IO Cell<br>Char.    | Pin Description                                                                          | Power              |
|---------------|----------|-----|---------------------|------------------------------------------------------------------------------------------|--------------------|
| RTCLK         | Al       | 81  | 32768Hz             | RTCLK: OSC input                                                                         | $VDD_{RTC}$        |
| RTCLKO        | АО       | 82  | Oscillator          | RTCLKO: OSC output or 32768Hz clock input                                                | VDD <sub>RTC</sub> |
| PWRON_        | АО       | 86  | ~2mA,<br>open-drain | PWRON_: Power on/off control of main power                                               | VDD <sub>RTC</sub> |
| WKUP_<br>PD29 | AI<br>AI | 85  | Schmitt             | WKUP_: Wake signal after main power down PD29: GPIO group D bit 29, input/interrupt only | VDD <sub>RTC</sub> |
| PPRST_        | Al       | 84  | Schmitt             | PPRST_: RTC power on reset and RESET-KEY reset input                                     | VDD <sub>RTC</sub> |
| VDDRTC        | Р        | 83  |                     | VDDRTC: 3.3V power for RTC and hibernating mode controlling that never power down        | -                  |

## Table 1-10 System Pins (2)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char. | Pin Description              | Power |
|--------------|---|-----|------------------|------------------------------|-------|
| BOOT_SEL0    | I | 101 | Schmitt          | BOOT_SEL0: Boot select bit 0 | VDDIO |
| BOOT_SEL1    | I | 100 | Schmitt          | BOOT_SEL1: Boot select bit 1 | VDDIO |

#### Table 1-11 IO/Core power supplies (10)

| Pin<br>Names | Ю | Loc                   | IO Cell<br>Char. | Pin Description                       | Power |
|--------------|---|-----------------------|------------------|---------------------------------------|-------|
| VDDIO        | Р | 24*2 66 104           |                  | VDDIO: 3+1 IO digital power, 3.3V     | -     |
| VSS          | Р | 3*3 20*2 25*2 106 125 |                  | VSS: 5+4 IO/CORE digital ground       | -     |
| VDDCORE      | Р | 4*2 21*2              |                  | VDDCORE: 2+2 CORE digital power, 1.8V | -     |



#### **Connected device**

- One SDRAM chip
- 1~2 NAND chips
- Use USB2.0 device connect to USB host
- Use CODEC to connect to headphone/speeker-amp/MIC/FM-radio
- SD card
- Use I2C to control FM-radio
- Power supply/charging
- SLCD
- Use PWM to support beeper
- Use PWM to support SLCD back-light
- Keypad
- RTC function enabled

#### **GPIO** needed

| Device  | GPIO Num | Function which needs GPIO     | Comments |
|---------|----------|-------------------------------|----------|
| USB     | 1        | Recognize connect to USB host |          |
| CODEC   | 1        | Speaker amplify control       |          |
| Power   | 1        | Charging status               |          |
|         | 1        | Charging current control      | Optional |
| SD card | 1        | Card existing recognition     |          |
|         | 1        | Write protection              | Optional |
|         | 1        | Power supply control          | Optional |
| SLCD    | 1        | Reset                         |          |
| NAND    | 1        | Write protection              | Optional |
| Keypad  | ?        |                               |          |

#### **GPIO** available

| Pin               | GPIO Num | GPIO available condition              |
|-------------------|----------|---------------------------------------|
| WAIT_             | 1        | Unconditional                         |
| CS2_              | 1        | When only one NAND chip needed        |
| LCD_CLS, LCD_SPL, | 4        | If SLCD or normal LCD panel used      |
| LCD_PS, LCD_REV   |          |                                       |
| LCD_DE            | 1        | If SLCD panel used                    |
| LCD_D17~16        | 2        | If SLCD/LCD bus width is 16- or 8-bit |
| LCD_D15~8         | 8        | If SLCD/LCD bus width is 8-bit        |
| PD26 /UART0_RxD   | 1        | Unconditional                         |
| WKUP_/PD29        | 1        | Input only. Unconditional             |
| ADIN1             | N        | ADC can be used to support keypad     |