# IITB-RISC-23: Pipelined Processor

11.05.2024

EE309: Microprocessors

Instructor: Prof. Virendra Singh

## Team ID: 40

Harshil Singla (22b1260)

Saumya Shah (22b1238)

Himanshi Shende (22b1235)

Sachin Awasthi (22b1264)

## **Overview**

The IITB-RISC-23 is a 16-bit computer system with 8 registers. It follows a 6-stage pipeline (Instruction fetch, instruction decode, register read, execute, memory access, and write back). The program counter (PC) is stored inside Register 0. The ISA consists of 14 instructions with further possible variations in ADD and NAND instructions. The entire architecture has been optimized to give maximum performance (and thus high IPC).

## **Datapath**

The following is a diagram of the entire datapath -



Some of the main components are the Register File, RAM, ROM, Pipeline Registers, and ALUs.

The format used for the pipeline registers is -

| P1 => | PC | IR |  |
|-------|----|----|--|
| P2 => | PC | IR |  |

| P3 => | PC | IR                   | D1 | D2      |
|-------|----|----------------------|----|---------|
| P4 => | PC | IR                   | D1 | ALU_OUT |
| P5 => | IR | ALU_OUT/DMEM_<br>OUT |    |         |

(Each block is 16 bits long)

## **Control Signals**

Generated control signals for all MUXs, register file and memory write, PC write, ghosting signals, and hazard mitigations. The following Google sheet contains all the control signals and their logic -

https://docs.google.com/spreadsheets/d/1vHsMez2OwsR91mkRV6jaUmuj-n2em9IPGsOgrg yj6fM/edit?usp=sharing

<u>Ghost Instruction</u> => Used OPCODE = 1110 as a 'ghost instruction', i.e., it did not modify the memory, register file, or carry zero flags. It had no effect on the system anywhere and simply passed through the pipeline.

To disable/remove/flush out an instruction, we simply changed its opcode to 1110, and thus it became a ghost instruction.

## **Hazard Detection and Mitigation**

### I. Data Dependency

- A. Destination Register = Source Register
  - 1. Identified a possible dependency by checking the source and destination register addresses in the instructions
  - 2. Used Data forwarding to send the updated data register data from ALU, Data Memory, Pipeline Registers P4, and P5
- B. Special Case I Load instruction
  - 1. Identified in IF/ID stage if the very next instruction depends on the Load instruction
  - 2. Stalled the pipeline for 1 cycle so that data can be loaded from memory
- C. Special Case II Source Address R0
  - 1. Identified if an instruction needs to read R0

2. Used the value of PC for the same instruction (stored in pipeline register) instead of reading register file (which will have updated the value of PC)

## II. Branching

- A. Simple branching BEQ/BLT/BLE/JAL/JLR/JRI
  - 1. Identified the destination address as well as whether branching would occur (for BEQ/BLT/BLE) in the EX stage. Updated the value of R0 accordingly.
- B. Special Case III Destination Address R0
  - 1. Identified whether the final destination address for an instruction is R0 and updated its value. Ghosted the intermediate instructions which are no longer valid.

## **Simulation Results**

#### Simulation #1

The output shown is all pipeline registers and the 8 registers in the register file.

This code has multiple cases of data dependency and the output received is as expected.



ROM data for the above simulation (R0 initialized with 0, R1 with 1, etc.):-

0001010001001000 (ADA R2 R1 R1)

0010010001001010 (NDC R2 R1 R1)

0011101000000000 (LLI R5 000000000)

0011110010101010 (LLI R6 010101010)

0001101110111000 (ADA R5 R6 R7)

0001001010010001 (ADZ R1 R2 R2)

0001111110010100 (ACA R7 R6 R2)

0010000010010100 (NCU R0 R2 R2)

0001010011100000 (ADA R2 R3 R4)

0001100110111011 (AWC R4 R6 R7)

1110111001111101 (Ghost Instruction)

#### Simulation #2



#### LM 001 011111111

RAM contains 0F00H at all locations, every cycle each register gets loaded with this value since all bits are high.

#### Simulation #3



#### 1000001011000010 (BEQ R1 R3 000010)

The value of R0 jumps to 11100 (decimal value 28) since R1 = R3 = 00000000000011

The value of PC of BEQ instruction is 11000 (decimal value 24) and immediate is 000010 (decimal value 2)

Thus, BEQ jumps to required location, PC + Imm\*2

#### Simulation #4



#### 1101110001000000 (JLR R6 R1)

R0 jumps to 00000000000011 (in front of yellow cursor) which is the value stored in R1.

PC of the instruction is 26 in decimal and the value stored in R6 is 000000000011100 (decimal equivalent 28). Thus, PC + 2 is stored in R6

## **Interesting Aspects**

<u>Use of a Ghost instruction:</u> Using an unused opcode 1110 in order to disable instructions. To disable an instruction, changed its opcode to 1110 and such an instruction was defined to not cause any changes to the register files and memory.

<u>Implementation of LM/SM:</u> Used the Instruction Decode stage to send a set of Load/Store instructions according to which bits are high. The number of cycles taken to execute this instruction is equal to the number of high bits plus one cycle delay.

<u>Implementation of ADD/NAND if carry/zero set:</u> If the condition of carry/zero set is not satisfied, ghost the instruction so that it will not modify the register file.

Python script: Created a Python script to easily modify both ROM and RAM

## **Project Code on GitHub**

The following link contains the entire project code in a GitHub repository - <a href="https://github.com/Ingenio17/IITB-RISC-23">https://github.com/Ingenio17/IITB-RISC-23</a>

## **Individual Contribution**

Harshil Singla: Datapath design, Hazard mitigation, Decoder

Saumya Shah: Datapath design, Hazard mitigation, RF, ROM, Testbench

Himanshi Shende: Control signals, Python Code, RF, ROM, Testbench

Sachin Awasthi: Components (ALU's, sign extenders, RAM), Report flow chart and diagrams