# 8-Stage Shift/Store Register with Three-State Outputs

The MC14094B combines an 8-stage shift register with a data latch for each stage and a three-state output from each latch.

Data is shifted on the positive clock transition and is shifted from the seventh stage to two serial outputs. The Q<sub>S</sub> output data is for use in high-speed cascaded systems. The Q'<sub>S</sub> output data is shifted on the following negative clock transition for use in low-speed cascaded systems.

Data from each stage of the shift register is latched on the negative transition of the strobe input. Data propagates through the latch while strobe is high.

Outputs of the eight data latches are controlled by three-state buffers which are placed in the high-impedance state by a logic Low on Output Enable

- · Three-State Outputs
- Capable of Driving Two Low–Power TTL Loads or One Low–Power Schottky TTL Load Over the Rated Temperature Range
- Input Diode Protection
- Data Latch
- Dual Outputs for Data Out on Both Positive and Negative Clock Transitions
- Useful for Serial-to-Parallel Data Conversion
- Pin-for-Pin Compatible with CD4094B

#### MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol                             | Parameter                                          | Value                    | Unit |
|------------------------------------|----------------------------------------------------|--------------------------|------|
| $V_{DD}$                           | DC Supply Voltage                                  | - 0.5 to + 18.0          | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient)          | $-0.5$ to $V_{DD} + 0.5$ | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10                     | mA   |
| PD                                 | Power Dissipation, per Package†                    | 500                      | mW   |
| T <sub>stg</sub>                   | Storage Temperature                                | - 65 to + 150            | °C   |
| TL                                 | Lead Temperature (8–Second Soldering)              | 260                      | °C   |

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating:

Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: – 12 mW/°C From 100°C To 125°C

|       | Output |        | Parallel Outpu |         | Parallel Outputs  |                  | Outputs |
|-------|--------|--------|----------------|---------|-------------------|------------------|---------|
| Clock | Enable | Strobe | Data           | Q1      | Q <sub>N</sub>    | Q <sub>S</sub> * | Q′S     |
|       | 0      | Х      | Х              | Z       | Z                 | Q7               | No Chg. |
| ~     | 0      | Х      | Х              | Z       | Z                 | No Chg.          | Q7      |
|       | 1      | 0      | Х              | No Chg. | No Chg.           | Q7               | No Chg. |
|       | 1      | 1      | 0              | 0       | Q <sub>N</sub> –1 | Q7               | No Chg. |
|       | 1      | 1      | 1              | 1       | Q <sub>N</sub> –1 | Q7               | No Chg. |
| ~     | 1      | 1      | 1              | No Chg. | No Chg.           | No Chg.          | Q7      |

Z = High Impedance X = Don't Care

## MC14094B



L SUFFIX CERAMIC CASE 620



P SUFFIX PLASTIC CASE 648



D SUFFIX SOIC CASE 751B

#### ORDERING INFORMATION

MC14XXXBCP Plastic MC14XXXBCL Ceramic MC14XXXBD SOIC

 $T_A = -55^{\circ}$  to 125°C for all packages.

#### **PIN ASSIGNMENT**



This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{\text{in}}$  and  $V_{\text{out}}$  should be constrained to the range  $V_{\text{SS}} \leq (V_{\text{in}} \text{ or } V_{\text{out}}) \leq V_{DD}.$ 

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open.

<sup>\*</sup> At the positive clock edge, information in the 7th shift register stage is transferred to Q8 and Qs.

**ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                 |         |                 | V <sub>DD</sub>        | - 55                              | 5°C                  | 25°C 1                            |                                               | 125                  | 125°C                             |                      |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-----------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                  |         | Symbol          | Vdc                    | Min                               | Max                  | Min                               | Тур#                                          | Max                  | Min                               | Max                  | Unit |
| Output Voltage "0<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                     | " Level | VOL             | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0<br>0<br>0                                   | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0$ or $V_{DD}$                                                                                                                        | " Level | VOH             | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                               | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | Vdc  |
| Input Voltage "0 $(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$ $(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$ $(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$ | " Level | V <sub>IL</sub> | 5.0<br>10<br>15        | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    | _<br>_<br>_                       | 2.25<br>4.50<br>6.75                          | 1.5<br>3.0<br>4.0    | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    | Vdc  |
| $ (V_O = 0.5 \text{ or } 4.5 \text{ Vdc}) \\ (V_O = 1.0 \text{ or } 9.0 \text{ Vdc}) \\ (V_O = 1.5 \text{ or } 13.5 \text{ Vdc}) $              | " Level | VIH             | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  | _<br>_<br>_          | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                          | _<br>_<br>_          | 3.5<br>7.0<br>11                  | _<br>_<br>_          | Vdc  |
| Output Drive Current (V <sub>OH</sub> = 2.5 Vdc) (V <sub>OH</sub> = 4.6 Vdc) (V <sub>OH</sub> = 9.5 Vdc) (V <sub>OH</sub> = 13.5 Vdc)           | Source  | ЮН              | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | <br> -<br> -<br> -   | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8            | _<br>_<br>_<br>_     | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | _<br>_<br>_<br>_     | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                    | Sink    | l <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | _<br>_<br>_          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                           | _<br>_<br>_          | 0.36<br>0.9<br>2.4                | _<br>_<br>_          | mAdc |
| Input Current                                                                                                                                   |         | l <sub>in</sub> | 15                     |                                   | ± 0.1                | _                                 | ±0.00001                                      | ± 0.1                | _                                 | ± 1.0                | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                      |         | C <sub>in</sub> | _                      | _                                 | _                    | _                                 | 5.0                                           | 7.5                  | _                                 | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                              |         | I <sub>DD</sub> | 5.0<br>10<br>15        | _<br>_<br>_                       | 5.0<br>10<br>20      | <br><br>                          | 0.005<br>0.010<br>0.015                       | 5.0<br>10<br>20      | _<br>_<br>_                       | 150<br>300<br>600    | μAdc |
| Total Supply Current**† (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs buffers switching)                         |         | lΤ              | 5.0<br>10<br>15        |                                   |                      | IT = (                            | l.1 μΑ/kHz) f<br>l4 μΑ/kHz) f<br>40 μΑ/kHz) f | + IDD                |                                   |                      | μAdc |
| 3-State Output Leakage Cur                                                                                                                      | rent    | lTL             | 15                     | _                                 | ± 0.1                | _                                 | ± 0.0001                                      | ± 0.1                | _                                 | ± 3.0                | μΑ   |

#Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where: I<sub>T</sub> is in  $\mu$ A (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> - V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.001.

<sup>\*\*</sup>The formulas given are for the typical characteristics only at 25  $^{\circ}\text{C}.$ 

<sup>†</sup>To calculate total supply current at loads other than 50 pF:

## SWITCHING CHARACTERISTICS\* ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ )

| Characteristic                                                                                                                                                                                                                                           | Symbol                                            | V <sub>DD</sub><br>Vdc | Min              | Typ#              | Max                | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------|------------------|-------------------|--------------------|------|
| Output Rise and Fall Time  t <sub>TLH</sub> , t <sub>THL</sub> = (1.35 ns/pF) C <sub>L</sub> + 33 ns  t <sub>TLH</sub> , t <sub>THL</sub> = (0.6 ns/pF) C <sub>L</sub> + 20 ns  t <sub>TLH</sub> , t <sub>THL</sub> = (0.4 ns/pF) C <sub>L</sub> + 20 ns | tTLH,<br>tTHL                                     | 5.0<br>10<br>15        | _<br>_<br>_      | 100<br>50<br>40   | 200<br>100<br>80   | ns   |
| Propagation Delay Time Clock to Serial out QS  tpLH, tpHL = (0.90 ns/pF) C <sub>L</sub> + 305 ns  tpLH, tpHL = (0.36 ns/pF) C <sub>L</sub> + 107 ns  tpLH, tpHL = (0.26 ns/pF) C L + 82 ns                                                               | <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL | 5.0<br>10<br>15        | _<br>_<br>_<br>_ | 350<br>125<br>95  | 600<br>250<br>190  | ns   |
| Clock to Serial out Q'S  tpLH, tpHL = (0.90 ns/pF) CL + 350 ns  tpLH, tpHL = (0.36 ns/pF) CL + 149 ns  tpLH, tpHL = (0.26 ns/pF) CL + 62 ns                                                                                                              |                                                   | 5.0<br>10<br>15        | _<br>_<br>_      | 230<br>110<br>75  | 460<br>220<br>150  |      |
| Clock to Parallel out<br>tpLH, tpHL = (0.90 ns/pF) C <sub>L</sub> + 375 ns<br>tpLH, tpHL = (0.35 ns/pF) C <sub>L</sub> + 177 ns<br>tpLH, tpHL = (0.26 ns/pF) C <sub>L</sub> + 122 ns                                                                     |                                                   | 5.0<br>10<br>15        | _<br>_<br>_      | 420<br>195<br>135 | 840<br>390<br>270  |      |
| Strobe to Parallel out  tpLH, tpHL = (0.90 ns/pF) C <sub>L</sub> + 245 ns  tpLH, tpHL = (0.36 ns/pF) C L + 127 ns  tpLH, tpHL = (0.26 ns/pF) C <sub>L</sub> + 87 ns                                                                                      |                                                   | 5.0<br>10<br>15        | _<br>_<br>_      | 290<br>145<br>100 | 580<br>290<br>200  |      |
| Output Enable to Output $t_{PHZ}, t_{PZL} = (0.90 \text{ ns/pF}) \text{ C}_L + 95 \text{ ns}$ $t_{PHZ}, t_{PZL} = (0.36 \text{ ns/PF}) \text{ C}_L + 57 \text{ ns}$ $t_{PHZ}, t_{PZL} = (0.26 \text{ ns/pF}) \text{ C}_L + 42 \text{ ns}$                | <sup>t</sup> PHZ <sup>,</sup><br><sup>t</sup> PZL | 5.0<br>10<br>15        | _<br>_<br>_      | 140<br>75<br>55   | 280<br>150<br>110  |      |
| $t_{PLZ}$ , $t_{PZH} = (0.90 \text{ ns/pF}) C_L + 180 \text{ ns}$<br>$t_{PLZ}$ , $t_{PZH} = (0.36 \text{ ns/pF}) C_L + 77 \text{ ns}$<br>$t_{PLZ}$ , $t_{PZH} = (0.26 \text{ ns/pF}) C_L + 57 \text{ ns}$                                                | <sup>t</sup> PLZ <sup>,</sup><br><sup>t</sup> PZH | 5.0<br>10<br>15        | _<br>_<br>_      | 225<br>95<br>70   | 450<br>190<br>140  |      |
| Setup Time Data in to Clock                                                                                                                                                                                                                              | t <sub>su</sub>                                   | 5.0<br>10<br>15        | 125<br>55<br>35  | 60<br>30<br>20    | _<br>_<br>_        | ns   |
| Hold Time<br>Clock to Data                                                                                                                                                                                                                               | <sup>t</sup> h                                    | 5.0<br>10<br>15        | 0<br>20<br>20    | - 40<br>- 10<br>0 | _<br>_<br>_        | ns   |
| Clock Pulse Width, High                                                                                                                                                                                                                                  | t₩H                                               | 5.0<br>10<br>15        | 200<br>100<br>83 | 100<br>50<br>40   | _<br>_<br>_        | ns   |
| Clock Rise and Fall Time                                                                                                                                                                                                                                 | <sup>t</sup> r(cl)<br><sup>t</sup> f(cl)          | 5<br>10<br>15          | _<br>_<br>_      | _<br>_<br>_       | 15<br>5.0<br>4.0   | μs   |
| Clock Pulse Frequency                                                                                                                                                                                                                                    | f <sub>Cl</sub>                                   | 5.0<br>10<br>15        | _<br>_<br>_      | 2.5<br>5.0<br>6.0 | 1.25<br>2.5<br>3.0 | MHz  |
| Strobe Pulse Width                                                                                                                                                                                                                                       | tWL                                               | 5.0<br>10<br>15        | 200<br>80<br>70  | 100<br>40<br>35   | _<br>_<br>_        | ns   |

<sup>\*</sup> The formulas given are for the typical characteristics only at 25°C.

#Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

#### 3-STATE TEST CIRCUIT



#### **BLOCK DIAGRAM**



#### **DYNAMIC TIMING DIAGRAM**



#### **OUTLINE DIMENSIONS**

## **L SUFFIX** CERAMIC DIP PACKAGE CASE 620-10



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.

  4. DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC RODY.

|     | INC       | HES     | MILLIN | IETERS |
|-----|-----------|---------|--------|--------|
| DIM | MIN       | MIN MAX |        | MAX    |
| Α   | 0.750     | 0.785   | 19.05  | 19.93  |
| В   | 0.240     | 0.295   | 6.10   | 7.49   |
| С   |           | 0.200   |        | 5.08   |
| D   | 0.015     | 0.020   | 0.39   | 0.50   |
| Е   | 0.050     | BSC     | 1.27   | BSC    |
| F   | 0.055     | 0.065   | 1.40   | 1.65   |
| G   | 0.100     | BSC     | 2.54   | BSC    |
| Н   | 0.008     | 0.015   | 0.21   | 0.38   |
| K   | 0.125     | 0.170   | 3.18   | 4.31   |
| L   | 0.300 BSC |         | 7.62   | BSC    |
| М   | 0°        | 15°     | 0 °    | 15°    |
| N   | 0.020     | 0.040   | 0.51   | 1.01   |

#### **P SUFFIX**

PLASTIC DIP PACKAGE CASE 648-08 ISSUE R



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.

  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN | IETERS |  |  |
|-----|-------|-------|--------|--------|--|--|
| DIM | MIN   | MAX   | MIN    | MAX    |  |  |
| Α   | 0.740 | 0.770 | 18.80  | 19.55  |  |  |
| В   | 0.250 | 0.270 | 6.35   | 6.85   |  |  |
| С   | 0.145 | 0.175 | 3.69   | 4.44   |  |  |
| D   | 0.015 | 0.021 | 0.39   | 0.53   |  |  |
| F   | 0.040 | 0.70  | 1.02   | 1.77   |  |  |
| G   | 0.100 | BSC   | 2.54   | BSC    |  |  |
| Н   | 0.050 | BSC   | 1.27   | BSC    |  |  |
| J   | 0.008 | 0.015 | 0.21   | 0.38   |  |  |
| K   | 0.110 | 0.130 | 2.80   | 3.30   |  |  |
| L   | 0.295 | 0.305 | 7.50   | 7.74   |  |  |
| M   | 0°    | 10°   | 0°     | 10 °   |  |  |
| S   | 0.020 | 0.040 | 0.51   | 1.01   |  |  |

#### **OUTLINE DIMENSIONS**



- DIMENSIONING AND TOLERANCING PER ANSI
- CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | METERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 9.80   | 10.00  | 0.386 | 0.393 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| C   | 1.35   | 1.75   | 0.054 | 0.068 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.40   | 1.25   | 0.016 | 0.049 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.19   | 0.25   | 0.008 | 0.009 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| М   | 0°     | 7°     | 0°    | 7°    |
| Р   | 5.80   | 6.20   | 0.229 | 0.244 |
| R   | 0.25   | 0.50   | 0.010 | 0.019 |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Marare registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912: Phoenix. Arizona 85036. 1-800-441-2447 or 602-303-5454

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298





This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.