# Octal 3-State Non-Inverting Transparent Latch

# **High-Performance Silicon-Gate CMOS**

The MC54/74HC373A is identical in pinout to the LS373. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

These latches appear transparent to data (i.e., the outputs change asynchronously) when Latch Enable is high. When Latch Enable goes low, data meeting the setup and hold time becomes latched.

The Output Enable input does not affect the state of the latches, but when Output Enable is high, all device outputs are forced to the high–impedance state. Thus, data may be latched even when the outputs are not enabled.

The HC373A is identical in function to the HC573A which has the data inputs on the opposite side of the package from the outputs to facilitate PC board layout.

The HC373A is the non-inverting version of the HC533A.

- · Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard
   No. 7A
- Chip Complexity: 186 FETs or 46.5 Equivalent Gates

#### **LOGIC DIAGRAM**



| Design Criteria                 | Value  | Units |
|---------------------------------|--------|-------|
| Internal Gate Count*            | 46.5   | ea    |
| Internal Gate Propagation Delay | 1.5    | ns    |
| Internal Gate Power Dissipation | 5.0    | μW    |
| Speed Power Product             | 0.0075 | рЈ    |

<sup>\*</sup> Equivalent to a two-input NAND gate.

# MC54/74HC373A





| <b>FUNCTION TABLE</b> |                 |   |           |  |  |  |  |
|-----------------------|-----------------|---|-----------|--|--|--|--|
|                       | Inputs          |   | Output    |  |  |  |  |
| Output<br>Enable      | Latch<br>Enable | D | Q         |  |  |  |  |
| L                     | Н               | Н | Н         |  |  |  |  |
| L                     | Н               | L | L         |  |  |  |  |
| L                     | L               | Х | No Change |  |  |  |  |
| Н                     | Χ               | Х | Z         |  |  |  |  |
| X = Don'i             | Care            |   |           |  |  |  |  |

Z = High Impedance



### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                                                      | Value                          | Unit |
|------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                                                          | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                                           | - 1.5 to V <sub>CC</sub> + 1.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                                          | -0.5 to V <sub>CC</sub> + 0.5  | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                                                      | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                                                     | ± 35                           | mA   |
| ICC              | DC Supply Current, V <sub>CC</sub> and GND Pins                                                                | ± 75                           | mA   |
| PD               | Power Dissipation in Still Air, Plastic or Ceramic DIP†<br>SOIC Package†<br>SSOP or TSSOP Package†             | 750<br>500<br>450              | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                                            | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC, SSOP or TSSOP Package)<br>(Ceramic DIP) | 260<br>300                     | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$  VCC. Unused inputs must always be tied to an appropriate logic voltage

level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

†Derating — Plastic DIP: – 10 mW/ $^{\circ}$ C from 65 $^{\circ}$  to 125 $^{\circ}$ C

Ceramic DIP: - 10 mW/°C from 100° to 125°C

SOIC Package: - 7 mW/°C from 65° to 125°C

SSOP or TSSOP Package: - 6.1 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            | Min                                                                           | Max         | Unit               |    |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|----|
| VCC                                | DC Supply Voltage (Referenced to GND)                |                                                                               |             | 6.0                | ٧  |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                                                               |             | Vcc                | V  |
| TA                                 | Operating Temperature, All Package Types             | Operating Temperature, All Package Types                                      |             |                    |    |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time<br>(Figure 1)               | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns |

## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                      |                                                                                                                                             |                   | Guaranteed Limit   |                    |                    |      |
|-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol          | Parameter                            | Test Conditions                                                                                                                             | V <sub>CC</sub>   | – 55 to<br>25°C    | ≤ <b>85</b> °C     | ≤ 125°C            | Unit |
| VIH             | Minimum High-Level Input<br>Voltage  | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                                                      | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage   | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                                                      | 2.0<br>4.5<br>6.0 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | V    |
| Voн             | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu\text{A}$                                                                    | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                      | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}$<br>$ I_{\text{out}}  \le 6.0 \text{ mA}$<br>$ I_{\text{out}}  \le 7.8 \text{ mA}$ | 4.5<br>6.0        | 3.98<br>5.48       | 3.84<br>5.34       | 3.7<br>5.2         |      |

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions.

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                          |                   | Guaranteed Limit  |                   |                   |      |
|-----------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                          | v <sub>CC</sub>   | – 55 to<br>25°C   | ≤ 85°C            | ≤ 125°C           | Unit |
| VOL             | Maximum Low–Level Output<br>Voltage               | $V_{Out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{Out}  \le 20 \mu\text{A}$                   | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V    |
|                 |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 6.0 \text{ mA}$<br>$ I_{out}  \le 7.8 \text{ mA}$ | 4.5<br>6.0        | 0.26<br>0.26      | 0.33<br>0.33      | 0.4<br>0.4        |      |
| l <sub>in</sub> | Maximum Input Leakage Current                     | $V_{in} = V_{CC}$ or GND                                                                                 | 6.0               | ± 0.1             | ± 1.0             | ± 1.0             | μΑ   |
| loz             | Maximum Three–State<br>Leakage Current            | Output in High-Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND                   | 6.0               | ± 0.5             | ± 5.0             | ± 10              | μА   |
| ICC             | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $ I_{Out}  = 0 \mu A$                                                           | 6.0               | 4.0               | 40                | 160               | μΑ   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

# AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6.0 \text{ ns}$ )

|                                      |                                                                         |                   | Guaranteed Limit |                 |                 |      |
|--------------------------------------|-------------------------------------------------------------------------|-------------------|------------------|-----------------|-----------------|------|
| Symbol                               | Parameter                                                               | V <sub>CC</sub>   | – 55 to<br>25°C  | ≤ 85°C          | ≤ 125°C         | Unit |
| tPLH<br>tPHL                         | Maximum Propagation Delay, Input D to Q<br>(Figures 1 and 5)            | 2.0<br>4.5<br>6.0 | 125<br>25<br>21  | 155<br>31<br>26 | 190<br>38<br>32 | ns   |
| <sup>t</sup> PLH<br><sup>t</sup> PHL | Maximum Propagation Delay, Latch Enable to Q<br>(Figures 2 and 5)       | 2.0<br>4.5<br>6.0 | 140<br>28<br>24  | 175<br>35<br>30 | 210<br>42<br>36 | ns   |
| <sup>t</sup> PLZ<br><sup>t</sup> PHZ | Maximum Propagation Delay, Output Enable to Q (Figures 3 and 6)         | 2.0<br>4.5<br>6.0 | 150<br>30<br>26  | 190<br>38<br>33 | 225<br>45<br>38 | ns   |
| <sup>t</sup> PZL<br><sup>t</sup> PZH | Maximum Propagation Delay, Output Enable to Q (Figures 3 and 6)         | 2.0<br>4.5<br>6.0 | 150<br>30<br>26  | 190<br>38<br>33 | 225<br>45<br>38 | ns   |
| tTLH<br>tTHL                         | Maximum Output Transition Time, Any Output (Figures 1 and 5)            | 2.0<br>4.5<br>6.0 | 60<br>12<br>10   | 75<br>15<br>13  | 90<br>18<br>15  | ns   |
| C <sub>in</sub>                      | Maximum Input Capacitance                                               |                   | 10               | 10              | 10              | pF   |
| C <sub>out</sub>                     | Maximum Three–State Output Capacitance (Output in High–Impedance State) |                   | 15               | 15              | 15              | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

|    |    |                                                     | Typical @ 25°C, $V_{CC} = 5.0 \text{ V}$ |    |
|----|----|-----------------------------------------------------|------------------------------------------|----|
| CF | PD | Power Dissipation Capacitance (Per Enabled Output)* | 36                                       | pF |

<sup>\*</sup>Used to determine the no–load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

# **TIMING REQUIREMENTS** ( $C_L = 50$ pF, Input $t_{\Gamma} = t_f = 6.0$ ns)

|                                 |                                             |      |                          | Guaranteed Limit  |                    |                   |                    |                   |                    |      |
|---------------------------------|---------------------------------------------|------|--------------------------|-------------------|--------------------|-------------------|--------------------|-------------------|--------------------|------|
|                                 |                                             |      | Voc                      | – 55 to           | 25°C               | ≤ 8               | 5°C                | ≤ 12              | 25°C               |      |
| Symbol                          | Parameter                                   | Fig. | V <sub>CC</sub><br>Volts | Min               | Max                | Min               | Max                | Min               | Max                | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Input D to Latch Enable | 4    | 2.0<br>4.5<br>6.0        | 25<br>5.0<br>5.0  |                    | 30<br>6.0<br>6.0  |                    | 40<br>8.0<br>7.0  |                    | ns   |
| <sup>t</sup> h                  | Minimum Hold Time, Latch Enable to Input D  | 4    | 2.0<br>4.5<br>6.0        | 5.0<br>5.0<br>5.0 |                    | 5.0<br>5.0<br>5.0 |                    | 5.0<br>5.0<br>5.0 |                    | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Latch Enable           | 2    | 2.0<br>4.5<br>6.0        | 60<br>12<br>10    |                    | 75<br>15<br>13    |                    | 90<br>18<br>15    |                    | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times           | 1    | 2.0<br>4.5<br>6.0        |                   | 1000<br>500<br>400 |                   | 1000<br>500<br>400 |                   | 1000<br>500<br>400 | ns   |

# **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



Figure 4.

# **TEST CIRCUITS**







\* Includes all probe and jig capacitance

Figure 5.

Figure 6.

## **EXPANDED LOGIC DIAGRAM**



5

## **OUTLINE DIMENSIONS**



- NOTES:

  1. LEADS WITHIN 0.25 (0.010) DIAMETER, TRUE
  POSITION AT SEATING PLANE, AT MAXIMUM
  MATERIAL CONDITION.
- 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  3. DIMENSIONS A AND B INCLUDE MENISCUS.

|     | MILLIN | METERS | INC       | HES   |
|-----|--------|--------|-----------|-------|
| DIM | MIN    | MAX    | MIN       | MAX   |
| Α   | 23.88  | 25.15  | 0.940     | 0.990 |
| В   | 6.60   | 7.49   | 0.260     | 0.295 |
| С   | 3.81   | 5.08   | 0.150     | 0.200 |
| D   | 0.38   | 0.56   | 0.015     | 0.022 |
| F   | 1.40   | 1.65   | 0.055     | 0.065 |
| G   | 2.54   | BSC    | 0.100     | BSC   |
| Н   | 0.51   | 1.27   | 0.020     | 0.050 |
| J   | 0.20   | 0.30   | 0.008     | 0.012 |
| K   | 3.18   | 4.06   | 0.125     | 0.160 |
| L   | 7.62   | BSC    | 0.300 BSC |       |
| М   | 0 °    | 15°    | 0°        | 15°   |
| N   | 0.25   | 1.02   | 0.010 0.0 |       |



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN

- FORMED PARALLEL.

  4. DIMENSION B DOES NOT INCLUDE MOLD

|     | INCHES MILLIMET |       |          |       |  |
|-----|-----------------|-------|----------|-------|--|
| DIM | MIN             | MAX   | MIN      | MAX   |  |
| Α   | 1.010           | 1.070 | 25.66    | 27.17 |  |
| В   | 0.240           | 0.260 | 6.10     | 6.60  |  |
| C   | 0.150           | 0.180 | 3.81     | 4.57  |  |
| D   | 0.015           | 0.022 | 0.39     | 0.55  |  |
| Е   | 0.050           | BSC   | 1.27 BSC |       |  |
| F   | 0.050           | 0.070 | 1.27     | 1.77  |  |
| G   | 0.100           | BSC   | 2.54     | BSC   |  |
| J   | 0.008           | 0.015 | 0.21     | 0.38  |  |
| K   | 0.110           | 0.140 | 2.80     | 3.55  |  |
| L   | 0.300           | BSC   | 7.62 BSC |       |  |
| M   | 0°              | 15°   | 0°       | 15°   |  |
| Ν   | 0.020           | 0.040 | 0.51     | 1.01  |  |



- OTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.150

- 4. MAXIMUM MOLD PROTRUSION 0.130
  (0.006) PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE
  DAMBAR PROTRUSION. ALLOWABLE
  DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 12.65  | 12.95  | 0.499 | 0.510 |
| В   | 7.40   | 7.60   | 0.292 | 0.299 |
| С   | 2.35   | 2.65   | 0.093 | 0.104 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.50   | 0.90   | 0.020 | 0.035 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.25   | 0.32   | 0.010 | 0.012 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| M   | 0 °    | 7 °    | 0 °   | 7°    |
| Р   | 10.05  | 10.55  | 0.395 | 0.415 |
| R   | 0.25   | 0.75   | 0.010 | 0.029 |

### **OUTLINE DIMENSIONS**

**DT SUFFIX** 



#### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER
- DIMENSION B DOES NOT INCLUDE INTERLEAD
   FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- SIDE.

  5. DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSIONINTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN
  EXCESS OF K DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR INTRUSION SHALL NOT REDUCE DIMENSION K BY MORE THAN 0.07 (0.002) AT LEAST MATERIAL CONDITION.
- 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 7.07        | 7.33 | 0.278     | 0.288 |
| В   | 5.20        | 5.38 | 0.205     | 0.212 |
| С   | 1.73        | 1.99 | 0.068     | 0.078 |
| D   | 0.05        | 0.21 | 0.002     | 0.008 |
| F   | 0.63        | 0.95 | 0.024     | 0.037 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.59        | 0.75 | 0.023     | 0.030 |
| J   | 0.09        | 0.20 | 0.003     | 0.008 |
| J1  | 0.09        | 0.16 | 0.003     | 0.006 |
| K   | 0.25        | 0.38 | 0.010     | 0.015 |
| K1  | 0.25        | 0.33 | 0.010     | 0.013 |
| L   | 7.65        | 7.90 | 0.301     | 0.311 |
| M   | 0 °         | 8 °  | 0 °       | 8 °   |



- 1. DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- CONTROLLING DIMENSION: MILLIMETER.
   SO DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  4. DIMENSION B DOES NOT INCLUDE INTERLEAD
- FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010)
- PROTRUSIONS SHALL NOT EXCEED 0.25 (0.010)
  PER SIDE.

  5. DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN
  EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
  7. DIMENSION A AND B ARE TO BE DETERMINED
- AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 6.40        | 6.60 | 0.252     | 0.260 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   |             | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.27        | 0.37 | 0.011     | 0.015 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252 BSC |       |
| M   | 0°          | 8°   | 0°        | 8°    |

#### MC54/74HC373A

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola describe and tooroey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and

How to reach us:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447

MFAX: RMFAX0@email.sps.mot.com -TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315

**HONG KONG**: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



MC54/74HC373A/D

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.