OCTOBER 1976 - REVISED MARCH 1988

- Multiplexed Inputs/Outputs Provide Improved Bit Density
- Four Modes of Operation:
   Hold (Store) Shift Left
   Shift Right Load Data
- · Operates with Outputs Enabled or at High Z
- 3-State Outputs Drive Bus Lines Directly
- Can Be Cascaded for N-Bit Word Lengths
- Typical Power Dissipation . . . 175 mW
- Exceptionally Stable Shift (Clock)
   Frequency . . . 25 MHz
- Applications: Stacked or Push-Down Registers, Buffer Storage, and Accumulator Registers
- SN54LS299 and SN74LS299 Are Similar But Have Direct Overriding Clear



SN54LS323 . . . FK PACKAGE (TOP VIEW)



## description

These Low-Power Schottky eight-bit universal registers feature multiplexed inputs/outputs to achieve full eight-bit data handling in a single 20-pin package. Two function-select inputs and two output-control inputs can be used to choose the modes of operation listed in the function table. Synchronous parallel loading is accomplished by taking both function-select lines, S0 and S1, high. This places the three-state outputs in a high-impedance state, which permits data that is applied on the input/output lines to be clocked into the register. Reading out of the register can be accomplished while the outputs are enabled in any mode. The clear function is synchronous, and a low-level at the clear input clears the register on the next low-to-high transition of the clock.

#### **FUNCTION TABLE**

| MODE        | INPUTS |                    |    |                 |     |     |        | INPUTS/OUTPUTS |                  |          |                 |                 |                 | OUTPUTS          |                   |                 |                  |               |
|-------------|--------|--------------------|----|-----------------|-----|-----|--------|----------------|------------------|----------|-----------------|-----------------|-----------------|------------------|-------------------|-----------------|------------------|---------------|
|             | CLR    | FUNCTION<br>SELECT |    | CONTROL         |     | ÇLK | SERIAL |                | A/Q <sub>A</sub> | B/Qg     | c/ac            | o/Qp            | E/QE            | F/Q <sub>F</sub> | G/O <sub>C</sub>  | Н/Он            | Q <sub>A</sub> , | <u>Ω</u> H,   |
|             |        | S1                 | S0 | Ğ1 <sup>†</sup> | G2† |     | SL     | SR             |                  | -        |                 | _               | -               | •                | _                 | •               | ^                | ••            |
| Clear       | L      | х                  | L  | L.              | 7   | Ť   | ×      | Х              |                  | L,       | Ļ               |                 | L               | L                | L                 | L.              | L                | L             |
|             | Ļ      | L                  | ×  | L               | L   | †   | ×      | ×              | L.               | L        | L               | L               | L               | L                | L                 | L               | L                | L             |
|             | L      | Н                  | н  | х               | х   | †   | x      | х              | х                | х        | ×               | х               | ×               | x                | ×                 | ×               | L                | Ĺ             |
| Hold        | н      | L                  | L  | L               | ٦   | ×   | X      | х              | QAO              | QBQ      | QC0             | 000             | Q <sub>EO</sub> | Q <sub>FQ</sub>  | $\alpha_{G0}$     | Q <sub>H0</sub> | Q <sub>A0</sub>  | ано           |
|             | н      | ×                  | X  | L               | L   | L   | ×      | x              | QAO              |          | aco             | a <sub>D0</sub> | Œ0              | GE0              |                   |                 | QAO              | QHO           |
| Shift Right | Н      | L                  | Н  | L               | Ļ   | Ť   | X      | Ĥ              | Н                | QAn      | OB n            | Q <sub>Cn</sub> | Qpn             | űe,              | Q <sub>En</sub>   | $Q_{G_0}$       | Н                | QGo           |
|             | Н      | L                  | H  | ĹĿ.             | L   | †   | ×      | L              | L                | $a_{An}$ | α <sub>Bπ</sub> | $a_{Cn}$        | $a_{Dn}$        | $\alpha_{En}$    | $\mathbf{q}_{Fn}$ | o <sub>G⊓</sub> | L                | $\alpha_{Gn}$ |
| Shift Left  | н      | Н                  | L  | L               | L   | t   | н      | Х              | QBn              | аcп      | αpn             | QEn             | Q <sub>En</sub> | QGn              | QHn               | Н               | QBn              | H             |
|             | Н      | Н                  | L  | L               | L.  | 1   | L      | X              | QBn              | $a_{Cn}$ | αpn             | ι               | $a_{Fn}$        | $a_{Gn}$         | Q <sub>Hn</sub>   | L               | QBn              | L             |
| Load        | H      | Н                  | Н  | ×               | ×   | †   | ×      | ×              | a                | ь        | C               | d               | e               | _ <del></del>    | 9                 | ħ               | a                | h             |

When one or both output controls are high the eight input/output terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.

a...h = the level of the steady-state input at inputs A through H, respectively. These data are loaded into the flip-flops while the flip-flop outputs are isolated from the input/output terminals.



# SN54LS323, SN74LS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS

## logic symbol†



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for DW, J, N, and W packages.

## logic diagram (positive logic)



Pin numbers shown are for DW, J, N, and W packages.



schematics of inputs and outputs, absolute maximum ratings, recommended operating conditions, and electrical characteristics

Same as SN54LS299 and SN74LS299, except  $t_{SU}$  (Clear Inactive) does not apply.

# switching characteristics, VCC = 5 V, TA = 25°C

| PARAMETER †      | FROM<br>(INPUT) | TO<br>(OUTPUT)                     | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |
|------------------|-----------------|------------------------------------|-----------------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> |                 |                                    | See Note 1                                    | 25  | 35  |     | MHz  |
| tPLH             | CLK             | QA' or QH'                         | C. = 15 ps                                    |     | 22  | 33  | ns   |
| <sup>†</sup> PHL | OER             | QA OI QH                           | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 2 kΩ |     | 26  | 39  |      |
| <sup>t</sup> PLH | CLK             | Q <sub>A</sub> thru Q <sub>H</sub> | 1                                             |     | 17  | 25  | ns   |
| <sup>t</sup> PHL | J. J.           | MA III OH                          | CL=45 pF, RL=665 Ω                            |     | 25  | 39  |      |
| <sup>t</sup> PZH | G1, G2          | Q <sub>A</sub> thru Q <sub>H</sub> | C[-45 PP, H[-865 32                           |     | 14  | 21  |      |
| tPZL             | 01, 02          | ад ина ар                          |                                               |     | 20  | 30  |      |
| tPHZ             | Ğ1, Ğ2          | QA thru QH                         | C <sub>1</sub> = 5 pF, R <sub>L</sub> = 665 Ω |     | 10  | 20  |      |
| tPLZ             |                 | -A 11/10 CH                        | CL=5pF, RL=665Ω                               |     | 10  | 15  | пs   |

 $<sup>^\</sup>dagger t_{max}$  = maximum clock frequency

tp\_H = Propagation delay time, low-to-high-level output

tpHL = Propagation delay time, high-to-low-level output

tpzH = Output enable time to high level

tpzL = Output enable time to low level

tpHZ = Output disable time from high level

tpLZ = Output disable time from low level

NOTE 1: For testing f<sub>max</sub>, all outputs are loaded simultaneously, each with C<sub>L</sub> and R<sub>L</sub> as specified for the propagation times.

Load circuits and voltage waveforms are shown in Section 1.

#### IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated

## **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated

## **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated