## **B-Suffix Series CMOS Gates**

The B Series logic gates are constructed with P and N channel enhancement mode devices in a single monolithic structure (Complementary MOS). Their primary use is where low power dissipation and/or high noise immunity is desired.

- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- · All Outputs Buffered
- Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range.
- Double Diode Protection on All Inputs Except: Triple Diode Protection on MC14011B and MC14081B
- Pin-for-Pin Replacements for Corresponding CD4000 Series B Suffix Devices (Exceptions: MC14068B and MC14078B)







L SUFFIX CERAMIC CASE 632 P SUFFIX PLASTIC CASE 646 D SUFFIX SOIC CASE 751A

### **ORDERING INFORMATION**

MC14XXXBCP Plastic
MC14XXXBCL Ceramic
MC14XXXBD SOIC

 $T_A = -55^{\circ}$  to 125°C for all packages.

### MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol                             | Parameter                                          | Value                    | Unit |
|------------------------------------|----------------------------------------------------|--------------------------|------|
| $V_{DD}$                           | DC Supply Voltage                                  | - 0.5 to + 18.0          | ٧    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient)          | $-0.5$ to $V_{DD} + 0.5$ | V    |
| l <sub>in</sub> , l <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10                     | mA   |
| PD                                 | Power Dissipation, per Package†                    | 500                      | mW   |
| T <sub>stg</sub>                   | Storage Temperature                                | - 65 to + 150            | °C   |
| TL                                 | Lead Temperature (8–Second Soldering)              | 260                      | °C   |

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating:

Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: – 12 mW/°C From 100°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ 

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open.

## MC14001B Quad 2-Input NOR Gate

MC14002B

**Dual 4-Input NOR Gate** 

MC14011B

**Quad 2-Input NAND Gate** 

MC14012B

**Dual 4-Input NAND Gate** 

MC14023B

**Triple 3-Input NAND Gate** 

MC14025B

**Triple 3-Input NOR Gate** 

MC14068B

8-Input NAND Gate

MC14071B

**Quad 2-Input OR Gate** 

MC14072B

**Dual 4-Input OR Gate** 

MC14073B

**Triple 3-Input AND Gate** 

MC14075B

**Triple 3-Input OR Gate** 

MC14078B

8-Input NOR Gate

MC14081B

**Quad 2-Input AND Gate** 

MC14082B

**Dual 4-Input AND Gate** 

### **LOGIC DIAGRAMS**

MC14001B Quad 2-Input NOR Gate

NOR



MC14025B Triple 3-Input NOR Gate



MC14002B Dual 4-Input NOR Gate



MC14078B 8-Input NOR Gate



NAND

MC14011B Quad 2-Input NAND Gate



MC14023B
Triple 3-Input NAND Gate



MC14012B Dual 4-Input NAND Gate



MC14068B 8-Input NAND Gate



OR

MC14071B Quad 2-Input OR Gate



MC14075B Triple 3–Input OR Gate



MC14072B Dual 4-Input OR Gate



AND

MC14081B Quad 2-Input AND Gate



MC14073B Triple 3-Input AND Gate



MC14082B Dual 4-Input AND Gate



 $V_{DD}$  = PIN 14  $V_{SS}$  = PIN 7 FOR ALL DEVICES

### PIN ASSIGNMENTS



**ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                   |           |                  | V <sub>DD</sub>        | - 5                               | 5°C                  |                                   | 25°C                                            |                      | 125                               | 5°C                  |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                    |           | Symbol           | Vdc                    | Min                               | Max                  | Min                               | Тур#                                            | Max                  | Min                               | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                          | "0" Level | VOL              | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0<br>0<br>0                                     | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                                            | "1" Level | VOH              | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                                 | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | Vdc  |
| Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc)                     | "0" Level | V <sub>I</sub> L | 5.0<br>10<br>15        |                                   | 1.5<br>3.0<br>4.0    |                                   | 2.25<br>4.50<br>6.75                            | 1.5<br>3.0<br>4.0    | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$              | "1" Level | VIH              | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  | _<br>_<br>_          | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                            | _<br>_<br>_          | 3.5<br>7.0<br>11                  | _<br>_<br>_          | Vdc  |
| Output Drive Current<br>(V <sub>OH</sub> = 2.5 Vdc)<br>(V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc) | Source    | ЮН               | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 |                      | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8              |                      | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 |                      | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                      | Sink      | lOL              | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | _<br>_               | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                             |                      | 0.36<br>0.9<br>2.4                |                      | mAdc |
| Input Current                                                                                                                                     |           | l <sub>in</sub>  | 15                     | _                                 | ± 0.1                | _                                 | ±0.00001                                        | ± 0.1                | _                                 | ± 1.0                | μAdc |
| Input Capacitance<br>(Vin = 0)                                                                                                                    |           | C <sub>in</sub>  | _                      | _                                 | _                    | _                                 | 5.0                                             | 7.5                  | _                                 | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                |           | IDD              | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.25<br>0.5<br>1.0   | _<br>_<br>_                       | 0.0005<br>0.0010<br>0.0015                      | 0.25<br>0.5<br>1.0   | _<br>_<br>_                       | 7.5<br>15<br>30      | μAdc |
| Total Supply Current**†<br>(Dynamic plus Quiesce<br>Per Gate, C <sub>L</sub> = 50 pF)                                                             | nt,       | lΤ               | 5.0<br>10<br>15        |                                   |                      | $I_{T} = (0.$                     | 3 μΑ/kHz) f -<br>6 μΑ/kHz) f -<br>9 μΑ/kHz) f - | - I <sub>DD</sub> /N |                                   |                      | μAdc |

<sup>#</sup>Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu$ A (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.001 x the number of exercised gates per package.

<sup>\*\*</sup>The formulas given are for the typical characteristics only at 25  $^{\circ}\text{C}.$ 

<sup>†</sup>To calculate total supply current at loads other than 50 pF:

### **B-SERIES GATE SWITCHING TIMES**

### SWITCHING CHARACTERISTICS\* ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ )

| tTLH                  |                                           |                                                                                       |                                                 |                                                                                                                            |                                                                                                                                                                           |
|-----------------------|-------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | 5.0<br>10<br>15                           | _<br>                                                                                 | 100<br>50<br>40                                 | 200<br>100<br>80                                                                                                           | ns                                                                                                                                                                        |
| <sup>†</sup> THL      | 5.0<br>10<br>15                           |                                                                                       | 100<br>50<br>40                                 | 200<br>100<br>80                                                                                                           | ns                                                                                                                                                                        |
| PLH, <sup>†</sup> PHL | 5.0<br>10<br>15<br>5.0<br>10<br>15<br>5.0 |                                                                                       | 125<br>50<br>40<br>160<br>65<br>50<br>200<br>80 | 250<br>100<br>80<br>300<br>130<br>100<br>350<br>150                                                                        | ns                                                                                                                                                                        |
| - iP                  |                                           | 5.0<br>10<br>15<br>PLH, <sup>†</sup> PHL<br>5.0<br>10<br>15<br>5.0<br>10<br>15<br>5.0 | 5.0 — 15 — 15 — 15 — 15 — 15 — 15 — 15 — 1      | 15 — 40  TTHL  5.0 — 100 10 — 50 15 — 40  PLH, tPHL  5.0 — 125 10 — 50 15 — 40  5.0 — 160 10 — 65 15 — 50 15 — 200 10 — 80 | 15 — 40 80  TTHL  5.0 — 100 200 10 — 50 100 15 — 40 80  PLH, tPHL  5.0 — 125 250 10 — 50 100 15 — 40 80  5.0 — 160 300 10 — 65 130 15 — 50 100  5.0 — 200 350 10 — 80 150 |

<sup>\*</sup>The formulas given are for the typical characteristics only at 25°C.



 $<sup>^{\</sup>star}$  All unused inputs of AND, NAND gates must be connected to V<sub>DD</sub>. All unused inputs of OR, NOR gates must be connected to V<sub>SS</sub>.



Figure 1. Switching Time Test Circuit and Waveforms

<sup>#</sup>Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

# CIRCUIT SCHEMATIC NOR, OR GATES

### MC14001B, MC14071B One of Four Gates Shown







# CIRCUIT SCHEMATIC NAND, AND GATES

### MC14011B, MC14081B One of Four Gates Shown 14 9 V<sub>DD</sub> MC14023B, MC14073B O 3, 4, 10, 11 One of Three Gates Shown 2, 5, 9, 12 0 $V_{DD}$ 1, 6, 8, 13 0 \* Inverter omitted in MC14011B 2, 4, 12 0 14 o V<sub>DD</sub> 1, 3, 11 0 Vss $V_{DD}$ 9, 6, 10 MC14012B, MC14082B 8, 5, 130 One of Two Gates Shown VDDVss \* Inverter omitted in MC14023B 14 9 V<sub>DD</sub> MC14068B **Eight Input Gate** 2, 10 o- $V_{DD}$ 3,90 Vss 1, 13 4, 12 0-SAME AS 5, 11 0-ABOVE $V_{DD}$ 7 6 VSS \* Inverter omitted in MC14012B Vss SAME AS ABOVE 14 9 V<sub>DD</sub> ٧ss V<sub>DD</sub> 4 SAME AS 90-10 O-ABOVE 11 0-SAME AS ABOVE 74 VSS

 $V_{SS}$ 

### TYPICAL B-SERIES GATE CHARACTERISTICS



## Figure 2. $V_{GS} = 5.0 \text{ Vdc}$



Figure 4. VGS = 10 Vdc



Figure 6. VGS = 15 Vdc

# (SOURCE) - 10 $T_A = -55^{\circ}C$

P-CHANNEL DRAIN CURRENT



Figure 3.  $V_{GS} = -5.0 \text{ Vdc}$ 



Figure 5.  $V_{GS} = -10 \text{ Vdc}$ 



Figure 7.  $V_{GS} = -15 \text{ Vdc}$ 

These typical curves are not guarantees, but are design aids. Caution: The maximum rating for output current is 10 mA per pin.

### TYPICAL B-SERIES GATE CHARACTERISTICS (cont'd)

### **VOLTAGE TRANSFER CHARACTERISTICS**



Figure 8. V<sub>DD</sub> = 5.0 Vdc



Figure 9. V<sub>DD</sub> = 10 Vdc



Figure 10. V<sub>DD</sub> = 15 Vdc

### DC NOISE MARGIN

The DC noise margin is defined as the input voltage range from an ideal "1" or "0" input level which does not produce output state change(s). The typical and guaranteed limit values of the input values  $V_{IL}$  and  $V_{IH}$  for the output(s) to be at a fixed voltage  $V_O$  are given in the Electrical Characteristics table.  $V_{IL}$  and  $V_{IH}$  are presented graphically in Figure 11.

Guaranteed minimum noise margins for both the "1" and "0" levels =

1.0 V with a 5.0 V supply

2.0 V with a 10.0 V supply

2.5 V with a 15.0 V supply



Figure 11. DC Noise Immunity

### **OUTLINE DIMENSIONS**



- IOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION I TO CENTER OF LEAD WHEN FORMED PARALLEL.

  4. DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY.

|     | INC   | HES   | MILLIMETERS |       |  |
|-----|-------|-------|-------------|-------|--|
| DIM | MIN   | MAX   | MIN         | MAX   |  |
| Α   | 0.750 | 0.785 | 19.05       | 19.94 |  |
| В   | 0.245 | 0.280 | 6.23        | 7.11  |  |
| C   | 0.155 | 0.200 | 3.94        | 5.08  |  |
| ם   | 0.015 | 0.020 | 0.39        | 0.50  |  |
| F   | 0.055 | 0.065 | 1.40        | 1.65  |  |
| G   | 0.100 | BSC   | 2.54 BSC    |       |  |
| 7   | 0.008 | 0.015 | 0.21        | 0.38  |  |
| K   | 0.125 | 0.170 | 3.18        | 4.31  |  |
| ۲   | 0.300 | BSC   | 7.62 BSC    |       |  |
| M   | 0°    | 15°   | 0 °         | 15°   |  |
| N   | 0.020 | 0.040 | 0.51        | 1.01  |  |

### **P SUFFIX**

PLASTIC DIP PACKAGE CASE 646-06 ISSUE L





- NOTES:

  1. LEADS WITHIN 0.13 (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION.

  2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- DIMENSION B DOES NOT INCLUDE MOLD FLASH.
   ROUNDED CORNERS OPTIONAL.

|     | INC       | HES   | MILLIMETERS |       |  |
|-----|-----------|-------|-------------|-------|--|
| DIM | MIN       | MAX   | MIN         | MAX   |  |
| Α   | 0.715     | 0.770 | 18.16       | 19.56 |  |
| В   | 0.240     | 0.260 | 6.10        | 6.60  |  |
| С   | 0.145     | 0.185 | 3.69        | 4.69  |  |
| D   | 0.015     | 0.021 | 0.38        | 0.53  |  |
| F   | 0.040     | 0.070 | 1.02        | 1.78  |  |
| G   | 0.100     | BSC   | 2.54 BSC    |       |  |
| Н   | 0.052     | 0.095 | 1.32        | 2.41  |  |
| J   | 0.008     | 0.015 | 0.20        | 0.38  |  |
| K   | 0.115     | 0.135 | 2.92        | 3.43  |  |
| L   | 0.300 BSC |       | 7.62 BSC    |       |  |
| M   | 0°        | 10°   | 0°          | 10°   |  |
| N   | 0.015     | 0.039 | 0.39        | 1.01  |  |

### **OUTLINE DIMENSIONS**



### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE
   MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | METERS | INCHES |       |  |
|-----|--------|--------|--------|-------|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |
| Α   | 8.55   | 8.75   | 0.337  | 0.344 |  |
| В   | 3.80   | 4.00   | 0.150  | 0.157 |  |
| C   | 1.35   | 1.75   | 0.054  | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014  | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016  | 0.049 |  |
| G   | 1.27   | BSC    | 0.050  | BSC   |  |
| J   | 0.19   | 0.25   | 0.008  | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004  | 0.009 |  |
| М   | 0 °    | 7°     | 0 °    | 7°    |  |
| Р   | 5.80   | 6.20   | 0.228  | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010  | 0.019 |  |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Marare registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912: Phoenix. Arizona 85036. 1-800-441-2447 or 602-303-5454

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298





# This datasheet has been downloaded from:

www. Data sheet Catalog.com

Datasheets for electronic components.