

1020 Data Sheet



ARTIK 1020 Module Front View

Samsung's ARTIK™ 1020 Module is the world's highest performance Internet-of-Things (IoT) module. It is based on an octa-core architecture, containing quad ARM® Cortex®-A15 and ARM® quad Cortex®-A7 cores, DRAM and flash memory, camera and display interfaces, a full complement of digital I/O and analog inputs, and world class connectivity with IEEE802.11a/b/g/n/ac, Bluetooth® 4.1 + LE and a ZigBee® radio inside a package that is just 29x39x1.3mm.

The scalable processing power of the ARTIK 1020 Module makes it ideally suited for video and image processing tasks like autonomous vehicle navigation, intensive 3D graphics or large immersive displays.

Alternatively, the small size of the ARTIK 1020 Module enables servicing application domains with a high local computation requirement, like model-based robotic control, virtual reality or image processing. The hardware based Secure Element works with the ARM® TrustZone® and Trustonic's Trusted Execution Environment (TEE) to provide "bank level" security end-to-end.



ARTIK 1020 Module Block Diagram

| _                                |                                                                                                       |
|----------------------------------|-------------------------------------------------------------------------------------------------------|
| Processor                        |                                                                                                       |
| СРИ                              | Quad core ARM® Cortex® A15@1.5GHz, Quad core<br>Cortex® A7@1.3GHz                                     |
| GPU                              | Mali™-T628 MP6 core                                                                                   |
| Media                            |                                                                                                       |
| Camera I/F                       | 1x 2-Lane MIPI CSI up to 3MP@30fps<br>1x 4-lane MIPI CSI up to 16MP@30fps<br>(Supports YUV and MJPEG) |
| Display                          | 4-lane MIPI DSI up to FHD 1920x1200@24bpp<br>simultaneous HDMI 1920x1080@60fps                        |
| Audio                            | 1x channel PCM and 2-channel I <sup>2</sup> S audio interface, supporting 5.1 channel audio           |
| Memory                           |                                                                                                       |
| DRAM                             | 2GB LPDDR3                                                                                            |
| FLASH                            | 16GB eMMC                                                                                             |
| Security                         |                                                                                                       |
| Secure Element                   | Secure point to point authentication and data transfer                                                |
| Trusted Execution<br>Environment | Trustonic TEE (NDA required)                                                                          |
| Radio                            |                                                                                                       |
| WLAN                             | IEEE802.11a/b/g/n/ac                                                                                  |
| Bluetooth                        | 4.1 + LE                                                                                              |
| IEEE80 2.15.4                    | ZigBee                                                                                                |
| Power Manager                    | nent                                                                                                  |
| PMIC                             | Provides all power of the ARTIK 1020 module using on board bucks and LDOs                             |
| Interfaces                       | -                                                                                                     |
| Analog and Digital I/O           | GPIO, Analog Input, UART, I <sup>2</sup> C, I <sup>2</sup> S, SPI, USB<br>2.0, USB 3.0, SDIO, JTAG    |

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind. This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or other-wise. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply. For updates or additional information about Samsung products, contact your nearest Samsung office. All brand names, trademarks and registered trademarks belong to their respective owners.



# TABLE OF CONTENTS

| Table of Contents                           | 3  |
|---------------------------------------------|----|
| List of Figures                             |    |
| List of Tables                              | 4  |
| Version History                             | 6  |
| ARTIK 1020 Module Block Diagram             | 7  |
| ARTIK 1020 Module Flash                     | 9  |
| ARTIK 1020 Module ZigBee                    | 9  |
| ARTIK 1020 Module ZigBee Front End          | 9  |
| ARTIK 1020 Module PMIC                      |    |
| ARTIK 1020 Module Wi-Fi/Bluetooth           | 10 |
| ARTIK 1020 Module Secure Element            | 10 |
| ARTIK 1020 Module Secure JTAG               |    |
| ARTIK 1020 Module Processor System          |    |
| HDMI v1.4                                   |    |
| ARTIK 1020 Module Connectors                | 19 |
| ARTIK 102020 Module Functional Interfaces   | 27 |
| USB3.0 Functional Interface                 |    |
| Audio Functional Interface                  |    |
| UARTS Functional Interface                  | 27 |
| Camera Functional Interface                 | 28 |
| SD Card Functional Interface                | 28 |
| Power/Reset Functional Interface            | 29 |
| LCD Functional Interface                    | 29 |
| USB/Ethernet Functional Interface           | 30 |
| Arduino Functional Interface                | 30 |
| HDMI Functional Interface                   | 30 |
| SigFox Functional Interface                 |    |
| Debug Functional Interface                  |    |
| ARTIK 1020 GPIO Alternate Functions         | 32 |
| ARTIK 1020 Module Booting Sequence          | 36 |
| ARTIK 1020 Module Reset Scenarios           | 38 |
| ARTIK 1020 Module Antenna Connections       | 39 |
| ARTIK 1020 Module Electrical Specifications | 40 |
| Absolute Maximum Ratings                    |    |
| Power Supply Requirements                   | 41 |
| DC Electrical Characteristics               | 47 |
| DC Use Case Characteristics                 | 53 |
| AC Electrical Characteristics               | 54 |
| RF Electrical Characteristics               | 59 |
| ARTIK 1020 Module Mechanical Specifications | 66 |
| ARTIK 1020 Module Top View                  |    |
| ARTIK 1020 Module Bottom View               |    |
| ARTIK 1020 Module Side View                 | 67 |
| ARTIK 1020 Module 3D View                   | 68 |
| Ordering Information                        | 69 |



| Legal Information                                      | 70 |
|--------------------------------------------------------|----|
| LIST OF FIGURES                                        |    |
| Figure 1. ARTIK 1020 Module Functional Block Diagram   | 7  |
| Figure 2. ARTIK 1020 Module – Top View / Bottom View   |    |
| Figure 3. Processor System Block Schematic             |    |
| Figure 4. Connector J3, J4 Pin Layout                  |    |
| Figure 5. Connector J1, J9 Pin Layout                  |    |
| Figure 6. ARTIK 1020 Module Booting Sequence           |    |
| Figure 7. Hirose RF Connector for BT/Wi-Fi and ZigBee  |    |
| Figure 8. ARTIK 1020 Module Power Distribution         |    |
| Figure 9. SPI Slave Mode Data Transfer Timing Diagram  |    |
| Figure 10. I <sup>2</sup> C Timing Diagram             |    |
| Figure 11. eMMC Timing Diagram                         |    |
| Figure 12. Top View ARTIK 1020 Module                  |    |
| Figure 13. Bottom View ARTIK 1020 Module               |    |
| Figure 14. Side View ARTIK 1020 Module                 |    |
| Figure 15. 3D View ARTIK 1020 Module                   |    |
| LIST OF TABLES                                         |    |
| Table 1. Connector J3 Pin Description                  | 20 |
| Table 2. Connector J4 Pin Description                  |    |
| Table 3. Connector J1 Pin Description                  |    |
| Table 4. Connector J9 (Debug) Pin Description          |    |
| Table 5. USB3.0 Functional Interface                   |    |
| Table 6. Audio Functional Interface                    |    |
| Table 7. UARTS Functional Interface                    |    |
| Table 8. CAMERA Functional Interface                   |    |
| Table 9. SD Card Functional Interface                  |    |
| Table 10. Power/Reset Functional Interface             |    |
| Table 11. LCD Functional Interface                     |    |
| Table 12. USB/Ethernet Functional Interface            |    |
| Table 13. Arduino Functional Interface                 |    |
| Table 14. HDMI Functional Interface                    |    |
| Table 15. SigFox Functional Interface                  |    |
| Table 16. Debug Functional Interface                   |    |
| Table 17. Type A GPIO Alternate Functions Connector J3 |    |
| Table 18. Type A GPIO Alternate Functions Connector J4 |    |
| Table 19. Type A GPIO Alternate Functions Connector J1 |    |
| Table 20. Type A GPIO Alternate Functions Connector J9 |    |
| Table 21. Type B GPIO Alternate Functions Connector J4 |    |
| Table 22. Booting Options                              |    |
| Table 23. Required Functions per Reset Type            |    |
| Table 24. Absolute Maximum Ratings                     |    |
| Table 25. Recommended Operating Conditions             |    |
| Table 26. Buck Description and Default Setting         |    |
| Table 27. LDO Settings with Default Values             |    |
| Table 28. AC/DC Characteristics of LDO28               |    |
| Table 20 FCD Patings                                   | 16 |



| Table 30. Shock and Vibration Ratings                       | 46 |
|-------------------------------------------------------------|----|
| Table 31. I/O DC Electrical Characteristics Type A, B GPIO  |    |
| Table 32. I/O DC Electrical Characteristics ZIGBEE          | 48 |
| Table 33. I/O DC Electrical Characteristics ZIGBEE RESET    | 48 |
| Table 34. DC Electrical Characteristics PMIC                | 49 |
| Table 35. I/O DC Electrical Characteristics USB             | 49 |
| Table 36. I/O DC Electrical Characteristics ADC             | 49 |
| Table 37. I/O DC Electrical Characteristics ADC (Continued) | 49 |
| Table 38. I/O Driver Strength/Cell Delay Time               | 51 |
| Table 39. Pull-up/down Resistor                             | 51 |
| Table 40. Type B I/O Driver Strength/Output Cell Delay Time | 52 |
| Table 41. Type B I/O Pull Up/Down Resistor                  | 52 |
| Table 42. Use Case Characteristics                          | 53 |
| Table 43. ADC AC Electrical Characteristics                 |    |
| Table 44. SPI Timing Parameters                             | 56 |
| Table 45. I <sup>2</sup> C Timing Parameters                | 57 |
| Table 46. eMMC Timing Parameters                            | 58 |
| Table 47. Wi-Fi WLAN 2.4GHz Receiver RF Specifications      | 59 |
| Table 48. Wi-Fi WLAN 2.4GHz Transmitter RF Specifications   | 61 |
| Table 49. Bluetooth RF Specifications                       | 62 |
| Table 50. ZigBee RF Receive Specifications                  | 63 |
| Table 51. ZigBee RF Transmit Specifications                 | 65 |
| Table 52. Connectors J3, J4                                 | 66 |
| Table 53. Connectors J1, J9                                 | 66 |
|                                                             |    |



## **VERSION HISTORY**

| Revision | Date             | Description                  | Maturity |
|----------|------------------|------------------------------|----------|
| 1.10     | October 19, 2016 | ARTIK 1020 Module Data Sheet | Release  |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |
|          |                  |                              |          |



## **ARTIK 1020 Module Block Diagram**

<u>Figure 1</u> shows the functional block diagram of the ARTIK 1020 Module. It consists of a quad-core ARM<sup>®</sup> Cortex<sup>®</sup>-A15 with a quad-core A7 application processor with 2GB SDRAM and 16GB eMMC Flash, PMIC, Secure Element, Wi-Fi/BT chipset, ZigBee chipset, RF connectors and socket-type connectors.



Figure 1. ARTIK 1020 Module Functional Block Diagram



The top side is populated with the ARM<sup>®</sup> application processor, SE, ZigBee, Wi-Fi/BT combo chipset and RF connectors for Wi-Fi/BT and ZigBee antennas. The bottom side is populated with the PMIC, Memory chipset and Secure Element, two main connectors for function connection to main set and one debug connector for debug interface connection.



Figure 2. ARTIK 1020 Module - Top View / Bottom View



#### **ARTIK 1020 Module Flash**

The ARTIK 1020 Module carries an embedded 16GB Multi Media Card system that is version 5.0 compatible. The most important hardware features of the flash system are:

- Support for eMMC 5.0.
- Backward compatible with older eMMC specifications
- Support for variable databus width 1, 4 and 8 bits
- MMC I/F clock frequency 0-200MHz
- MMC I/F boot frequency 0-52MHz

For more information on KLMAG2GEAC-B002 contact a sales representative from Samsung Semiconductor, Inc.

#### **ARTIK 1020 Module ZigBee**

The ARTIK 1020 Module carries a fully integrated ZigBee unit called the Ember<sup>®</sup> EM3587. It integrates a 2.4 GHz, IEEE 802.15.4-2003-compliant transceiver, 32-bit ARM Cortex-M3 microprocessor, flash and RAM memory, and peripherals. The most important hardware features of the ZigBee module are:

- Complete system on chip using 32-bit ARM Cortex-M3 processor
- Low power consumption:
  - RX current typical 27mA
  - TX current typical 31mA
  - Deep sleep current ≤ 1.25µA
- RF performance:
  - Normal mode link budget up to 110dB
  - RX sensitivity up to 102dBm
- Robust Wi-Fi and Bluetooth coexistence
- Single voltage operation

For more information on EM3587 contact a sales representative from Silicon Laboratories, Inc.

#### ARTIK 1020 Module ZigBee Front End

The ARTIK 1020 Module carries a fully integrated RF Front-End Module (FEM) designed specifically for ZigBee Smart Energy IoT environments. The device provides integrated and fully matched input baluns, an integrated inter-stage matching and harmonic filter, and digital controls compatible with 1.6 to 3.6V CMOS levels. The RF blocks of the SE2432L support a wide range supply voltage tailored toward battery operated environments. The most important hardware features of the ZigBee front-end are:

- Integrated Power Amplifier up to 24dBm
- Integrated Low Noise Amplifier with programmable bypass
- Integrated antenna switching, with transmit and receive diversity function
- Low NF 2dB typical
- Differential transmit/receive interface with integrated baluns
- Fast switch on/off time ≤ 800ns
- Sleep mode current ≤ 0.05μA

For more information on SE2432L contact a sales representative from Skyworks Solutions, Inc.



#### **ARTIK 1020 Module PMIC**

The ARTIK 1020 Module has a fully integrated PMIC containing 10 bucks and 38 LDO's. This unit provides all power requirements for the ARTIK 1020 Module in one compact form factor. The 38 LDO regulators do have 31 PMOS LDOs

and 7NMOS LDOs. LDO28 is available on the debug connector.

For more information on S2MPS11B02 contact a sales representative from Samsung Semiconductor, Inc.

### ARTIK 1020 MODULE WI-FI/BLUETOOTH

The ARTIK 1020 Module has a fully integrated MIMO combo BCM4354 for IEEE 802.11 a/b/g/n/ac wireless LAN with Bluetooth 4.0+LE and FM. The most important hardware features of the Wireless LAN Bluetooth combo module are:

- WLAN 802.11ac compliant:
  - Single stream spatial multiplexing up to 433Mbps
  - Support for 20, 40 and 80 MHz channels with optional SGI (256 QAM modulation)
- WLAN 802.11 a/b/g/n/ac compliant
- Bluetooth 4.0+LE
- 2G and 5G MIMO support
- FM Receiver 65MHz-108MHz bands

For more information on BCM4354 contact a sales representative from Broadcom Ltd.

#### **ARTIK 1020 Module Secure Element**

The ARTIK 1020 Module has a dedicated secure element to assure end to end authentication and communication between nodes in an IoT setting. The most important hardware features of the secure element are:

- Dedicated secure CPU SC300
- Crypto Accelerator
  - Hardware based AES/DES/3DES
  - TORNADO-E
  - 5KB crypto RAM
- Crypto co-processor
  - Modular exponential accelerator
  - RSA 4128bits/ECC 544 bits
- Data security
  - Abnormal condition detectors for: reset, interrupt, voltage, temperature, laser exposure, shield removal
  - Random Wait Generator, Random Current Generator
  - Secure optimized layout
  - Dynamic bus encryption
- Embedded tamper free memory
  - 1.5MB flash (program and data)
  - 32KB MASK ROM
  - 48KB Static RAM
  - 5KB Crypto RAM
  - Memory Protection Unit with 4GB addressable space
  - Secure flash write operation with fast page (0.5ms) and sector erase (4ms)
  - 500K erase/write cycles/s
- Serial interfaces:
  - I<sup>2</sup>C/SPI/UART (ISO 7816)



• A guaranteed 25 years data retention at room temperature

For more information on S3FV5RP contact a sales representative from Samsung Semiconductor, Inc.

#### **ARTIK 1020 Module Secure JTAG**

Our secure JTAG core that is part of the ARTIK 1020 Module provides debug capabilities for the developer. The secure JTAG core authenticates the legal user and in addition it provides an access level that the legal user can operate under. The main features of the secure JTAG core are:

- Dedicated authentication process through password
- Dedicated Hash engine (SHA-1) with hash sequencer
- Two access levels "access-on" and "access-off"
- Industry standard JTAG capabilities

#### **ARTIK 1020 Module Processor System**

The processor system that resides on the ARTIK 1020 Module is a system-on-a-chip (SoC) based on a 32-bit RISC processor. Designed using the 28nm low power process the processor system provides superior performance using a quad core Cortex®-A15 and a quad core Cortex®-A7 CPU. The processor system contains WQXGA display capability, 3D graphics hardware, image signal processor hardware and a variety of high-speed interfaces such as eMMC5.0, and USB 3.0.

The ARTIK 1020 Module contains the quad core Cortex<sup>®</sup>-A15, which has a 40% increase in performance over the Cortex<sup>®</sup>-A9. It also incorporates a quad core Cortex<sup>®</sup>-A7 which enables energy efficient computing for less intensive tasks. The ARTIK 1020 Module allows for 14.9GB/s memory bandwidth for heavy traffic operations such as 1080p video en/decoding, 3D graphics display and high resolution image signal processing up to WQXGA resolutions.

The application processor supports dynamic virtual address mapping aiding software engineers to fully utilize the memory resources. The ARTIK 1020 Module 3D core's universal scalable shader engine supports the feature sets in Microsoft VS5.0 and PS5.0. The ARTIK 1020 Module supports Panel-Self-Refresh (PSR) to make a low power system which is important in an IoT environment. The native dual display, in particular, supports WQXGA resolution for the main LCD display and 1080p@60fps HDTV display through HDMI. The key features of the ARTIK 1020 Module are:

- Quad core ARM<sup>®</sup> Cortex<sup>®</sup>-A15 with NEON, 32 KB I\$/32 KB D\$ and 2MB L2 Cache
- Quad core ARM<sup>®</sup> Cortex<sup>®</sup>-A7, 32KB I\$/32KB D\$ and 512KB L2 Cache
- 128-bit Multi-layer Network-on-Chip (NoC) architecture
- Cache Coherent Interface (CCI) among Cortex<sup>®</sup>-A15 and Cortex<sup>®</sup>-A7, G2D, G3D and SSS
- Memory Subsystem:
  - 2-ports 32-bit up to 933 MHz LPDDR3/DDR3 Interfaces
  - 2-ports 32-bit up to 533 MHz LPDDR2 Interfaces
- 3D and 2D graphics hardware
- 1x port with 4-lanes MIPI DSI display interface for LCD, supporting up to FHD 1920x1200@24bpp RGB
- 1x HDMI 1.4a interface with on-chip PHY
- 1x port with 4-lanes MIPI CSI2 camera interface
- 1x port with 2-lanes MIPI CSI2 camera interface
- 1x channel USB 3.0 Host or Device (with USB2.0 backward compatibility), supporting SS (5 Gbps) with on-chip PHY
- 1x channel USB 2.0 Host, supporting LS/FS/HS (1.5 Mbps/12 Mbps/480 Mbps) with on-chip PHY
- 1x channel USB2.0 Device
- 1x channel 4-bit SD 3.0
- 1.5x channel high-speed UART (up to 3 Mbps data rate for Bluetooth 2.1 EDR and IrDA 1.0 SIR)



- 1x channel SPI
- 1x channel PCM and 2-channel I<sup>2</sup>S audio interface, supporting 5.1 channel audio
- 4x channel HS-I<sup>2</sup>C (up to 3.4 Mbps) for a variety of sensors (such as ambient light sensor, proximity sensor) and PMIC
- 4x channel I<sup>2</sup>C interface supporting (up to 400 kbps) for HDMI, general-purpose multi-master and ISP
- Security subsystem supporting hardware crypto accelerators, ARM® TrustZone® and TZASC
- 24x channel DMA Controller (8-channel MDMA, 8x2 channel PDMA)
- 87x Configurable Type A GPIOs and 8x Type B GPIOs
- Real time clock, PLLs, timer with PWM, MCT (Multi-Core Timer), and Watchdog timer



Figure 3. Processor System Block Schematic



#### **CAMERA ISP**

The processor system provides two main camera input channels (1x 4-channels, 1x 2-channels) that can process data up to 1.5 Gbps per channel using a MIPI CSI interface. The key features of the camera sub-system are:

- CAMIF (FIMC-LITE)
- Fully interactive mobile camera interface
- Input data through parallel I/F like ITU R BT-601 standard and MIPI (CSI) Slave I/F
- Consists of one input local path, output local port and output DMA port
- Supports input format of RAW8/10/12/14-bit+YUV422 8bit, MJPEG
- Supports MIPI VCI (virtual channel interleaving) up to 3 channels (single sensor). In dual sensor mode, 2-channel VCI + 1-channel
- 3 CAMIFs for dual sensor operation

#### HDMI v1.4

The ARTIK 1020 Module provides one HDMlv1.4 (High Definition Multimedia Interface) compliant interface. The key features of the HDMlv1.4 sub-system are:

- HDMI 1.4 with HDCP 1.4
- Support for video formats:
  - 480p@59.94Hz/60Hz, 576p@50Hz
  - 800x600@50Hz/60Hz
  - 720p@50Hz/59.94Hz/60Hz
  - 1280x800@60Hz
  - 1440x480i@60Hz
  - 1440x576i@50Hz
  - 1080i@50Hz/59.94Hz/60Hz
  - 1080p@50Hz/59.94Hz/60Hz
- Support for color formats:
  - RGB888/YCbCr444(YUV444)
  - 8-bit precision per color only
- Support for CEC function
- Includes an integrated high-bandwidth Digital Content Protection (HDCP) encryption engine for audio/video content protection



#### **LCD DISPLAY**

The ARTIK 1020 Module provides an LCD display capability using 1x MIPI interface that is compliant with the MIPI DSI standard specification V1.01. The key features of the LCD display sub-system are:

- Maximum resolution ranges up to FHD (1920x1200@24bpp)
- Supports 1, 2, 3, or 4 data lanes
- Supports pixel format: 16bpp, 18bpp packed, 18bpp loosely packed (3 byte format), and 24bpp
- Supported interfaces are:
  - Protocol-to-PHY Interface (PPI) in 1.0 Gbps/1.5Gbps MIPI D-PHY
  - RGB Interface for video image input from display controller
  - S-I80 (Synchronous I80) interface for Command Mode Image input from display controller
  - PMS control interface for PLL to configure byte clock frequency
  - Pre-scaler to generate escape clock from byte clock
  - Stereoscopic 3D, proprietary 3D, MIC input

#### SPI

The ARTIK 1020 Module provides 1x Serial Peripheral Interface (SPI) that transfers serial data. SPI support includes

8-bit/16-bit/32-bit shift registers to transmit and receive data. During a SPI transfer, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). Our SPI implementation adheres to the protocols described

by National Semiconductor, Microwire and Motorola's Serial Peripheral Interface. The key features of the SPI sub-system are:

- Support for full duplex
- 8-bit/16-bit/32-bit shift register for Tx and Rx
- 8-bit/16-bit/32-bit bus interface
- Complies with the SPI protocol described by National Semiconductor, Microwire and Motorola
- Support for 2 independent 32-bit wide transmit and receive FIFOs:
  - Depth 64 in SPI port 0 and depth 16 in SPI port 1 and 2
  - Depth 64 in ISP-SPI port 0 and 1
- Supports for master mode and slave mode
- Supports for receive-without-transmit operation
- Support Tx/Rx up to 50MHz

#### **ADC**

The ARTIK 1020 Module provides 6 channels of ADC input that are connected through a multiplexer to 1x12-bit ADC.

The key features of the ADC are:

- Up to 12-bit resolution per channel
- Conversion rate 30kSamples/s-600kSamples/s with a 600kHz-12MHz clock
- Programmable conversion mode (1, 2, 4, 8, 16, 32 or 64 times conversion)



#### **UART**

The ARTIK 1020 Module provides 1.5x (1x4-pin, 1x2-pin) independent UART channels and dedicated ISP UART channel.

The key features of the UART sub-system are:

- Both DMA and interrupt based mode of operation supported
- All independent channels support IrDA 1.0
- Each UART channel contains two FIFOs to receive and transmit data:
  - 256 bytes in ch0
  - 64 bytes in ch1
  - 64 bytes in ISP-UART ch0
  - 16 bytes in ch2 and ch3
- Each UART channel contains:
  - Programmable baud-rates
  - One or two stop bit insertion
  - 5-bit, 6-bit, 7-bit, or 8-bit data width
  - Parity checking

#### I<sup>2</sup>S

The ARTIK 1020 Module provides 2x, 3 line Inter-IC Sound (I<sup>2</sup>S) channels. The I<sup>2</sup>S interface is one of the most popular digital audio interfaces. The I<sup>2</sup>S bus handles audio data and other signals such as sub-coding and control. It is possible to transmit data between two I<sup>2</sup>S buses. To minimize the number of pins required and to keep wiring simple, a 3-line serial bus is used. The key features of the I<sup>2</sup>S sub-system are:

- Mixes up to 2 sound sources
- Drives primary sound source up to 5.1ch using I<sup>2</sup>S-bus with external DMA-based operation
- Supports secondary sound source up to stereo with internal or external DMA
- Supports I<sup>2</sup>S TDM mode: 1-8 slots (7.1 channels) for transmission (Tx) and 1-2 slots (2 channels) for reception (Rx)
- Supports serial data transfer of 8/16/24-bit per channel
- Supports I<sup>2</sup>S, MSB-justified, and LSB-justified data formats
- Supports both master and slave modes
- Supports auxiliary clock out for codec chip

#### **PCM**

The ARTIK 1020 Module provides 1x PCM channel. The PCM audio interface provides a bi-directional serial interface

to an external codec. The key features of the PCM sub-system are:

- 16-bit PCM and three ports audio interface
- Supports only Master mode
- All PCM serial timings and strobes are extracted from one master clock
- Supports 1x input (16-bit x 32depth) and 1x output (16-bit x 32 depth) FIFO to buffer data
- DMA interface for Tx or Rx, or both

#### **GPIO**

The ARTIK 5 Module provides a GPIO system to allow for a wide variety of use cases to be supported. The key features of the GPIO system are:

- Control for up to 88 external interrupts
  - · Falling edge triggered



- Rising edge triggered
- Both edge triggered
- Control for up to 25 wake-up interrupts
  - Falling edge triggered
  - Rising edge triggered
  - Both edge triggered
- Control for up to 95 General Purpose IOs
- Controls a variety of pin states in sleep mode

#### I<sup>2</sup>C

The ARTIK 1020 Module provides 4x High Speed (HS)  $I^2C$  channels, in addition it also provides 4x  $I^2C$  channels. The key features of the  $I^2C$  module are:

- 4x HS I<sup>2</sup>C channels up to 3.4Mb/s
- 4x I<sup>2</sup>C channels up to 400kb/s:
  - Supporting master and slave mode
  - 7-bit addressing mode only
  - Supports serial, 8-bit oriented and bi-directional data transfer
  - Supports up to 100 kb/s in the standard mode
  - Supports up to 400 kb/s in the fast mode
  - Supports master transmit, master receive, slave transmit, and slave receive operation
  - Supports both interrupt and polling events

#### USB

The ARTIK 1020 Module provides 1x USB2.0 host interface and 1x USB3.0 interface. The key features of the USB2.0 module are:

- In compliance with the Enhanced Host Controller Interface (EHCI) specification, version 1.1 and the Open Host Controller Interface (OHCI) specification, version 1.0a
- In compliance with the USB 2.0 specification
- In compliance with the both the legacy UTMI revision 1.05 and the UTMI+ Level3 revision 1.0
- Supports high-speed, full speed and low speed transfers
- Supports power management features, such as: Suspend/resume functionality, including remote wakeup
- Over-current protection

The key features of the USB3.0 module are:

- In compliance with USB device 3.0 and USB device 2.0
- In compliance with USB host 3.0 and USB host 2.0
- Supports USB device 3.0 interface and USB device 2.0 interface
- Supports USB host 3.0 interface and USB host 2.0 interface
- Supports full-speed (12 Mbps) and high-speed (480 Mbps) modes with USB Device 2.0 interface
- Supports super-speed (5 Gbps) mode with USB device 3.0 interface
- Supports one physical USB port meaning the physical port can be used with either USB 3.0 or USB 2.0
- Supports on-chip USB PHY transceiver
- Supports flexible endpoint configuration
- Supports up to 16 bi-directional endpoints, including control endpoint 0

#### MALI™-T600 SERIES

The ARTIK 1020 Module provides 1x instance of the Mali<sup>™</sup>-T600 GPU series from ARM<sup>®</sup>. The Mali<sup>™</sup>-T600 series adds graphics capabilities to the ARTIK 1020 Module. The key features of the Mali<sup>™</sup>-T600 module are:



- Double precision image processing with FP64 and anti-aliasing
- Coherency aware memory architecture
- Support for EGL 1.4

#### **DMC**

The ARTIK 1020 Module provides a Dynamic Memory Controller (DMC) that supports the following memory interfaces:

- 2x channel eMMC5.0 DDR@400MB/s
- 1x channel eMMC4.5 SDR@200MB/s
- SRAM/NOR/ROM interface
- LP-DDR3@933MHz interface
- 2x channel 32-bit DDR3@14.9GB/s

#### QUAD CORTEX®-A15 PLUS QUAD CORTEX®-A7

The ARTIK 1020 Module provides eight CPU cores which consist of ARM Cortex-A15 quad core processors and ARM Cortex-A7 quad core processors. The Cortex-A15 cores are targeted toward high performance functions while the Cortex-A7 cores are optimized for power efficient computations. For easier and faster CPU core switching, the ARTIK 1020 Module supports a cache coherency interconnect (CCI) bus with L2 cache snooping capability. This hardware automatically assures cache coherency between the 2x L2 caches, so manually synchronizing contents is not needed. The ARM Cortex-A7/A15 octa-core has the following common features:

- Common ARMv7-A Cortex architecture
- Advanced SIMD version 2 with architecture extensions for integer and floating-point vector operations
- Vector floating-point version 4 architecture extensions for floating-point computation that is fully compliant with the IEEE 754 standard
- TrustZone<sup>®</sup> security technology for ensuring reliable implementation
- Virtualization extensions for the development of virtualized systems that enables the switching of guest operating systems
- Large Physical Address Extension (LPAE) for address translation of up to 40 bits physical address space
- AMBA 4 Cache Coherent Interconnect (CCI)
- ARM NEON™ with 128-bit SIMD
- Multiprocessing extensions for multiprocessing functionality

The ARM Cortex-A15 has the following specific features:

- 3.5 DMIPS per core
- 32KB/32KB I\$/D\$ and 2MB L2 cache
- 1 TB physical addressing space
- Full hardware virtualization
- ECC and parity protection for all SRAMs
- Advanced power management
- Improved single-thread and MP performance

The ARM Cortex-A7 has the following specific features:

- 1.86 DMIPS per core
- 32KB/32KB I\$/D\$ cache and 512KB L2 cache
- Rapid switch companion to Cortex-A15



Associated with the eight CPU cores, the ARTIK 1020 Module provides a generic interrupt controller and multicore timers for each CPU core. The interrupt controller and timer are always-alive even when the CPU cores are power gated. The key features of the generic interrupt controller are:

- Support for three interrupt types:
  - Software Generated Interrupt (SGI)
  - Private Peripheral Interrupt (PPI)
  - Shared Peripheral Interrupt (SPI)
- Programmable interrupts that:
  - Set the security state for an interrupt
  - Set the priority level of an interrupt
  - Enable or disable the interrupt
  - Inform the processors that receives an interrupt
- Enhanced security features

The key features of the multi-core timers are:

- Eight local timers, one for each CPU core containing:
  - A 32-bit counter that generates an interrupt when it reaches zero
  - Single-shot or auto-reload mode
  - Configurable starting value per timer
- A global timer:
  - With a 64-bit incrementing counter and an auto-incrementing feature
  - Accessible to all Cortex-A15/Cortex-A7 processors



## **ARTIK 1020 Module Connectors**

The ARTIK 1020 Module utilizes 2x 80-position and 2x 40-position connectors providing support for GPIO, ADC, SPI, OM, USB, UART, PWM, ISP, I<sup>2</sup>C, MIPI, HDMI and JTAG. Connector J3 and J4 indicated by AXT480124 are from Panasonic and have 80 pins with a 0.4mm pitch. Connector J1 and J9 indicated by AXT440124 are also from Panasonic and have 40 pins with a 0.4mm pitch. For additional information on both AXT480124 and AXT440124 please contact Panasonic.

In <u>Figure 4</u> a listing of all power/signal names that are assigned to physical pins of connector J3 and connector J4 are given. In <u>Table 1</u> and <u>Table 2</u> the functions and electrical limitations associated with physical behavior of the pins is described. Functionally Connector J3 carries the following interfaces: SPI, I<sup>2</sup>C, ADC, USB3.0 CH0, I<sup>2</sup>S/PCM, UART, GPIO and PWM. Functionally Connector J4 carries the following interfaces: ISP, I<sup>2</sup>C, GPIO, PWM, USB HOST, USB3.0, MMC and MIPI. In general the Interrupts, GPIO and I<sup>2</sup>C functionality that is present on the connector's might be support for the other interfaces present on the connector.



Figure 4. Connector J3, J4 Pin Layout



#### **CONNECTOR J3**

Table 1. Connector J3 Pin Description

|       | Connector J3 |             |           |                  |         |            |      |                     |                                 |  |  |
|-------|--------------|-------------|-----------|------------------|---------|------------|------|---------------------|---------------------------------|--|--|
| Conn# | Pin#         | Name        | I/O Type  | Default          | Voltage | DS<br>[mA] | PUD* | Group               | Function                        |  |  |
| J3    | 1            | MAIN_BAT    | NA        |                  | 3V8     | NA         |      | BATTERY             | Power source (3.8V)             |  |  |
| J3    | 3            | MAIN_BAT    | NA        |                  | 3V8     | NA         |      | BATTERY             | Power source (3.8V)             |  |  |
| J3    | 5            | MAIN_BAT    | NA        |                  | 3V8     | NA         |      | BATTERY             | Power source (3.8V)             |  |  |
| J3    | 7            | MAIN_BAT    | NA        |                  | 3V8     | NA         |      | BATTERY             | Power source (3.8V)             |  |  |
| J3    | 9            | GND         | NA        |                  | 0V0     | NA         |      | GROUND              | Ground                          |  |  |
| J3    | 11           | GND         | NA        |                  | 0V0     | NA         |      | GROUND              | Ground                          |  |  |
| J3    | 13           | GND         | NA        |                  | 0V0     | NA         |      | GROUND              | Ground                          |  |  |
| J3    | 15           | XEINT_12    | Α         | l                | 1V8     | 2          | PDE  | LCD                 | MIPI error detection            |  |  |
| J3    | 17           | XEINT_13    | Α         | l                | 1V8     | 2          | PDE  | ARDUINO             | GPIO                            |  |  |
| J3    | 19           | XEINT_14    | Α         |                  | 1V8     | 2          | PDE  | ARDUINO             | GPIO                            |  |  |
| J3    | 21           | XEINT_16    | Α         | I                | 1V8     | 2          | PDE  | Wi-Fi/BT            | GPIO                            |  |  |
| J3    | 23           | XEINT_17    | Α         | I                | 1V8     | 2          | PDE  | POWER/RESET         | CHG_IRQ                         |  |  |
| J3    | 25           | XEINT_18    | Α         | I                | 1V8     | 2          | PDE  | UARTS               | XUART_RST                       |  |  |
| J3    | 27           | XEINT_20    | А         | Į                | 1V8     | 2          | PDE  | UARTS               | <br>XUART_IRQ                   |  |  |
| J3    | 29           | XEINT_21    | Α         | 0                | 1V8     | 2          | PDE  | LCD                 | TP RST                          |  |  |
| J3    | 31           | XEINT_24    | Α         | I                | 1V8     | 2          | PDE  | LCD                 | TP_INT                          |  |  |
| J3    | 33           | UHOST_ID    | Α         | EXT_INT43[<br>1] | 1V8     | 2          | PUDD | NA                  | UHOST_ID                        |  |  |
| J3    | 35           | XEINT_27    | Α         | I                | 1V8     | 2          | PDE  | AUDIO               | JACK_DET                        |  |  |
| J3    | 37           | XEINT_28    | Α         | I                | 1V8     | 2          | PDE  | Wi-Fi/BT            | LVDS_RST                        |  |  |
| J3    | 39           | V_ADP_SENSE | Α         | I                | 1V8     | 2          | PDE  | POWER/RESET         | V_ADP_SENSE                     |  |  |
| J3    | 41           | GND         | NA        |                  | 0V0     | NA         |      | GROUND              | Ground                          |  |  |
| J3    | 43           | XOM2        | PROCESSOR |                  | 1V8     | NA         |      | POWER/RESET         | SDMMC_CH2 or eMMC44_CH0<br>boot |  |  |
| J3    | 45           | XOM3        | PROCESSOR |                  | 1V8     | NA         |      | POWER/RESET         | SDMMC_CH2 or eMMC44_CH0<br>boot |  |  |
| J3    | 47           | XGPIO1      | Α         | l                | 1V8     | 2          | PDE  | CAMERA              | Power down                      |  |  |
| J3    | 49           | XUART_SCLK  | Α         | I                | 1V8     | 2          | PDE  | UARTS               | GENERIC UART SCLK               |  |  |
| J3    | 51           | XUART_MOSI  | Α         | I                | 1V8     | 2          | PDE  | UARTS               | GENERIC UART MOSI               |  |  |
| J3    | 53           | XUART_MISO  | Α         | I                | 1V8     | 2          | PDE  | UARTS               | GENERIC UART MISO               |  |  |
| J3    | 55           | XUART_CS    | Α         | I                | 1V8     | 2          | PDE  | UARTS               | GENERIC UART CS                 |  |  |
| J3    | 57           | GND         | NA        |                  | 0V0     | NA         |      | GROUND              | Ground                          |  |  |
| J3    | 59           | XspiCLK1    | А         | I                | 1V8     | 2          | PDE  | Wi-<br>Fi/BT/SIGFOX | SPI CLK                         |  |  |
| J3    | 61           | XspiCSn1    | Α         | I                | 1V8     | 2          | PDE  | SIGFOX              | SPI CSn                         |  |  |
| J3    | 63           | XspiMISO1   | А         | I                | 1V8     | 2          | PDE  | Wi-<br>Fi/BT/SIGFOX | SPI MISO                        |  |  |
| J3    | 65           | XspiMOSI1   | А         | I                | 1V8     | 2          | PDE  | Wi-<br>Fi/BT/SIGFOX | SPI MOSI                        |  |  |
| J3    | 67           | XCLKOUT     | NA        |                  | 1V8     | NA         |      | AUDIO               | 24MHz CDCLK                     |  |  |
| J3    | 69           | GND         | NA        |                  | 0V0     | NA         |      | GROUND              | Ground                          |  |  |
| J3    | 71           | Xi2c0_SCL   | Α         | I                | 1V8     | 2          | PDE  | POWER/RESET         | SCL                             |  |  |
| J3    | 73           | Xi2c0_SDA   | Α         | Ī                | 1V8     | 2          | PDE  | POWER/RESET         | SDC                             |  |  |
| J3    | 75           | Xi2c1_SCL   | Α         | I2C_1_SCL        | 1V8     | 2          | PUE  | Wi-Fi/BT/AUDIO      | SCL for BT audio                |  |  |
| J3    | 77           | Xi2c1_SDA   | А         | I2C_1_SDA        | 1V8     | 2          | PUE  | Wi-Fi/BT/AUDIO      | SDA for BT audio                |  |  |
| J3    | 79           | GND         | NA        |                  | 0V0     | NA         |      | GROUND              | Ground                          |  |  |
| J3    | 2            | MAIN_BAT    | NA        |                  | 3V8     | NA         |      | BATTERY             | Power source (3.8V)             |  |  |
| J3    | 4            | MAIN_BAT    | NA        |                  | 3V8     | NA         |      | BATTERY             | Power source (3.8V)             |  |  |



|       | Connector J3 |                      |                  |                  |         |            |      |                |                                                   |  |  |
|-------|--------------|----------------------|------------------|------------------|---------|------------|------|----------------|---------------------------------------------------|--|--|
| Conn# | Pin#         | Name                 | I/O Type         | Default          | Voltage | DS<br>[mA] | PUD* | Group          | Function                                          |  |  |
| J3    | 6            | MAIN_BAT             | NA               |                  | 3V8     | NA         |      | BATTERY        | Power source (3.8V)                               |  |  |
| J3    | 8            | MAIN_BAT             | NA               |                  | 3V8     | NA         |      | BATTERY        | Power source (3.8V)                               |  |  |
| J3    | 10           | MAIN_BAT             | NA               |                  | 3V8     | NA         |      | BATTERY        | Power source (3.8V)                               |  |  |
| J3    | 12           | GND                  | NA               |                  | 0V0     | NA         |      | GROUND         | Ground                                            |  |  |
| J3    | 14           | GND                  | NA               |                  | 0V0     | NA         |      | GROUND         | Ground                                            |  |  |
| J3    | 16           | PWR_KEY              | PMIC             |                  | 1V8     | NA         |      | POWER/RESET    | power on, high active                             |  |  |
| J3    | 18           | XEINT_8              | Α                | I                | 1V8     | 2          | PDE  | ARDUINO        | GPIO                                              |  |  |
| J3    | 20           | DRD_VBUS_SENSE<br>_0 | А                | EXT_INT40[<br>7] | 1V8     | 2          | PDE  | USB3.0         | DRD_VBUS_SENSE_0                                  |  |  |
| J3    | 22           | XEINT_6              | Α                | I                | 1V8     | 2          | PDE  | ARDUINO        | GPIO                                              |  |  |
| J3    | 24           | XEINT_5              | А                | I                | 1V8     | 2          | PDE  | ARDUINO        | GPIO                                              |  |  |
| J3    | 26           | XEINT_4              | Α                | I                | 1V8     | 2          | PDE  | ARDUINO        | GPIO                                              |  |  |
| J3    | 28           | XEINT_3              | Α                | I                | 1V8     | 2          | PDE  | ARDUINO        | GPIO                                              |  |  |
| J3    | 30           | XEINT_2              | Α                | I                | 1V8     | 2          | PDE  | ARDUINO        | GPIO                                              |  |  |
| J3    | 32           | XEINT_1              | Α                | I                | 1V8     | 2          | PDE  | ARDUINO        | GPIO                                              |  |  |
| J3    | 34           | XEINT_0              | Α                | I                | 1V8     | 2          | PDE  | ARDUINO        | GPIO                                              |  |  |
| J3    | 36           | GND                  | NA               |                  | 0V0     | NA         |      | GROUND         | Ground                                            |  |  |
| J3    | 38           | XCIS_MCLK            | Α                | I                | 1V8     | 2          | PDE  | CAMERA         | MCLK                                              |  |  |
| J3    | 40           | GPIO6/XT_INT156      | Α                | I                | 1V8     | 2          | PDE  | CAMERA         | MCLK                                              |  |  |
| J3    | 42           | Xu1_RXD              | А                | UART_1_RX<br>D   | 1V8     | 2          | PUDD | ARDUINO        | UART RXD                                          |  |  |
| J3    | 44           | Xu1_TXD              | Α                | UART_1_TX<br>D   | 1V8     | 2          | PUDD | ARDUINO        | UART TXD                                          |  |  |
| J3    | 46           | GND                  | NA               |                  | 0V0     | NA         |      | GROUND         | Ground                                            |  |  |
| J3    | 48           | Xadc0AIN0            | Analog           |                  | 1V8     | NA         |      | ARDUINO        | ADC                                               |  |  |
| J3    | 50           | Xadc0AIN1            | Analog           |                  | 1V8     | NA         |      | ARDUINO        | ADC                                               |  |  |
| J3    | 52           | Xadc0AIN2            | Analog           |                  | 1V8     | NA         |      | ARDUINO        | ADC                                               |  |  |
| J3    | 54           | Xadc0AIN5            | Analog           |                  | 1V8     | NA         |      | ARDUINO        | ADC                                               |  |  |
| J3    | 56           | Xadc0AIN6            | Analog           |                  | 1V8     | NA         |      | ARDUINO        | ADC                                               |  |  |
| J3    | 58           | Xadc0AIN7            | Analog           |                  | 1V8     | NA         |      | ARDUINO        | ADC                                               |  |  |
| J3    | 60           | XUSB3VBUS0_0         | USB3.0           |                  | 3V3     | NA         |      | USB3.0         | USB3.0 DRD channel 0                              |  |  |
| J3    | 62           | XUSB3ID0_0           | A/USB3.0/A<br>DC | EXT_INT43[<br>5] | 1V8     | 2          | PUE  | USB3.0         | Identification USB3.0 DRD<br>channel 0            |  |  |
| J3    | 64           | GND                  | NA               |                  | 0V0     | NA         |      | GROUND         | Ground                                            |  |  |
| J3    | 66           | XUSB3DP0_0           | USB3.0           |                  | 3V3     | NA         |      | USB3.0         | USB2.0 backward compatible<br>P channel in USB3.0 |  |  |
| J3    | 68           | XUSB3DM0_0           | USB3.0           |                  | 3V3     | NA         |      | USB3.0         | USB2.0 backward compatible<br>M channel in USB3.0 |  |  |
| J3    | 70           | GND                  | NA               |                  | 0V0     | NA         |      | GROUND         | Ground                                            |  |  |
| J3    | 72           | xAudi2s0SDO          | А                |                  | 1V8     |            |      | Wi-Fi/BT/AUDIO | Audio SDO                                         |  |  |
| J3    | 74           | xAudi2s0SDI          | Α                |                  | 1V8     |            |      | Wi-Fi/BT/AUDIO | Audio SDI                                         |  |  |
| J3    | 76           | xAudi2s0SCLK         | А                |                  | 1V8     |            |      | Wi-Fi/BT/AUDIO | Audio SCLK                                        |  |  |
| J3    | 78           | xAudi2s0LRCK         | Α                |                  | 1V8     |            |      | Wi-Fi/BT/AUDIO | Audio LRCK                                        |  |  |
| J3    | 80           | xAudi2s0CDCLK        | А                |                  | 1V8     |            |      | Wi-Fi/BT/AUDIO | Audio DCLK                                        |  |  |

<sup>\*</sup> The PUD variables have the following meaning:

PUDD = Power Up Down Disabled, PDE = Power Down Enabled, PUE = Power Up Enabled, R = Reserved.



## CONNECTOR J4

Table 2. Connector J4 Pin Description

|        | Connector J4 |                         |                    |         |         |            |      |                                              |                                     |  |  |
|--------|--------------|-------------------------|--------------------|---------|---------|------------|------|----------------------------------------------|-------------------------------------|--|--|
| Conn#  | Pin#         | Name                    | I/O Type           | Default | Voltage | DS<br>[mA] | PUD* | Group                                        | Function                            |  |  |
| J4     | 1            | MAINCAM_RESET           | Α                  | I       | 1V8     | 2          | PDE  | CAMERA                                       | Reset                               |  |  |
| J4     | 3            | CAM_FLASH_EN            | Α                  | 0       | 1V8     | 2          | PDE  | CAMERA                                       | Flash                               |  |  |
| J4     | 5            | CAM_FLASH_TORCH         | Α                  | 0       | 1V8     | 2          | PDE  | CAMERA                                       | Flash torch                         |  |  |
| J4     | 7            | CODEC_PDN               | Α                  | 0       | 1V8     | 2          | PDE  | Wi-Fi/BT/AUDIO                               | Codec Power Down                    |  |  |
| J4     | 9            | XGPIO17/XT_INT163       | Α                  | I       | 1V8     | 2          | PDE  | SIGFOX                                       | Low power control                   |  |  |
| J4     | 11           | PSR_TE                  | Α                  | I       | 1V8     | 2          | PDE  | ISP                                          | Display sync                        |  |  |
| J4     | 13           | SEQ_I2C_SCL             | Α                  | I       | 1V8     | 2          | PDE  | SPI                                          | SCL                                 |  |  |
| J4     | 15           | SEQ_I2C_SDA             | Α                  | I       | 1V8     | 2          | PDE  | SPI                                          | SDA                                 |  |  |
| J4     | 17           | VTCAM_RESET             | Α                  | I       | 1V8     | 2          | PDE  | CAMERA                                       | Reset                               |  |  |
| J4     | 19           | XISP2_SDA               | Α                  | I       | 1V8     | 2          | PDE  | CAMERA                                       | SDA                                 |  |  |
| J4     | 21           | XISP2_SCL               | Α                  | I       | 1V8     | 2          | PDE  | CAMERA                                       | SCL                                 |  |  |
| J4     | 23           | GND                     | NA                 |         | 0V0     | NA         |      | GROUND                                       | Ground                              |  |  |
| J4     | 25           | XMIPI1SDN0              | MIPI               |         | 1V0     | NA         |      | CAMERA                                       | CSI1 SDN0 CHANNEL 0                 |  |  |
| J4     | 27           | XMIPI1SDP0              | MIPI               |         | 1V0     | NA         |      | CAMERA                                       | CSI1 SDP0 CHANNEL 0                 |  |  |
| J4     | 29           | GND                     | NA                 |         | 0V0     | NA         |      | GROUND                                       | Ground                              |  |  |
| J4     | 31           | XMIPI1SDN1              | MIPI               |         | 1V0     | NA         |      | CAMERA                                       | CSI1 SDN1 CHANNEL 1                 |  |  |
| J4     | 33           | XMIPI1SDP1              | MIPI               |         | 1V0     | NA         |      | CAMERA                                       | CSI1 SDP1 CHANNEL 1                 |  |  |
| J4     | 35           | GND                     | NA                 |         | 0V0     | NA         |      | GROUND                                       | Ground                              |  |  |
| J4     | 37           | XMIPI1SDNCLK            | MIPI               |         | 1V0     | NA         |      | CAMERA                                       | CSI1 SDNCLK                         |  |  |
| J4     | 39           | XMIPI1SDPCLK            | MIPI               |         | 1V0     | NA         |      | CAMERA                                       | CSI1 SDPCLK                         |  |  |
| J4     | 41           | GND                     | NA                 |         | 0V0     | NA         |      | GROUND                                       | Ground                              |  |  |
| J4     | 43           | MRNRESET                | PROCESSOR<br>/PMIC |         | 1V8     | NA         |      | POWER/RESET/ARD<br>UINO/<br>SENSOR/ Wi-Fi/BT | PMIC resets Processor<br>Subsystem  |  |  |
| J4     | 45           | LCD_ID                  | Α                  | I       | 1V8     | 2          | PDE  | SIGFOX                                       | Vsync                               |  |  |
| J4     | 47           | AP_NWRESET              | PROCESSOR          | I       | 1V8     | -          | -    | NA                                           | Warm Reset                          |  |  |
| J4     | 49           | XISP0_SCL               | Α                  | I       | 1V8     | 2          | PDE  | CAMERA                                       | SCL                                 |  |  |
| J4     | 51           | XISP0_SDA               | Α                  | I       | 1V8     | 2          | PDE  | CAMERA                                       | SDA                                 |  |  |
| J4     | 53           | COIN_BATT               | NA                 | NA      | 3V3     | -          | -    | NA                                           | Coin Battery Power Supply           |  |  |
| J4     | 55           | BOOST5V_EN              | Α                  | 0       | 1V8     | 2          | PDE  | USB3.0                                       | USB3.0                              |  |  |
| J4     | 57           | LCD_RST                 | Α                  | 0       | 1V8     | 2          | PUE  | LCD                                          | Reset                               |  |  |
| J4     | 59           | Xi2c8_SDA               | Α                  | I       | 1V8     | 2          | PDE  | LCD                                          | SCL                                 |  |  |
| J4     | 61           | Xi2c8_SCL               | Α                  | I       | 1V8     | 2          | PDE  | LCD                                          | SDA                                 |  |  |
| J4     | 63           | CHG_SDA_1.8V            | А                  | I       | 1V8     | 2          | PUE  | POWER/RESET                                  | Change I2C to 1V8<br>signaling      |  |  |
| J4     | 65           | CHG_SCL_1.8V            | А                  | I       | 1V8     | 2          | PUE  | POWER/RESET                                  | Change I2C to 1V8<br>signaling      |  |  |
| J4     | 67           | Xpwmo_1                 | Α                  | I       | 1V8     | 2          | PDE  | ARDUINO                                      | PWM On/Off control                  |  |  |
| J4     | 69           | Xpwmo_0                 | А                  | I       | 1V8     | 2          | PDE  | ARDUINO                                      | PWM On/Off control                  |  |  |
| J4     | 71           | GND                     | NA                 |         | 0V0     | NA         |      | GROUND                                       | Ground                              |  |  |
| J4     | 73           | XUHOSTOVERCUR           | USB HOST           |         | 1V8     | NA         |      | NA                                           |                                     |  |  |
| J4     | 75           | XUHOSTPWREN             | USB HOST           |         | 1V8     | NA         |      | USB/ETHERNET                                 | USB                                 |  |  |
| J4     | 77           | UDRD3_0_OVERCUR_<br>U2  | USB3.0             |         | 1V8     | NA         |      | USB3.0                                       | Control for USB3.0 DRD<br>channel 0 |  |  |
| J4     | 79           | UDRD3_0_VBUSCTRL_<br>U2 | USB3.0             |         | 1V8     | NA         |      | USB3.0                                       | Control for USB3.0 DRD<br>channel 0 |  |  |
| J4     | 2            | XMIPI1MDN0              | MIPI               |         | 1V0     | NA         |      | LCD                                          | DSI1 DN0 CHANNEL 0                  |  |  |
| <br>J4 | 4            | XMIPI1MDP0              | MIPI               |         | 1V0     | NA         |      | LCD                                          | DSI1 DP0 CHANNEL 0                  |  |  |
|        | Ī.           | -                       | 1                  | ı       | · -     | ı          | i .  | i                                            | ·                                   |  |  |



|       |      |              |          | Со      | nnector J | 4          |      |              |                    |
|-------|------|--------------|----------|---------|-----------|------------|------|--------------|--------------------|
| Conn# | Pin# | Name         | I/O Type | Default |           | DS<br>[mA] | PUD* | Group        | Function           |
| J4    | 6    | GND          | NA       |         | 0V0       | NA         |      | GROUND       | Ground             |
| J4    | 8    | XMIPI1MDN1   | MIPI     |         | 1V0       | NA         |      | LCD          | DSI1 DN1 CHANNEL 1 |
| J4    | 10   | XMIPI1MDP1   | MIPI     |         | 1V0       | NA         |      | LCD          | DSI1 DP1 CHANNEL 1 |
| J4    | 12   | GND          | NA       |         | 0V0       | NA         |      | GROUND       | Ground             |
| J4    | 14   | XMIPI1MDP2   | MIPI     |         | 1V0       | NA         |      | LCD          | DSI1 DP2 CHANNEL 2 |
| J4    | 16   | XMIPI1MDN2   | MIPI     |         | 1V0       | NA         |      | LCD          | DSI1 DN2 CHANNEL 2 |
| J4    | 18   | GND          | NA       |         | 0V0       | NA         |      | GROUND       | Ground             |
| J4    | 20   | XMIPI1MDN3   | MIPI     |         | 1V0       | NA         |      | LCD          | DSI1 DN3 CHANNEL 3 |
| J4    | 22   | XMIPI1MDP3   | MIPI     |         | 1V0       | NA         |      | LCD          | DSI1 DP3 CHANNEL 3 |
| J4    | 24   | GND          | NA       |         | 0V0       | NA         |      | GROUND       | Ground             |
| J4    | 26   | XMIPI1MDNCLK | MIPI     |         | 1V0       | NA         |      | LCD          | DSI1 NCLK          |
| J4    | 28   | XMIPI1MDPCLK | MIPI     |         | 1V0       | NA         |      | LCD          | DSI1 PCLK          |
| J4    | 30   | GND          | NA       |         | 0V0       | NA         |      | GROUND       | Ground             |
| J4    | 32   | XMMC2CDN     | В        |         | 2V8       | 8          | PUE  | SD CARD      | CDN card detect    |
| J4    | 34   | XMMC2CLK     | В        |         | 2V8       | 8          | PUDD | SD CARD      | CLK                |
| J4    | 36   | XMMC2CMD     | В        |         | 2V8       | 8          | PUDD | SD CARD      | CMD                |
| J4    | 38   | XMMC2DATA0   | В        |         | 2V8       | 8          | PUE  | SD CARD      | DATA0              |
| J4    | 40   | XMMC2DATA1   | В        |         | 2V8       | 8          | PUE  | SD CARD      | DATA1              |
| J4    | 42   | XMMC2DATA2   | В        |         | 2V8       | 8          | PUE  | SD CARD      | DATA2              |
| J4    | 44   | XMMC2DATA3   | В        |         | 2V8       | 8          | PUE  | SD CARD      | DATA3              |
| J4    | 46   | GPIOC40      | В        | - 1     | 2V8       | 2          | PDE  | POWEWR/RESET | GPIO               |
| J4    | 48   | Xi2c7_SDA    | Α        | I       | 1V8       | 2          | PDE  | HDMI         | SCL                |
| J4    | 50   | Xi2c7_SCL    | Α        | - 1     | 1V8       | 2          | PDE  | HDMI         | SDA                |
| J4    | 52   | GND          | NA       | -       | 0V0       | NA         |      | GROUND       | Ground             |
| J4    | 54   | XMIPI0SDN0   | MIPI     | -       | 1V0       | NA         |      | CAMERA       | CSI0 DN0 CHANNEL 0 |
| J4    | 56   | XMIPI0SDP0   | MIPI     | -       | 1V0       | NA         |      | CAMERA       | CSI0 DP0 CHANNEL 0 |
| J4    | 58   | GND          | NA       | -       | 0V0       | NA         |      | GROUND       | Ground             |
| J4    | 60   | XMIPI0SDN1   | MIPI     | -       | 1V0       | NA         |      | CAMERA       | CSI0 DN1 CHANNEL 1 |
| J4    | 62   | XMIPI0SDP1   | MIPI     | -       | 1V0       | NA         |      | CAMERA       | CSI0 DP1 CHANNEL 1 |
| J4    | 64   | GND          | NA       | -       | 0V0       | NA         |      | GROUND       | Ground             |
| J4    | 66   | XMIPI0SDN2   | MIPI     | -       | 1V0       | NA         |      | CAMERA       | CSI0 DN2 CHANNEL 2 |
| J4    | 68   | XMIPI0SDP2   | MIPI     | -       | 1V0       | NA         |      | CAMERA       | CSI0 DP2 CHANNEL 2 |
| J4    | 70   | GND          | NA       | -       | 0V0       | NA         |      | GROUND       | Ground             |
| J4    | 72   | XMIPI0SDN3   | MIPI     | -       | 1V0       | NA         |      | CAMERA       | CSI0 DN3 CHANNEL 3 |
| J4    | 74   | XMIPI0SDP3   | MIPI     | -       | 1V0       | NA         |      | CAMERA       | CSI0 DP3 CHANNEL 3 |
| J4    | 76   | GND          | NA       | -       | 0V0       | NA         |      | GROUND       | Ground             |
| J4    | 78   | XMIPI0SDPCLK | MIPI     | -       | 1V0       | NA         |      | CAMERA       | CSI0 PCLK          |
| J4    | 80   | XMIPI0SDNCLK | MIPI     | -       | 1V0       | NA         |      | CAMERA       | CSI0 NCLK          |



In <u>Figure 5</u> a listing of all power/signal names that are assigned to physical pins of connector J1 and connector J9 are given. In <u>Table 3</u> and <u>Table 4</u> the functions and electrical limitations associated with physical behavior of the pins is described. Functionally Connector J1 carries the following interfaces: USB3.0 DRD, USB HOST, MMC, I<sup>2</sup>C and HDMI. Functionally Connector J9 carries JTAG functionality for the various devices. Again as with previous connectors the Interrupts, GPIO and I<sup>2</sup>C functionality that is present on the connector's might be support for other interfaces present on the connector.



Figure 5. Connector J1, J9 Pin Layout



## CONNECTOR J1

Table 3. Connector J1 Pin Description

|       |      |               |          |              | Connecto | or J1      |      |              |                                        |
|-------|------|---------------|----------|--------------|----------|------------|------|--------------|----------------------------------------|
| Conn# | Pin# | Name          | I/O Type | Default      | Voltage  | DS<br>[mA] | PUD* | Group        | Function                               |
| J1    | 1    | XhdmiTXCN     | HDMI     | -            | 1V0      | NA         |      | HDMI         | TXCN                                   |
| J1    | 3    | XhdmiTXCP     | HDMI     | -            | 1V0      | NA         |      | HDMI         | TXCP                                   |
| J1    | 5    | GND           | NA       | -            | 0V0      | NA         |      | GROUND       | Ground                                 |
| J1    | 7    | XhdmiTX2N     | HDMI     | -            | 1V0      | NA         |      | HDMI         | TX2N                                   |
| J1    | 9    | XhdmiTX2P     | HDMI     | -            | 1V0      | NA         |      | HDMI         | TX2P                                   |
| J1    | 11   | GND           | NA       | -            | 0V0      | NA         |      | GROUND       | Ground                                 |
| J1    | 13   | XhdmiTX1N     | HDMI     | -            | 1V0      | NA         |      | HDMI         | TX1N                                   |
| J1    | 15   | XhdmiTX1P     | HDMI     | -            | 1V0      | NA         |      | HDMI         | TX1P                                   |
| J1    | 17   | GND           | NA       | -            | 0V0      | NA         |      | GROUND       | Ground                                 |
| J1    | 19   | XhdmiTX0N     | HDMI     | -            | 1V0      | NA         |      | HDMI         | TXON                                   |
| J1    | 21   | XhdmiTX0P     | HDMI     | -            | 1V0      | NA         |      | HDMI         | TXOP                                   |
| J1    | 23   | GND           | NA       | -            | 0V0      | NA         |      | GROUND       | Ground                                 |
| J1    | 25   | XGPIO9        | А        | 1            | 1V8      | 2          | PDE  | SIGFOX       | Power enable                           |
| J1    | 27   | XGPIO8        | Α        | 1            | 1V8      | 2          | PDE  | ZWAVE        | Reset                                  |
| J1    | 29   | GND           | NA       | -            | 0V0      | NA         |      | GROUND       | Ground                                 |
| J1    | 31   | XUSB3RX0P_0   | USB3.0   | -            | 1V0      | NA         |      | USB3.0       | USB3.0 DRD channel 0 receive plus      |
| J1    | 33   | XUSB3RX0M_0   | USB3.0   | -            | 1V0      | NA         |      | USB3.0       | USB3.0 DRD channel 0 receive minus     |
| J1    | 35   | GND           | NA       | -            | 0V0      | NA         |      | GROUND       | Ground                                 |
| J1    | 37   | XUSB3TX0P_0   | USB3.0   | -            | 1V0      | NA         |      | USB3.0       | USB3.0 DRD channel 0 transmit plus     |
| J1    | 39   | XUSB3TX0M_0   | USB3.0   | -            | 1V0      | NA         |      | USB3.0       | USB3.0 DRD channel 0 transmit<br>minus |
| J1    | 2    | HDMI_CEC      | Α        | 1            | 1V8      | 2          | PDE  | HDMI         | HDMI_CEC                               |
| J1    | 4    | HDMI_HPD      | Α        | EXT_INT43[7] | 1V8      | 2          | PDE  | HDMI         | HDMI_HPD                               |
| J1    | 6    | GND           | NA       | -            | 0V0      | NA         |      | GROUND       | Ground                                 |
| J1    | 8    | HDMI_LS_EN    | Α        | 0            | 1V8      | 2          | PDE  | HDMI         | HDMI_LS_EN                             |
| J1    | 10   | HDMI_DCDC_EN  | Α        | 0            | 1V8      | 2          | PDE  | HDMI         | HDMI_DCDC_EN                           |
| J1    | 12   | GND           | NA       |              | 0V0      | NA         |      | GROUND       | Ground                                 |
| J1    | 14   | GPD1_4        | Α        | 1            | 1V8      | 2          | PDE  | PROCESSOR    | GENERIC DATA0                          |
| J1    | 16   | GPD1_5        | Α        | 1            | 1V8      | 2          | PDE  | PROCESSOR    | GENERIC DATA1                          |
| J1    | 18   | GPD1_6        | Α        | I            | 1V8      | 2          | PDE  | PROCESSOR    | GENERIC DATA2                          |
| J1    | 20   | GPD1_7        | Α        | 0            | 1V8      | 2          | PDE  | PROCESSOR    | GENERIC DATA3                          |
| J1    | 22   | TA_nCONNECTED | PMIC     | -            | 1V8      | NA         |      | PMIC         | Power up event                         |
| J1    | 24   | XGPIO3        | Α        | 1            | 1V8      | 2          | PDE  | SIGFOX       | GENERIC GPIO                           |
| J1    | 26   | XGPIO2        | А        | 1            | 1V8      | 2          | PDE  | CAMERA       | GENERIC GPIO                           |
| J1    | 28   | Xi2c9_SCL     | А        | 1            | 1V8      | 2          | PDE  | Wi-Fi/BT     | GENERIC SCL                            |
| J1    | 30   | Xi2c9_SDA     | А        | 1            | 1V8      | 2          | PDE  | Wi-Fi/BT     | GENERIC SDA                            |
| J1    | 32   | GND           | NA       | -            | 0V0      | NA         |      | GROUND       | Ground                                 |
| J1    | 34   | XUHOSTDP      | USB HOST | -            | 3V3      | NA         |      | USB/ETHERNET | USB data plus                          |
| J1    | 36   | XUHOSTDM      | USB HOST | -            | 3V3      | NA         |      | USB/ETHERNET | USB data minus                         |
| J1    | 38   | GND           | NA       | -            | 0V0      | NA         |      | GROUND       | Ground                                 |
| J1    | 40   | XUHOSTVBUS    | USB HOST | -            | 3V3      | NA         |      | USB          | USB vbus                               |



## CONNECTOR J9

Table 4. Connector J9 (Debug) Pin Description

|       |      |                 |          | C          | onnector J9 ([ | Debug)     |      |          |                     |
|-------|------|-----------------|----------|------------|----------------|------------|------|----------|---------------------|
| Conn# | Pin# | Name            | I/O Type | Default    | Voltage        | DS<br>[mA] | PUD* | Group    | Function            |
| J9    | 1    | GND             | NA       | -          | 0V0            | NA         |      | GROUND   | Ground              |
| J9    | 3    | GND             | NA       | -          | 0V0            | NA         |      | GROUND   | Ground              |
| J9    | 5    | XjTCK           | JTAG     | -          | 1V8            | NA         |      | DEBUG    | TCK                 |
| J9    | 7    | XjTDI           | JTAG     | -          | 1V8            | NA         |      | DEBUG    | TDI                 |
| J9    | 9    | XjTDO           | JTAG     | -          | 1V8            | NA         |      | DEBUG    | TDO                 |
| J9    | 11   | XjTMS           | JTAG     | -          | 1V8            | NA         |      | DEBUG    | TMS                 |
| J9    | 13   | XjTRSTn         | JTAG     | -          | 1V8            | NA         |      | DEBUG    | RSTn                |
| J9    | 15   | GND             | NA       | -          | 0V0            | NA         |      | GROUND   | Ground              |
| J9    | 17   | DEBUG_RXD       | Α        | UART_3_RXD | 1V8            | 2          | PUDD | USB      | DEBUG RXD           |
| J9    | 19   | DEBUG_TXD       | Α        | UART_3_TXD | 1V8            | 2          | PUDD | USB      | DEBUG TXD           |
| J9    | 21   | GND             | NA       | -          | 0V0            | NA         |      | GROUND   | Ground              |
| J9    | 23   | AP_32.768       | PMIC     | -          | 1V6*           | NA         |      | Wi-Fi/BT | 32MHz clock signal  |
| J9    | 25   | HOST_BOOST5V_PG | Α        | I          | 1V8            | 2          | PDE  | NA       | Host boost PG       |
| J9    | 27   | HOST_BOOST5V_EN | Α        | 0          | 1V8            | 2          | PDE  | NA       | Host boost Enable   |
| J9    | 29   | BOOST5V_PG      | Α        | I          | 1V8            | 2          | PDE  | NA       | Boost PG            |
| J9    | 31   | NC              | NA       | -          | NA             | -          | -    | -        | Not connected       |
| J9    | 33   | NC              | NA       | -          | NA             | -          | -    | -        | Not connected       |
| J9    | 35   | NC              | NA       | -          | NA             | -          | -    | -        | Not connected       |
| J9    | 37   | NC              | NA       | -          | NA             | -          | -    | -        | Not connected       |
| J9    | 39   | GND             | NA       | -          | 0V0            | NA         |      | GROUND   | Ground              |
| J9    | 2    | PVDD_LDO28_2V8  | PMIC     | -          | 2V8            | -          | -    | DEBUG    | Zigbee power supply |
| J9    | 4    | PVDD_LDO28_2V8  | PMIC     | -          | 2V8            | -          | -    | DEBUG    | Zigbee power supply |
| J9    | 6    | ZB_PC2          | ZIGBEE   |            | 1V8            | 4          |      | DEBUG    | JTAG data out       |
| J9    | 8    | ZB_PC0          | ZIGBEE   |            | 1V8            | 8          |      | DEBUG    | JTAG reset          |
| J9    | 10   | ZB_PC3          | ZIGBEE   |            | 1V8            | 4          |      | DEBUG    | JTAG data in        |
| J9    | 12   | ZB_JTCK         | ZIGBEE   |            | 1V8            | NA         |      | DEBUG    | JTAG TCK            |
| J9    | 14   | ZB_PA4          | ZIGBEE   |            | 1V8            | 4          |      | DEBUG    | JTAG mode select    |
| J9    | 16   | ZB_RSTn         | A/ZIGBEE | I          | 1V8            | 2          | PDE  | DEBUG    | JTAG reset          |
| J9    | 18   | ZB_PC4          | ZIGBEE   |            | 1V8            | 4          |      | DEBUG    | GPIO                |
| J9    | 20   | ZB_PA5          | A/ZIGBEE | I          | 1V8            | 4          |      | DEBUG    | GPIO                |
| J9    | 22   | GND             | NA       | -          | 0V0            | NA         |      | GROUND   | Ground              |
| J9    | 24   | GND             | NA       | -          | 0V0            | NA         |      | GROUND   | Ground              |
| J9    | 26   | NC              | NA       | -          | NA             | -          | -    | -        | Not connected       |
| J9    | 28   | NC              | NA       | -          | NA             | -          | -    | -        | Not connected       |
| J9    | 30   | NC              | NA       | -          | NA             | -          | _    | -        | Not connected       |
| J9    | 32   | NC              | NA       | -          | NA             | -          | -    | -        | Not connected       |
| J9    | 34   | NC              | NA       | -          | NA             | -          | -    | -        | Not connected       |
| J9    | 36   | NC              | NA       | -          | NA             | -          | -    | -        | Not connected       |
| J9    | 38   | NC              | NA       | -          | NA             | -          | -    | -        | Not connected       |
| J9    | 40   | GND             | NA       | -          | 0V0            | NA         |      | GROUND   | Ground              |



# **ARTIK 102020 Module Functional Interfaces**

This section describes the functional interfaces that can be found on the ARTIK 1020 Module. It is a subset of what is described in the previous section and as such not all pins will be described.

#### **USB3.0** Functional Interface

Table 5. USB3.0 Functional Interface

|       | USB3.0 |                     |     |              |         |        |                                                |  |  |  |  |
|-------|--------|---------------------|-----|--------------|---------|--------|------------------------------------------------|--|--|--|--|
| Conn# | Pin#   | Name                | 1/0 | I/O Type     | Voltage | Group  | Function                                       |  |  |  |  |
| J3    | 20     | DRD_VBUS_SENSE_0    | - 1 | Α            | 1V8     | USB3.0 | DRD_VBUS_SENSE_0                               |  |  |  |  |
| J3    | 60     | XUSB3VBUS0_0        | I/O | USB3.0       | 3V3     | USB3.0 | USB3.0 DRD channel 0                           |  |  |  |  |
| J3    | 62     | XUSB3ID0_0          | I/O | A/USB3.0/ADC | 1V8     | USB3.0 | Identification USB3.0 DRD channel 0            |  |  |  |  |
| J3    | 66     | XUSB3DP0_0          | 0   | USB3.0       | 3V3     | USB3.0 | USB2.0 backward compatible P channel in USB3.0 |  |  |  |  |
| J3    | 68     | XUSB3DM0_0          | 0   | USB3.0       | 3V3     | USB3.0 | USB2.0 backward compatible M channel in USB3.0 |  |  |  |  |
| J4    | 55     | BOOST5V_EN          | 0   | А            | 1V8     | USB3.0 | USB3.0                                         |  |  |  |  |
| J4    | 77     | UDRD3_0_OVERCUR_U2  | 0   | USB3.0       | 1V8     | USB3.0 | Control for USB3.0 DRD channel 0               |  |  |  |  |
| J4    | 79     | UDRD3_0_VBUSCTRL_U2 | 0   | USB3.0       | 1V8     | USB3.0 | Control for USB3.0 DRD channel 0               |  |  |  |  |
| J1    | 31     | XUSB3RX0P_0         | 0   | USB3.0       | 1V0     | USB3.0 | USB3.0 DRD channel 0 receive plus              |  |  |  |  |
| J1    | 33     | XUSB3RX0M_0         | 0   | USB3.0       | 1V0     | USB3.0 | USB3.0 DRD channel 0 receive minus             |  |  |  |  |
| J1    | 37     | XUSB3TX0P_0         | 0   | USB3.0       | 1V0     | USB3.0 | USB3.0 DRD channel 0 transmit plus             |  |  |  |  |
| J1    | 39     | XUSB3TX0M_0         | 0   | USB3.0       | 1V0     | USB3.0 | USB3.0 DRD channel 0 transmit minus            |  |  |  |  |

#### **AUDIO FUNCTIONAL INTERFACE**

Table 6. Audio Functional Interface

|       | Audio |               |     |          |         |                |                     |  |  |  |  |  |
|-------|-------|---------------|-----|----------|---------|----------------|---------------------|--|--|--|--|--|
| Conn# | Pin#  | Name          | 1/0 | I/O Type | Voltage | Group          | Function            |  |  |  |  |  |
| J3    | 35    | XEINT_27      | I   | Α        | 1V8     | AUDIO          | JACK_DET            |  |  |  |  |  |
| J3    | 67    | XCLKOUT       | 0   | NA       | 1V8     | AUDIO          | 24MHz CDCLK         |  |  |  |  |  |
| J3    | 75    | Xi2c1_SCL     | 0   | Α        | 1V8     | Wi-Fi/BT/AUDIO | SCL for BT audio    |  |  |  |  |  |
| J3    | 77    | Xi2c1_SDA     | 0   | Α        | 1V8     | Wi-Fi/BT/AUDIO | SDA for BT audio    |  |  |  |  |  |
| J3    | 72    | xAudi2s0SDO   | 0   | Α        | 1V8     | Wi-Fi/BT/AUDIO | Audio SDO           |  |  |  |  |  |
| J3    | 74    | xAudi2s0SDI   | I   | Α        | 1V8     | Wi-Fi/BT/AUDIO | Audio SDI           |  |  |  |  |  |
| J3    | 76    | xAudi2s0SCLK  | 0   | Α        | 1V8     | Wi-Fi/BT/AUDIO | Audio SCLK          |  |  |  |  |  |
| J3    | 78    | xAudi2s0LRCK  | 0   | Α        | 1V8     | Wi-Fi/BT/AUDIO | Audio LRCK          |  |  |  |  |  |
| J3    | 80    | xAudi2s0CDCLK | 0   | Α        | 1V8     | Wi-Fi/BT/AUDIO | Audio DCLK          |  |  |  |  |  |
| J4    | 7     | CODEC_PDN     |     | А        | 1V8     | Wi-Fi/BT/AUDIO | Codec Power<br>Down |  |  |  |  |  |

#### **UARTS FUNCTIONAL INTERFACE**

Table 7. UARTS Functional Interface

|       | UARTS |            |     |          |         |       |                   |  |  |  |  |  |
|-------|-------|------------|-----|----------|---------|-------|-------------------|--|--|--|--|--|
| Conn# | Pin#  | Name       | 1/0 | I/O Type | Voltage | Group | Function          |  |  |  |  |  |
| J3    | 25    | XEINT_18   | I   | Α        | 1V8     | UARTS | XUART_RST         |  |  |  |  |  |
| J3    | 27    | XEINT_20   | I   | Α        | 1V8     | UARTS | XUART_IRQ         |  |  |  |  |  |
| J3    | 49    | XUART_SCLK | I/O | Α        | 1V8     | UARTS | GENERIC UART SCLK |  |  |  |  |  |



|       | UARTS |            |     |          |         |       |                   |  |  |  |  |  |
|-------|-------|------------|-----|----------|---------|-------|-------------------|--|--|--|--|--|
| Conn# | Pin#  | Name       | 1/0 | I/O Type | Voltage | Group | Function          |  |  |  |  |  |
| J3    | 51    | XUART_MOSI | 1/0 | Α        | 1V8     | UARTS | GENERIC UART MOSI |  |  |  |  |  |
| J3    | 53    | XUART_MISO | 1/0 | Α        | 1V8     | UARTS | GENERIC UART MISO |  |  |  |  |  |
| J3    | 55    | XUART_CS   | 1/0 | Α        | 1V8     | UARTS | GENERIC UART CS   |  |  |  |  |  |

## **CAMERA FUNCTIONAL INTERFACE**

Table 8. CAMERA Functional Interface

|       |      |                 |     |          | CAI     | <b>MERA</b> |                     |
|-------|------|-----------------|-----|----------|---------|-------------|---------------------|
| Conn# | Pin# | Name            | 1/0 | I/O Type | Voltage | Group       | Function            |
| J3    | 47   | XGPIO1          | 0   | Α        | 1V8     | CAMERA      | Power down          |
| J3    | 38   | XCIS_MCLK       | 0   | Α        | 1V8     | CAMERA      | MCLK                |
| J3    | 40   | GPIO6/XT_INT156 | 0   | Α        | 1V8     | CAMERA      | MCLK                |
| J4    | 1    | MAINCAM_RESET   |     | Α        | 1V8     | CAMERA      | Reset               |
| J4    | 3    | CAM_FLASH_EN    | 0   | Α        | 1V8     | CAMERA      | Flash               |
| J4    | 5    | CAM_FLASH_TORCH | 0   | Α        | 1V8     | CAMERA      | Flash torch         |
| J4    | 17   | VTCAM_RESET     | -   | Α        | 1V8     | CAMERA      | Reset               |
| J4    | 19   | XISP2_SDA       | -   | Α        | 1V8     | CAMERA      | SDA                 |
| J4    | 21   | XISP2_SCL       | -   | Α        | 1V8     | CAMERA      | SCL                 |
| J4    | 25   | XMIPI1SDN0      | -   | MIPI     | 1V0     | CAMERA      | CSI1 SDN0 CHANNEL 0 |
| J4    | 27   | XMIPI1SDP0      | -   | MIPI     | 1V0     | CAMERA      | CSI1 SDP0 CHANNEL 0 |
| J4    | 31   | XMIPI1SDN1      | -   | MIPI     | 1V0     | CAMERA      | CSI1 SDN1 CHANNEL 1 |
| J4    | 33   | XMIPI1SDP1      | -   | MIPI     | 1V0     | CAMERA      | CSI1 SDP1 CHANNEL 1 |
| J4    | 37   | XMIPI1SDNCLK    | 0   | MIPI     | 1V0     | CAMERA      | CSI1 SDNCLK         |
| J4    | 39   | XMIPI1SDPCLK    | 0   | MIPI     | 1V0     | CAMERA      | CSI1 SDPCLK         |
| J4    | 49   | XISP0_SCL       | ı   | Α        | 1V8     | CAMERA      | SCL                 |
| J4    | 51   | XISP0_SDA       | - 1 | Α        | 1V8     | CAMERA      | SDA                 |
| J4    | 54   | XMIPI0SDN0      | -   | MIPI     | 1V0     | CAMERA      | CSI0 DN0 CHANNEL 0  |
| J4    | 56   | XMIPI0SDP0      | -   | MIPI     | 1V0     | CAMERA      | CSI0 DP0 CHANNEL 0  |
| J4    | 60   | XMIPI0SDN1      | -   | MIPI     | 1V0     | CAMERA      | CSI0 DN1 CHANNEL 1  |
| J4    | 62   | XMIPI0SDP1      | -   | MIPI     | 1V0     | CAMERA      | CSI0 DP1 CHANNEL 1  |
| J4    | 66   | XMIPI0SDN2      | _   | MIPI     | 1V0     | CAMERA      | CSI0 DN2 CHANNEL 2  |
| J4    | 68   | XMIPI0SDP2      | I   | MIPI     | 1V0     | CAMERA      | CSI0 DP2 CHANNEL 2  |
| J4    | 72   | XMIPI0SDN3      | I   | MIPI     | 1V0     | CAMERA      | CSI0 DN3 CHANNEL 3  |
| J4    | 74   | XMIPI0SDP3      | I   | MIPI     | 1V0     | CAMERA      | CSI0 DP3 CHANNEL 3  |
| J4    | 78   | XMIPI0SDPCLK    | 0   | MIPI     | 1V0     | CAMERA      | CSI0 PCLK           |
| J4    | 80   | XMIPI0SDNCLK    | 0   | MIPI     | 1V0     | CAMERA      | CSIO NCLK           |
| J1    | 26   | XGPIO2          | I/O | Α        | 1V8     | CAMERA      | GENERIC GPIO        |

## SD CARD FUNCTIONAL INTERFACE

Table 9. SD Card Functional Interface

|       | SD CARD |            |     |          |         |         |                 |  |  |  |  |  |
|-------|---------|------------|-----|----------|---------|---------|-----------------|--|--|--|--|--|
| Conn# | Pin#    | Name       | I/O | I/O Type | Voltage | Group   | Function        |  |  |  |  |  |
| J4    | 32      | XMMC2CDN   | I   | В        | 2V8     | SD CARD | CDN card detect |  |  |  |  |  |
| J4    | 34      | XMMC2CLK   | 0   | В        | 2V8     | SD CARD | CLK             |  |  |  |  |  |
| J4    | 36      | XMMC2CMD   | I/O | В        | 2V8     | SD CARD | CMD             |  |  |  |  |  |
| J4    | 38      | XMMC2DATA0 | I/O | В        | 2V8     | SD CARD | DATA0           |  |  |  |  |  |
| J4    | 40      | XMMC2DATA1 | 1/0 | В        | 2V8     | SD CARD | DATA1           |  |  |  |  |  |



|       | SD CARD |            |     |          |         |         |          |  |  |  |  |  |
|-------|---------|------------|-----|----------|---------|---------|----------|--|--|--|--|--|
| Conn# | Pin#    | Name       | 1/0 | I/O Type | Voltage | Group   | Function |  |  |  |  |  |
| J4    | 42      | XMMC2DATA2 | 1/0 | В        | 2V8     | SD CARD | DATA2    |  |  |  |  |  |
| J4    | 44      | XMMC2DATA3 | 1/0 | В        | 2V8     | SD CARD | DATA3    |  |  |  |  |  |

## Power/Reset Functional Interface

Table 10. Power/Reset Functional Interface

|       |      |              |     |                    | Power/R | eset                                        |                                 |
|-------|------|--------------|-----|--------------------|---------|---------------------------------------------|---------------------------------|
| Conn# | Pin# | Name         | 1/0 | I/O Type           | Voltage | Group                                       | Function                        |
| J3    | 23   | XEINT_17     | I   | Α                  | 1V8     | POWER/RESET                                 | CHG_IRQ                         |
| J3    | 39   | V_ADP_SENSE  | ?   | Α                  | 1V8     | POWER/RESET                                 | V_ADP_SENSE                     |
| J3    | 43   | XOM2         | I   | PROCESSOR          | 1V8     | POWER/RESET                                 | SDMMC_CH2 or eMMC44_CH0<br>boot |
| J3    | 45   | XOM3         | I   | PROCESSOR          | 1V8     | POWER/RESET                                 | SDMMC_CH2 or eMMC44_CH0<br>boot |
| J3    | 71   | Xi2c0_SCL    | 0   | Α                  | 1V8     | POWER/RESET                                 | SCL                             |
| J3    | 73   | Xi2c0_SDA    | 0   | Α                  | 1V8     | POWER/RESET                                 | SDC                             |
| J3    | 16   | PWR_KEY      | ı   | PMIC               | 1V8     | POWER/RESET                                 | Power on, high active           |
| J4    | 43   | MRNRESET     | 0   | PROCESSOR<br>/PMIC | 1V8     | POWER/RESET/ARDUIN<br>O/<br>SENSOR/Wi-Fi/BT | PMIC resets Processor Subsystem |
| J4    | 63   | CHG_SDA_1.8V | I   | Α                  | 1V8     | POWER/RESET                                 | Change I2C to 1V8 signaling     |
| J4    | 65   | CHG_SCL_1.8V | I   | Α                  | 1V8     | POWER/RESET                                 | Change I2C to 1V8 signaling     |
| J4    | 46   | GPIOC40      | I   | В                  | 2V8     | POWER/RESET                                 | GPIO                            |

## LCD FUNCTIONAL INTERFACE

Table 11. LCD Functional Interface

|       |      |              |     |          | LC      | D     |                      |
|-------|------|--------------|-----|----------|---------|-------|----------------------|
| Conn# | Pin# | Name         | 1/0 | I/O Type | Voltage | Group | Function             |
| J3    | 15   | XEINT_12     | I/O | Α        | 1V8     | LCD   | MIPI error detection |
| J3    | 29   | XEINT_21     | I   | Α        | 1V8     | LCD   | TP_RST               |
| J3    | 31   | XEINT_24     | I   | Α        | 1V8     | LCD   | TP_INT               |
| J4    | 57   | LCD_RST      | ı   | Α        | 1V8     | LCD   | Reset                |
| J4    | 59   | Xi2c8_SDA    | 0   | Α        | 1V8     | LCD   | SCL                  |
| J4    | 61   | Xi2c8_SCL    | 0   | Α        | 1V8     | LCD   | SDA                  |
| J4    | 2    | XMIPI1MDN0   | 0   | MIPI     | 1V0     | LCD   | DSI1 DN0 CHANNEL 0   |
| J4    | 4    | XMIPI1MDP0   | 0   | MIPI     | 1V0     | LCD   | DSI1 DP0 CHANNEL 0   |
| J4    | 8    | XMIPI1MDN1   | 0   | MIPI     | 1V0     | LCD   | DSI1 DN1 CHANNEL 1   |
| J4    | 10   | XMIPI1MDP1   | 0   | MIPI     | 1V0     | LCD   | DSI1 DP1 CHANNEL 1   |
| J4    | 14   | XMIPI1MDP2   | 0   | MIPI     | 1V0     | LCD   | DSI1 DP2 CHANNEL 2   |
| J4    | 16   | XMIPI1MDN2   | 0   | MIPI     | 1V0     | LCD   | DSI1 DN2 CHANNEL 2   |
| J4    | 20   | XMIPI1MDN3   | 0   | MIPI     | 1V0     | LCD   | DSI1 DN3 CHANNEL 3   |
| J4    | 22   | XMIPI1MDP3   | 0   | MIPI     | 1V0     | LCD   | DSI1 DP3 CHANNEL 3   |
| J4    | 26   | XMIPI1MDNCLK | 0   | MIPI     | 1V0     | LCD   | DSI1 NCLK            |
| J4    | 28   | XMIPI1MDPCLK | 0   | MIPI     | 1V0     | LCD   | DSI1 PCLK            |



## **USB/ETHERNET FUNCTIONAL INTERFACE**

Table 12. USB/Ethernet Functional Interface

|       | USB/Ethernet |             |     |             |         |              |                |  |  |  |  |  |  |
|-------|--------------|-------------|-----|-------------|---------|--------------|----------------|--|--|--|--|--|--|
| Conn# | Pin#         | Name        | 1/0 | I/O Type    | Voltage | Group        | Function       |  |  |  |  |  |  |
| J4    | 75           | XUHOSTPWREN | 0   | USB<br>HOST | 1V8     | USB/ETHERNET | USB            |  |  |  |  |  |  |
| J1    | 34           | XUHOSTDP    | I/O | USB<br>HOST | 3V3     | USB/ETHERNET | USB data plus  |  |  |  |  |  |  |
| J1    | 36           | XUHOSTDM    | 1/0 | USB<br>HOST | 3V3     | USB/ETHERNET | USB data minus |  |  |  |  |  |  |
| J1    | 40           | XUHOSTVBUS  | 0   | USB<br>HOST | 3V3     | USB          | USB vbus       |  |  |  |  |  |  |
| J9    | 17           | DEBUG_RXD   | I   | Α           | 1V8     | USB          | DEBUG RXD      |  |  |  |  |  |  |
| J9    | 19           | DEBUG_TXD   | 0   | Α           | 1V8     | USB          | DEBUG TXD      |  |  |  |  |  |  |

#### **ARDUINO FUNCTIONAL INTERFACE**

Table 13. Arduino Functional Interface

|       |      |           |     |          | Ardui   | no      |                    |
|-------|------|-----------|-----|----------|---------|---------|--------------------|
| Conn# | Pin# | Name      | 1/0 | I/O Type | Voltage | Group   | Function           |
| J3    | 17   | XEINT_13  | I/O | Α        | 1V8     | ARDUINO | GPIO               |
| J3    | 19   | XEINT_14  | I/O | Α        | 1V8     | ARDUINO | GPIO               |
| J3    | 18   | XEINT_8   | I/O | Α        | 1V8     | ARDUINO | GPIO               |
| J3    | 22   | XEINT_6   | I/O | Α        | 1V8     | ARDUINO | GPIO               |
| J3    | 24   | XEINT_5   | 1/0 | Α        | 1V8     | ARDUINO | GPIO               |
| J3    | 26   | XEINT_4   | 1/0 | Α        | 1V8     | ARDUINO | GPIO               |
| J3    | 28   | XEINT_3   | I/O | Α        | 1V8     | ARDUINO | GPIO               |
| J3    | 30   | XEINT_2   | I/O | Α        | 1V8     | ARDUINO | GPIO               |
| J3    | 32   | XEINT_1   | I/O | Α        | 1V8     | ARDUINO | GPIO               |
| J3    | 34   | XEINT_0   | I/O | Α        | 1V8     | ARDUINO | GPIO               |
| J3    | 42   | Xu1_RXD   | 1   | Α        | 1V8     | ARDUINO | UART RXD           |
| J3    | 44   | Xu1_TXD   | 0   | Α        | 1V8     | ARDUINO | UART TXD           |
| J3    | 48   | Xadc0AIN0 | - 1 | Analog   | 1V8     | ARDUINO | ADC                |
| J3    | 50   | Xadc0AIN1 | ı   | Analog   | 1V8     | ARDUINO | ADC                |
| J3    | 52   | Xadc0AIN2 | 1   | Analog   | 1V8     | ARDUINO | ADC                |
| J3    | 54   | Xadc0AIN5 | I   | Analog   | 1V8     | ARDUINO | ADC                |
| J3    | 56   | Xadc0AIN6 | I   | Analog   | 1V8     | ARDUINO | ADC                |
| J3    | 58   | Xadc0AIN7 | I   | Analog   | 1V8     | ARDUINO | ADC                |
| J4    | 67   | Xpwmo_1   | 0   | Α        | 1V8     | ARDUINO | PWM On/Off control |
| J4    | 69   | Xpwmo_0   | 0   | Α        | 1V8     | ARDUINO | PWM On/Off control |

#### **HDMI FUNCTIONAL INTERFACE**

Table 14. HDMI Functional Interface

|       | HDMI |           |     |          |         |       |          |  |  |  |  |  |  |
|-------|------|-----------|-----|----------|---------|-------|----------|--|--|--|--|--|--|
| Conn# | Pin# | Name      | 1/0 | I/O Type | Voltage | Group | Function |  |  |  |  |  |  |
| J4    | 48   | Xi2c7_SDA | 0   | Α        | 1V8     | HDMI  | SCL      |  |  |  |  |  |  |
| J4    | 50   | Xi2c7_SCL | 0   | Α        | 1V8     | HDMI  | SDA      |  |  |  |  |  |  |
| J1    | 1    | XhdmiTXCN | 0   | HDMI     | 1V0     | HDMI  | TXCN     |  |  |  |  |  |  |



| J1 | 3  | XhdmiTXCP    | 0 | HDMI | 1V0 | HDMI | TXCP         |
|----|----|--------------|---|------|-----|------|--------------|
| J1 | 7  | XhdmiTX2N    | 0 | HDMI | 1V0 | HDMI | TX2N         |
| J1 | 9  | XhdmiTX2P    | 0 | HDMI | 1V0 | HDMI | TX2P         |
| J1 | 13 | XhdmiTX1N    | 0 | HDMI | 1V0 | HDMI | TX1N         |
| J1 | 15 | XhdmiTX1P    | 0 | HDMI | 1V0 | HDMI | TX1P         |
| J1 | 19 | XhdmiTX0N    | 0 | HDMI | 1V0 | HDMI | TXON         |
| J1 | 21 | XhdmiTX0P    | 0 | HDMI | 1V0 | HDMI | TXOP         |
| J1 | 2  | HDMI_CEC     | 0 | Α    | 1V8 | HDMI | HDMI_CEC     |
| J1 | 4  | HDMI_HPD     | 0 | Α    | 1V8 | HDMI | HDMI_HPD     |
| J1 | 8  | HDMI_LS_EN   | 0 | Α    | 1V8 | HDMI | HDMI_LS_EN   |
| J1 | 10 | HDMI_DCDC_EN | 0 | Α    | 1V8 | HDMI | HDMI_DCDC_EN |

## SIGFOX FUNCTIONAL INTERFACE

Table 15. SigFox Functional Interface

|           | SigFox                                |                       |              |                   |                 |                 |          |  |  |  |  |  |
|-----------|---------------------------------------|-----------------------|--------------|-------------------|-----------------|-----------------|----------|--|--|--|--|--|
| Conn<br># | Pin#   Name                           |                       | 1/0          | I/O Type          | Voltage         | Group           | Function |  |  |  |  |  |
| J3        | 59 XspiCLK1 I/O A 1V8 Wi-Fi/BT/SIGFOX |                       |              | SPI CLK           |                 |                 |          |  |  |  |  |  |
| J3        | 61                                    | XspiCSn1              | 1/0          | Α                 | 1V8             | SIGFOX          | SPI CSn  |  |  |  |  |  |
| J3        | 63                                    | 3 XspiMISO1 I/O A 1\  |              | 1V8               | Wi-Fi/BT/SIGFOX | SPI MISO        |          |  |  |  |  |  |
| J3        | 65                                    | XspiMOSI1             | 1/0          | Α                 | 1V8             | Wi-Fi/BT/SIGFOX | SPI MOSI |  |  |  |  |  |
| J4        | 9 XGPIO17/XT_INT163 O A 1V8 SIG       |                       | SIGFOX       | Low power control |                 |                 |          |  |  |  |  |  |
| J4        | 45                                    | LCD_ID                | 0            | Α                 | 1V8             | SIGFOX          | Vsync    |  |  |  |  |  |
| J1        | 25                                    | XGPIO9 O A 1V8 SIGFOX |              | Power enable      |                 |                 |          |  |  |  |  |  |
| J1        | J1 24 XGPIO3 I/O A 1V8 SIGFOX GEN     |                       | GENERIC GPIO |                   |                 |                 |          |  |  |  |  |  |

## **DEBUG FUNCTIONAL INTERFACE**

Table 16. Debug Functional Interface

|           | Debug |                |     |          |         |       |                     |  |  |  |  |  |
|-----------|-------|----------------|-----|----------|---------|-------|---------------------|--|--|--|--|--|
| Conn<br># | Pin#  | Name           | 1/0 | I/O Type | Voltage | Group | Function            |  |  |  |  |  |
| J9        | 5     | XjTCK          | I   | JTAG     | 1V8     | DEBUG | TCK                 |  |  |  |  |  |
| J9        | 7     | XjTDI          | I   | JTAG     | 1V8     | DEBUG | TDI                 |  |  |  |  |  |
| J9        | 9     | XjTDO          | 0   | JTAG     | 1V8     | DEBUG | TDO                 |  |  |  |  |  |
| J9        | 11    | XjTMS          | I   | JTAG     | 1V8     | DEBUG | TMS                 |  |  |  |  |  |
| J9        | 13    | XjTRSTn        | I   | JTAG     | 1V8     | DEBUG | RSTn                |  |  |  |  |  |
| J9        | 2     | PVDD_LDO28_2V8 |     | PMIC     | 2V8     | DEBUG | Zigbee power supply |  |  |  |  |  |
| J9        | 4     | PVDD_LDO28_2V8 |     | PMIC     | 2V8     | DEBUG | Zigbee power supply |  |  |  |  |  |
| J9        | 6     | ZB_PC2         | 0   | ZIGBEE   | 1V8     | DEBUG | JTAG data out       |  |  |  |  |  |
| J9        | 8     | ZB_PC0         | I   | ZIGBEE   | 1V8     | DEBUG | JTAG reset          |  |  |  |  |  |
| J9        | 10    | ZB_PC3         | I   | ZIGBEE   | 1V8     | DEBUG | JTAG data in        |  |  |  |  |  |
| J9        | 12    | ZB_JTCK        | I   | ZIGBEE   | 1V8     | DEBUG | JTAG TCK            |  |  |  |  |  |
| J9        | 14    | ZB_PA4         | I   | ZIGBEE   | 1V8     | DEBUG | JTAG mode select    |  |  |  |  |  |
| J9        | 16    | ZB_RSTn        | I   | A/ZIGBEE | 1V8     | DEBUG | JTAG reset          |  |  |  |  |  |
| J9        | 18    | ZB_PC4         |     | ZIGBEE   | 1V8     | DEBUG | GPIO                |  |  |  |  |  |
| J9        | 20    | ZB_PA5         | I/O | A/ZIGBEE | 1V8     | DEBUG | GPIO                |  |  |  |  |  |



# **ARTIK 1020 GPIO ALTERNATE FUNCTIONS**

The Type A and Type B GPIOs as indicated in the connector tables have alternate functions that can be programmed using the GPIO API provided in the SW development environment. The tables below provide the alternate functions of all Type A and Type B GPIO's that are available on the edge connectors that are not connected to other components on the ARTIK 1020 Module.

Table 17. Type A GPIO Alternate Functions Connector J3

|       |      |                      |                  |     |    | Connector J3   | Type A GPI         | 0             |             |               |              |
|-------|------|----------------------|------------------|-----|----|----------------|--------------------|---------------|-------------|---------------|--------------|
| Conn# | Pin# | Name                 | DV               | F0  | F1 | F2             | F3                 | F4            | F5          | F6            | F7           |
| J3    | 15   | XEINT_12             | ı                | - 1 | 0  | WAKEUP_INT1[4] | Reserved           | TraceData[12] | ALV_DBG[8]  | Reserved      | EXT_INT41[4] |
| J3    | 17   | XEINT_13             | I                | - 1 | 0  | WAKEUP_INT1[5] | Reserved           | TraceData[13] | ALV_DBG[9]  | Reserved      | EXT_INT41[5] |
| J3    | 19   | XEINT_14             | - 1              | - 1 | 0  | WAKEUP_INT1[6] | Reserved           | TraceData[14] | ALV_DBG[10] | Reserved      | EXT_INT41[6] |
| J3    | 21   | XEINT_16             | I                | - 1 | 0  | WAKEUP_INT2[0] | Reserved           | TraceData[16] | ALV_DBG[12] | Reserved      | EXT_INT42[0] |
| J3    | 23   | XEINT_17             | I                | I   | 0  | WAKEUP_INT2[1] | Reserved           | TraceData[17] | ALV_DBG[13] | Reserved      | EXT_INT42[1] |
| J3    | 25   | XEINT_18             | I                | ı   | 0  | WAKEUP_INT2[2] | Reserved           | TraceData[18] | ALV_DBG[14] | Reserved      | EXT_INT42[2] |
| J3    | 27   | XEINT_20             | I                | ı   | 0  | WAKEUP_INT2[4] | Reserved           | TraceData[20] | ALV_DBG[16] | Reserved      | EXT_INT42[4] |
| J3    | 29   | XEINT_21             | I                | I   | 0  | WAKEUP_INT2[5] | Reserved           | TraceData[21] | ALV_DBG[17] | Reserved      | EXT_INT42[5] |
| J3    | 31   | XEINT_24             | I                | I   | 0  | WAKEUP_INT3[0] | Reserved           | TraceData[24] | ALV_DBG[20] | Reserved      | EXT_INT43[0] |
| J3    | 33   | UHOST_ID             | EXT_IN<br>T43[1] | I   | 0  | WAKEUP_INT3[1] | Reserved           | TraceData[25] | ALV_DBG[21] | Reserved      | EXT_INT43[1] |
| J3    | 35   | XEINT_27             | I                | - 1 | 0  | WAKEUP_INT3[3] | Reserved           | TraceData[27] | ALV_DBG[23] | Reserved      | EXT_INT43[3] |
| J3    | 37   | XEINT_28             | I                | I   | 0  | WAKEUP_INT3[4] | Reserved           | TraceData[28] | ALV_DBG[24] | Reserved      | EXT_INT43[4] |
| J3    | 39   | V_ADP_SENS<br>E      | ı                | I   | 0  | WAKEUP_INT1[2] | Reserved           | TraceData[10] | ALV_DBG[6]  | Reserved      | EXT_INT41[2] |
| J3    | 47   | XGPIO1               | I                | - 1 | 0  | Reserved       | Reserved           | Reserved      | Reserved    | Reserved      | EXT_INT15[1] |
| J3    | 49   | XUART_SCLK           | ı                | I   | 0  | I2S_1_CDCLK    | PCM_1_EX<br>TCLK   | Reserved      | Reserved    | Reserved      | EXT_INT4[1]  |
| J3    | 51   | XUART_MOSI           | I                | _   | 0  | I2S_1_SCLK     | PCM_1_SC<br>LK     | Reserved      | Reserved    | Reserved      | EXT_INT4[0]  |
| J3    | 53   | XUART_MISO           | ı                | -   | 0  | I2S_1_SDI      | PCM_1_SI<br>N      | Reserved      | Reserved    | Reserved      | EXT_INT4[3]  |
| J3    | 55   | XUART_CS             | I                | I   | 0  | I2S_1_LRCK     | PCM_1_FS<br>YNC    | Reserved      | Reserved    | Reserved      | EXT_INT4[2]  |
| J3    | 59   | XspiCLK1             | I                | Ι   | 0  | SPI_1_CLK      | Reserved           | Reserved      | Reserved    | Reserved      | EXT_INT3[4]  |
| J3    | 61   | XspiCSn1             | - 1              | _   | 0  | SPI_1_nSS      | Reserved           | Reserved      | Reserved    | Reserved      | EXT_INT3[5]  |
| J3    | 63   | XspiMISO1            | ı                | - 1 | 0  | SPI_1_MISO     | Reserved           | Reserved      | Reserved    | Reserved      | EXT_INT3[6]  |
| J3    | 65   | XspiMOSI1            | - 1              | - 1 | 0  | SPI_1_MOSI     | Reserved           | Reserved      | Reserved    | Reserved      | EXT_INT3[7]  |
| J3    | 71   | Xi2c0_SCL            | I                | I   | 0  | I2C_0_SCL      | Reserved           | Reserved      | Reserved    | Reserved      | EXT_INT7[1]  |
| J3    | 73   | Xi2c0_SDA            | I                | ı   | 0  | I2C_0_SDA      | Reserved           | Reserved      | Reserved    | Reserved      | EXT_INT7[0]  |
| J3    | 75   | Xi2c1_SCL            | I2C_1_<br>SCL    | I   | 0  | I2C_1_SCL      | MIPI1_ESC<br>_CLK  | Reserved      | Reserved    | Reserved      | EXT_INT7[3]  |
| J3    | 77   | Xi2c1_SDA            | I2C_1_<br>SDA    | Ι   | 0  | I2C_1_SDA      | MIPI1_BYT<br>E_CLK | Reserved      | Reserved    | Reserved      | EXT_INT7[2]  |
| J3    | 18   | XEINT_8              | Ī                | Ι   | 0  | WAKEUP_INT1[0] | Reserved           | TraceData[8]  | ALV_DBG[4]  | Reserved      | EXT_INT41[0] |
| J3    | 20   | DRD_VBUS_<br>SENSE_0 | EXT_IN<br>T40[7] | _   | 0  | WAKEUP_INT0[7] | DP0_HPD            | Reserved      | ALV_DBG[3]  | Reserved      | EXT_INT40[7] |
| J3    | 22   | XEINT_6              | I                | I   | 0  | WAKEUP_INT0[6] | Reserved           | Reserved      | ALV_DBG[2]  | Reserved      | EXT_INT40[6] |
| J3    | 24   | XEINT_5              | I                | ı   | 0  | WAKEUP_INT0[5] | Reserved           | Reserved      | ALV_DBG[1]  | MFC_RTC<br>K  | EXT_INT40[5] |
| J3    | 26   | XEINT_4              | I                | Ι   | 0  | WAKEUP_INT0[4] | Reserved           | Reserved      | ALV_DBG[0]  | MFC_TRST<br>n | EXT_INT40[4] |
| J3    | 28   | XEINT_3              | I                | ı   | 0  | WAKEUP_INT0[3] | Reserved           | Reserved      | ALV_TDO     | MFC_TDO       | EXT_INT40[3] |
| J3    | 30   | XEINT_2              | I                | 1   | 0  | WAKEUP_INT0[2] | Reserved           | Reserved      | ALV_TDI     | MFC_TDI       | EXT_INT40[2] |
| J3    | 32   | XEINT_1              | I                | I   | 0  | WAKEUP_INT0[1] | Reserved           | Reserved      | ALV_TMS     | MFC_TMS       | EXT_INT40[1] |



|       | Connector J3 Type A GPIO |                     |                |    |    |                      |                          |          |          |          |              |
|-------|--------------------------|---------------------|----------------|----|----|----------------------|--------------------------|----------|----------|----------|--------------|
| Conn# | Pin#                     | Name                | DV             | FO | F1 | F2                   | F3                       | F4       | F5       | F6       | F7           |
| J3    | 34                       | XEINT_0             | I              | 1  | 0  | WAKEUP_INT0[0]       | Reserved                 | Reserved | ALV_TCK  | MFC_TCK  | EXT_INT40[0] |
| J3    | 38                       | XCIS_MCLK           | I              | _  | 0  | CIS_CLK0             | Reserved                 | Reserved | Reserved | Reserved | EXT_INT15[5] |
| J3    | 40                       | GPIO6/<br>XT_INT156 | ļ              | 1  | 0  | CIS_CLK1             | Reserved                 | Reserved | Reserved | Reserved | EXT_INT15[6] |
| J3    | 42                       | Xu1_RXD             | UART_<br>1_RXD | 1  | 0  | UART_1_RXD           | Reserved                 | Reserved | Reserved | Reserved | EXT_INT1[4]  |
| J3    | 44                       | Xu1_TXD             | UART_<br>1_TXD | 1  | 0  | UART_1_TXD           | Reserved                 | Reserved | Reserved | Reserved | EXT_INT1[5]  |
| J3    | 72                       | xAudi2s0SD<br>O     |                | -  | 0  | AUD_I2S_0_SDO[0<br>] | AUD_PCM<br>_0_<br>SOUT   | Reserved | Reserved | Reserved | EXT_INT50[4] |
| J3    | 74                       | xAudi2s0SDI         |                | 1  | 0  | AUD_I2S_0_SDI        | AUD_PCM<br>_0_<br>SIN    | Reserved | Reserved | Reserved | EXT_INT50[3] |
| J3    | 76                       | xAudi2s0SCL<br>K    |                | ı  | 0  | AUD_I2S_0_SCLK       | AUD_PCM<br>_0_<br>SCLK   | Reserved | Reserved | Reserved | EXT_INT50[0] |
| J3    | 78                       | xAudi2s0LRC<br>K    |                | ı  | 0  | AUD_I2S_0_LRCK       | AUD_PCM<br>_0_<br>FSYNC  | Reserved | Reserved | Reserved | EXT_INT50[2] |
| J3    | 80                       | xAudi2s0CDC<br>LK   |                | I  | 0  | AUD_I2S_0_CDCL<br>K  | AUD_PCM<br>_0_<br>EXTCLK | Reserved | Reserved | Reserved | EXT_INT50[1] |

Table 18. Type A GPIO Alternate Functions Connector J4

|       | Connector  4 Type A GPIO |                       |     |     |    |                    |                   |                   |                           |          |                  |
|-------|--------------------------|-----------------------|-----|-----|----|--------------------|-------------------|-------------------|---------------------------|----------|------------------|
| Conn# | Pin#                     | Name                  | DV  | FO  | F1 | F2                 | F3                | F4                | F5                        | F6       | F7               |
| J4    | 1                        | MAINCAM_<br>RESET     | 1   | 1   | 0  | CAM_GPIO[1]        | MPWM2_OUT_IS<br>P | Reserved          | TEST_DPTX_<br>PLLOUTDIV08 | Reserved | EXT_INT17[1      |
| J4    | 3                        | CAM_FLASH_<br>EN      | 0   | -   | 0  | CAM_GPIO[2]        | MPWM3_OUT_IS<br>P | Reserved          | DP1_CH0_TXD_<br>CLK_DIV08 | Reserved | EXT_INT17[2<br>] |
| J4    | 5                        | CAM_FLASH_<br>TORCH   | 0   | ı   | 0  | CAM_GPIO[3]        | MPWM4_OUT_IS<br>P | Reserved          | DP1_CH1_TXD_<br>CLK_DIV08 | Reserved | EXT_INT17[3<br>] |
| J4    | 7                        | CODEC_PDN             | 0   | I   | 0  | Reserved           | Reserved          | Reserved          | Reserved                  | Reserved | EXT_INT16[2<br>] |
| J4    | 9                        | XGPIO17/<br>XT_INT163 | I   | I   | 0  | Reserved           | Reserved          | Reserved          | Reserved                  | Reserved | EXT_INT16[3<br>] |
| J4    | 11                       | PSR_TE                | _   | 1   | 0  | FIMD1_DDI_SYN<br>C | Reserved          | Reserved          | Reserved                  | Reserved | EXT_INT16[0<br>] |
| J4    | 13                       | SEQ_I2C_SCL           | - 1 | -   | 0  | SPI_0_MOSI         | HS_I2C_5_SCL      | Reserved          | Reserved                  | Reserved | EXT_INT3[3]      |
| J4    | 15                       | SEQ_I2C_SDA           | - 1 | - 1 | 0  | SPI_0_MISO         | HS_I2C_5_SDA      | Reserved          | Reserved                  | Reserved | EXT_INT3[2]      |
| J4    | 17                       | VTCAM_RESE<br>T       | _   | 1   | 0  | CAM_GPIO[4]        | MPWM5_OUT_IS<br>P | CAM_SPI1_MIS<br>O | DP1_CH2_TXD_<br>CLK_DIV08 | Reserved | EXT_INT17[4<br>] |
| J4    | 19                       | XISP2_SDA             | _   | 1   | 0  | CAM_I2C2_SDA       | Reserved          | Reserved          | Reserved                  | Reserved | EXT_INT19[4<br>] |
| J4    | 21                       | XISP2_SCL             | _   | 1   | 0  | CAM_I2C2_SCL       | Reserved          | Reserved          | Reserved                  | Reserved | EXT_INT19[5<br>] |
| J4    | 45                       | LCD_ID                | - 1 | - 1 | 0  | SROM_DATA[2]       | Reserved          | Reserved          | Reserved                  | Reserved | Reserved         |
| J4    | 49                       | XISP0_SCL             | _   | -   | 0  | CAM_I2C0_SCL       | CAM_GPIO[11]      | Reserved          | Reserved                  | Reserved | EXT_INT19[1<br>] |
| J4    | 51                       | XISP0_SDA             | I   | I   | 0  | CAM_I2C0_SDA       | CAM_GPIO[10]      | Reserved          | Reserved                  | Reserved | EXT_INT19[0<br>] |
| J4    | 55                       | BOOST5V_EN            | 0   | ı   | 0  | SROM_DATA[10       | Reserved          | Reserved          | Reserved                  | Reserved | Reserved         |
| J4    | 57                       | LCD_RST               | I   | I   | 0  | SROM_nWBE[0]       | Reserved          | Reserved          | Reserved                  | Reserved | Reserved         |
| J4    | 59                       | Xi2c8_SDA             | -   | - 1 | 0  | HS_I2C_8_SDA       | Reserved          | Reserved          | Reserved                  | Reserved | EXT_INT7[4]      |



|       | Connector J4 Type A GPIO |                  |    |    |    |              |              |          |          |          |             |
|-------|--------------------------|------------------|----|----|----|--------------|--------------|----------|----------|----------|-------------|
| Conn# | Pin#                     | Name             | DV | F0 | F1 | F2           | F3           | F4       | F5       | F6       | F7          |
| J4    | 61                       | Xi2c8_SCL        | I  | I  | 0  | HS_I2C_8_SCL | Reserved     | Reserved | Reserved | Reserved | EXT_INT7[5] |
| J4    | 63                       | CHG_SDA_1.8<br>V | I  | I  | 0  | SROM_GnCS[2] | Reserved     | Reserved | Reserved | Reserved | Reserved    |
| J4    | 65                       | CHG_SCL_1.8<br>V | I  | I  | 0  | SROM_GnCS[3] | Reserved     | Reserved | Reserved | Reserved | Reserved    |
| J4    | 67                       | Xpwmo_1          | I  | I  | 0  | TOUT_1       | Reserved     | Reserved | Reserved | Reserved | EXT_INT6[1] |
| J4    | 69                       | Xpwmo_0          | I  | I  | 0  | TOUT_0       | LCD_B_PWM    | Reserved | Reserved | Reserved | EXT_INT6[0] |
| J4    | 48                       | Xi2c7_SDA        | I  | I  | 0  | TOUT_2       | HS_I2C_7_SDA | Reserved | Reserved | Reserved | EXT_INT6[2] |
| J4    | 50                       | Xi2c7_SCL        | I  | Ī  | 0  | TOUT_3       | HS_I2C_7_SCL | Reserved | Reserved | Reserved | EXT_INT6[3] |

Table 19. Type A GPIO Alternate Functions Connector J1

|       | Connector J1 Type A GPIO |                  |               |     |    |                |                 |               |                 |          |              |
|-------|--------------------------|------------------|---------------|-----|----|----------------|-----------------|---------------|-----------------|----------|--------------|
| Conn# | Pin#                     | Name             | DV            | FO  | F1 | F2             | F3              | F4            | F5              | F6       | F7           |
| J1    | 25                       | XGPIO9           | 1             | - 1 | 0  | Reserved       | Reserved        | TraceData[1]  | Reserved        | Reserved | EXT_INT24[1] |
| J1    | 27                       | XGPIO8           | I             | -   | 0  | Reserved       | Reserved        | TraceData[0]  | Reserved        | Reserved | EXT_INT24[0] |
| J1    | 2                        | HDMI_CEC         | 1             | I   | 0  | WAKEUP_INT3[6] | HDMI_CEC        | TraceData[30] | ALV_DBG[26<br>] | Reserved | EXT_INT43[6] |
| J1    | 4                        | HDMI_HPD         | EXT_INT 43[7] | _   | 0  | WAKEUP_INT3[7] | HDMI_HPD        | TraceData[31] | ALV_DBG[27      | Reserved | EXT_INT43[7] |
| J1    | 8                        | HDMI_LS_EN       | 0             | - 1 | 0  | SROM_ADDR[10]  | Reserved        | Reserved      | Reserved        | Reserved | Reserved     |
| J1    | 10                       | HDMI_DCDC<br>_EN | 0             | _   | 0  | SROM_ADDR[11]  | Reserved        | Reserved      | Reserved        | Reserved | Reserved     |
| J1    | 14                       | GPD1_4           | I             | -   | 0  | SD_1_DATA[4]   | Reserved        | Reserved      | Reserved        | Reserved | EXT_INT14[4] |
| J1    | 16                       | GPD1_5           | I             | _   | 0  | SD_1_DATA[5]   | Reserved        | Reserved      | Reserved        | Reserved | EXT_INT14[5] |
| J1    | 18                       | GPD1_6           | I             | -   | 0  | SD_1_DATA[6]   | Reserved        | Reserved      | Reserved        | Reserved | EXT_INT14[6] |
| J1    | 20                       | GPD1_7           | 0             | - 1 | 0  | SD_1_DATA[7]   | Reserved        | Reserved      | Reserved        | Reserved | EXT_INT14[7] |
| J1    | 24                       | XGPIO3           | 1             | - 1 | 0  | Reserved       | Reserved        | Reserved      | Reserved        | Reserved | EXT_INT15[3] |
| J1    | 26                       | XGPIO2           | I             | -   | 0  | Reserved       | Reserved        | Reserved      | Reserved        | Reserved | EXT_INT15[2] |
| J1    | 28                       | Xi2c9_SCL        | I             | I   | 0  | HS_I2C_9_SCL   | DISP1_HSY<br>NC | Reserved      | Reserved        | Reserved | EXT_INT7[7]  |
| J1    | 30                       | Xi2c9_SDA        | 1             | ı   | 0  | HS_I2C_9_SDA   | Reserved        | Reserved      | Reserved        | Reserved | EXT_INT7[6]  |

Table 20. Type A GPIO Alternate Functions Connector J9

|       | Connector J9 Type A GPIO |                     |                |    |    |                   |          |                    |          |          |             |
|-------|--------------------------|---------------------|----------------|----|----|-------------------|----------|--------------------|----------|----------|-------------|
| Conn# | Pin#                     | N ame               | DV             | FO | F1 | F2                | F3       | F4                 | F5       | F6       | F7          |
| J9    | 17                       | DEBUG_RXD           | UART_3<br>_RXD | I  | 0  | UART_3_RXD        | Reserved | UART_AUDIO_R<br>XD | Reserved | Reserved | EXT_INT2[4] |
| J9    | 19                       | DEBUG_TXD           | UART_3<br>_TXD | ı  | 0  | UART_3_TXD        | Reserved | UART_AUDIO_T<br>XD | Reserved | Reserved | EXT_INT2[5] |
| J9    | 25                       | HOST_BOOST5V_<br>PG | I              | I  | 0  | SROM_DATA[13<br>] | Reserved | Reserved           | Reserved | Reserved | Reserved    |
| J9    | 27                       | HOST_BOOST5V_<br>EN | 0              | I  | 0  | SROM_DATA[12<br>] | Reserved | Reserved           | Reserved | Reserved | Reserved    |
| J9    | 29                       | BOOST5V_PG          | I              | I  | 0  | SROM_DATA[11<br>] | Reserved | Reserved           | Reserved | Reserved | Reserved    |

Table 21. Type B GPIO Alternate Functions Connector J4

|       | Connector J4 Type B GPIO |          |    |    |    |          |          |          |          |          |              |
|-------|--------------------------|----------|----|----|----|----------|----------|----------|----------|----------|--------------|
| Conn# | Pin#                     | Name     | DV | FO | F1 | F2       | F3       | F4       | F5       | F6       | F7           |
| J4    | 32                       | XMMC2CDN |    | Ι  | 0  | SD_2_CDn | Reserved | Reserved | Reserved | Reserved | EXT_INT11[2] |
| J4    | 34                       | XMMC2CLK |    | Ī  | 0  | SD_2_CLK | Reserved | Reserved | Reserved | Reserved | EXT_INT11[0] |



|       | Connector J4 Type B GPIO |            |    |     |    |              |          |          |          |          |              |
|-------|--------------------------|------------|----|-----|----|--------------|----------|----------|----------|----------|--------------|
| Conn# | Pin#                     | Name       | DV | FO  | F1 | F2           | F3       | F4       | F5       | F6       | F7           |
| J4    | 36                       | XMMC2CMD   |    | -1  | 0  | SD_2_CMD     | Reserved | Reserved | Reserved | Reserved | EXT_INT11[1] |
| J4    | 38                       | XMMC2DATA0 |    | -1  | 0  | SD_2_DATA[0] | Reserved | Reserved | Reserved | Reserved | EXT_INT11[3] |
| J4    | 40                       | XMMC2DATA1 |    | -1  | 0  | SD_2_DATA[1] | Reserved | Reserved | Reserved | Reserved | EXT_INT11[4] |
| J4    | 42                       | XMMC2DATA2 |    | 1   | 0  | SD_2_DATA[2] | Reserved | Reserved | Reserved | Reserved | EXT_INT11[5] |
| J4    | 44                       | XMMC2DATA3 |    | - 1 | 0  | SD_2_DATA[3] | Reserved | Reserved | Reserved | Reserved | EXT_INT11[6] |
| J4    | 46                       | GPIOC40    | I  | Ī   | 0  | SD_2_WP      | Reserved | Reserved | Reserved | Reserved | EXT_INT13[0] |



## **ARTIK 1020 Module Booting Sequence**

During system reset, the program that is stored in iROM (internal ROM), that is part of the ARTIK 1020 Module, is executes from address 0x0000\_0000. The iROM area is by default mapped to this address. The system reset may be asserted during the time of booting and wakeup by using low power modes, as a consequence the boot loader executes appropriate processes according to the reset status. There are 2 boot loaders to initiate a first and a second boot, implemented according to a typical bootstrap loading procedure.

Typically there are 4 steps in the ARTIK 1020 Module booting process:

- 1. After reset the iROM code, that contains a small program to initialize the processor subsystem, is executed.
  - The iROM is an internal 64 KB ROM, it initializes basic system functions such as Clock and Stack and it initializes the SD/MMC controller. The iROM code is also responsible for also loading the Boot Loader 1 (BL1) image from either the 16GB MLCX2 flash or from an external memory device, to the internal SRAM (iSRAM). The iROM code verifies the BL1 image to assure that the image is authentic and that the calculated hash is associated with the preset secure boot key. As a last step the iROM code jumps to the start of the BL1 code so that execution of the BL1 code can start.
- 2. The BL1 is still an ARTIK 1020 Module specific boot. The BL1 code that was transferred to the local iSRAM using the iROM executable is now executed and it will start initializing the system clocks and the DRAM controller. Now the BL2 code can be loaded into DRAM and executed from there. As a last step the BL1 code will jump to the start of the BL2 code so that execution of the BL2 code can start from DRAM.
- 3. The BL2 will now load the OS into DRAM and control will be transferred to the OS.
- 4. The OS has started upon completion of the boot process and can load a specific IoT application that will, as part of its function, initialize Bluetooth, ZigBee etc, before it executes its specific IoT task.

The type of booting can be determined by changing the levels of 2 pins on Connector J3:[43,45]. <u>Table 22</u>, provides the 2 booting options that are available. If the first device choice does not work to boot up the ARTIK 1020 Module, the second device choice will be tried automatically.

Table 22. Booting Options

| J3:[45,43] | First Device | Second Device |
|------------|--------------|---------------|
| 2b'01      | SDMMC_CH2    | USB           |
| 2b'10      | eMMC44_CH0   | USB           |





Figure 6. ARTIK 1020 Module Booting Sequence



## **ARTIK 1020 Module Reset Scenarios**

There are 5 different reset scenarios that are supported on the ARTIK 1020 Module namely:

- Hardware reset
- Watchdog reset
- Software reset
- Wake up from SLEEP
- Wake up from DEEP-STOP

<u>Table 23</u>, lists the mandatory functions that will be executed per reset scenario.

Table 23. Required Functions per Reset Type

| Reset Type                            | Initialization in iROM | PLL Setting in iROM | BL1 Execution | PLL and DRAM Setting in BL1 | OS Loading | Restore<br>Previous State |
|---------------------------------------|------------------------|---------------------|---------------|-----------------------------|------------|---------------------------|
| Hardware Reset                        | _                      | ı                   | -             | _                           | ı          | X                         |
| Watchdog Reset                        | -                      | -                   | -             | -                           | -          | X                         |
| Software Reset                        | _                      | -                   | -             | -                           | -          | X                         |
| Wake up from SLEEP                    | _                      | -                   | -             | -                           | Х          | -                         |
| Wake up from DEEP-<br>STOP            | -                      | X <sup>(1)</sup>    | Х             | -                           | Х          | -                         |
| Wake up from Low<br>Power Audio (LPA) | -                      | X <sup>(1)</sup>    | X             | -                           | X          | -                         |

- 1. During software reset, the contents of the internal SRAM and the external DRAM are preserved. However, when waking up from a DEEP-STOP, BL1, BL2 and the OS must be loaded to ensure software integrity. SRAM is preserved in this mode and as such it is not required to reload the boot loader.
- 2. X means action will take place after particular Reset Type.



## **ARTIK 1020 Module Antenna Connections**

Two antennas are required to use the full set of radio communication links on the ARTIK 1020 Module. One supports the combination of Wi-Fi and BT, and the other is dedicated to ZigBee.

**Caution:** Do not apply power (enable) the radio chips before connecting antennas or damage to the chip may result.

The U.FL-R-SMT Hirose connector is used for both the BT/Wi-Fi and the ZigBee antenna connectors on the ARTIK 1020 Module.



Figure 7. Hirose RF Connector for BT/Wi-Fi and ZigBee

The mechanical size of the Hirose connector (receptacle) is described in <u>Figure 7</u>. For suggestions on mating plug and more details on the connector, please contact Hirose Electric Co., LTD.



# **ARTIK 1020 MODULE ELECTRICAL SPECIFICATIONS**

### **ABSOLUTE MAXIMUM RATINGS**

The ratings given in this section are associated only with stress. It does not imply any functional operation of the device. Exposure to the absolute-maximum rated conditions for long duration affects the reliability of the device.

Table 24. Absolute Maximum Ratings

| Con#:[Pin#]                                                                             | Parameter                  | Symbol         | Ra                             | Unit  |      |       |
|-----------------------------------------------------------------------------------------|----------------------------|----------------|--------------------------------|-------|------|-------|
| Con#.[Fin#]                                                                             | Parameter                  | Symbol         | _                              | Min   | Max  | Offic |
| -                                                                                       | Main battery supply        | MAIN_BAT       | -                              | -0.30 | 6.00 | V     |
| J1:[25,27,2,4,8,10,14,16,18,20,2<br>4,<br>26,28,30]                                     |                            |                | 1.80<br>Input/output<br>buffer | -0.5  | 2.50 | ٧     |
| J3:[15,17,19,21,23,25,27,29,31,3<br>3,<br>35,37,39,47,49,51,53,55,59,61,6               | DC input/output<br>voltage | VIN, VOUT      | 2.50<br>Input/output<br>buffer | -0.5  | 3.60 | V     |
| 3,<br>65,71,73,75,77,18,20,22,24,26,2<br>8,                                             |                            |                | 3.30<br>Input/output<br>buffer | -0.5  | 3.80 | V     |
| 30,32,34,38,40,42,44,72,74,76,7<br>8,<br>80]                                            |                            |                |                                |       |      |       |
| J4:[1,3,5,7,9,11,13,15,17,19,21,4<br>5,<br>49,51,55,57,59,61,63,65,67,69,4<br>8,<br>50] | Input Output<br>Current    | I/O            | -                              | ±     | 20   | mA    |
| J9:[17,19,25,27,29]                                                                     |                            |                |                                |       |      |       |
| J9: [6,8,10,12,14,16,18,20]                                                             | DC input/output<br>voltage | -              | 1.80<br>Input/output<br>buffer | -0.3  | 2.1  | ٧     |
| -                                                                                       | Storage<br>Temperature     | T <sub>A</sub> | -                              | -40   | 125  | °C    |

**Note:** Some pins on Connector J9 have a different behavior. If behavior is different it is explicitly noted in the table.

Table 25. Recommended Operating Conditions

| Instances             | Symbol         | Min. | Тур. | Max. | Unit |
|-----------------------|----------------|------|------|------|------|
| Main Battery Supply   | MAIN_BAT       | 3.13 | 3.80 | 4.80 | V    |
| Operating Temperature | T <sub>A</sub> | -25  | -    | 85   | °C   |



#### POWER SUPPLY REQUIREMENTS



Figure 8. ARTIK 1020 Module Power Distribution

The power management of the ARTIK 1020 Module is controlled by the Samsung PMIC (S2MPS11B02). This PMIC contains 10 bucks and 38 LDO Regulators. See <u>Table 26</u> and <u>Table 27</u> for details on Voltage and Amperage ranges and how they are connected to the ARTIK 1020 Module.

Table 26. Buck Description and Default Setting

| Buck Number | Pin                 | Powers                                                  | Current<br>[A] | Range [V] | Step [mV] | Default [V] |
|-------------|---------------------|---------------------------------------------------------|----------------|-----------|-----------|-------------|
| 1           | PVDD_MIF_1V1        | Processor System:[ROM, iRAM]                            | 1.00           | 0.65-1.60 | 6.25      | 1.10        |
| 2           | PVDD_ARM_1V0        | Processor System:[Cortex <sup>®</sup> -A15-<br>0,1,2,3] | 7.00           | 0.65-1.60 | 6.25      | 1.00        |
| 3           | PVDD_INT_1V0        | Processor System:[INT]                                  | 2.50           | 0.65-1.60 | 6.25      | 1.00        |
| 4           | PVDD_G3D_1V0        | Processor System:[Mali™-T600]                           | 4.00           | 0.65-1.60 | 6.25      | 1.00        |
| 5           | PVDD_LPDDR3_1V<br>2 | Processor System:[LPDDR3]                               | 3.00           | 0.65-2.0  | 6.25      | 1.20        |



| Buck Number | Pin          | Powers                                                 | Current<br>[A] | Range [V] | Step [mV] | Default [V] |
|-------------|--------------|--------------------------------------------------------|----------------|-----------|-----------|-------------|
| 6           | PVDD_KFC_1V0 | Processor System:[Cortex <sup>®</sup> -A7-<br>0,1,2,3] | 1.00           | 0.65-1.60 | 6.25      | 1.00        |
| 7           | VIN_LLDO_1V4 | S2MPS11B02:[PMIC]                                      | 1.50           | 1.2-1.50  | 12.5      | 1.35        |
| 8           | VIN_MLDO_2V0 | S2MPS11B02:[PMIC]                                      | 2.50           | 1.8-2.10  | 12.5      | 2.00        |
| 9-boost     | VIN_HLDO_3V5 | S2MPS11B02:[PMIC]                                      | 1.50           | 3.00-3.75 | 25        | 3.40        |
| 10          | VDD_CAM      | Processor System:[CAMIF]                               | 1.50           | 0.75-1.40 | 12.5      | 1.00        |

Table 27. LDO Settings with Default Values

| LDO Number | Pin        | Powers                                 | Current [mA] | Range [V]  | Step [mV] | Default [V] |
|------------|------------|----------------------------------------|--------------|------------|-----------|-------------|
| LDO1(N)    | PVDD_LDO1  | Processor System:[Alive]               | 150          | 0.80-2.375 | 25        | 1.00        |
| LDO2(P)    | PVDD_LDO2  | Processor System:[USB,SRAM]            | 450          | 0.8-3.95   | 50        | 1.80        |
| LDO3(P)    | PVDD_LDO3  | Processor System:[MMC]                 | 450          | 0.8-3.95   | 50        | 1.80        |
| LDO4(P)    | PVDD_LDO4  | Processor System:[ADC]                 | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO5(P)    | PVDD_LDO5  | NA                                     | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO6(N)    | PVDD_LDO6  | Processor System:[HDMI,MIPI]           | 300          | 0.8-2.375  | 25        | 1.00        |
| LDO7(P)    | PVDD_LDO7  | Processor<br>System:[TS,HDMI,MIPI,PLL] | 300          | 0.8-3.95   | 50        | 1.80        |
| LDO8(P)    | PVDD_LDO8  | NA                                     | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO9(P)    | PVDD_LDO9  | Processor System:[USB HOST,<br>USB3.0] | 150          | 0.8-3.95   | 50        | 3.00        |
| LDO10(P)   | PVDD_LDO10 | Processor System:[USB<br>HOST,MMC]     | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO11(N)   | PVDD_LDO11 | Processor System:[USB,HSIC]            | 300          | 0.8-2.375  | 25        | 1.00        |
| LDO12(P)   | PVDD_LDO12 | Processor System:[HSIC]                | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO13(P)   | PVDD_LDO13 | Processor System:[MMC]                 | 300          | 0.8-3.95   | 50        | 2.80        |
| LDO14(P)   | PVDD_LDO14 | NA                                     | 150          | 0.8-3.95   | 50        | 3.00        |
| LDO15(P)   | PVDD_LDO15 | NA                                     | 150          | 0.8-3.95   | 50        | 3.30        |
| LDO16(P)   | PVDD_LDO16 | NA                                     | 150          | 0.8-3.95   | 50        | 2.20        |
| LDO17(P)   | PVDD_LDO17 | FXMA108                                | 300          | 0.8-3.95   | 50        | 3.30        |
| LDO18(P)   | PVDD_LDO18 | BCM4354                                | 450          | 0.8-3.95   | 50        | 1.80        |
| LDO19(P)   | PVDD_LDO19 | S3FV5RP                                | 300          | 0.8-3.95   | 50        | 2.80        |
| LDO20(P)   | PVDD_LDO20 | BCM4354 (NC)                           | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO21(P)   | PVDD_LDO21 | NA                                     | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO22(N)   | PVDD_LDO22 | NA                                     | 300          | 0.8-2.375  | 25        | 1.20        |
| LDO23(N)   | PVDD_LDO23 | Processor System:[MIF]                 | 150          | 0.8-2.375  | 25        | 1.10        |
| LDO24(P)   | PVDD_LDO24 | NA                                     | 150          | 0.8-3.95   | 50        | 2.80        |
| LDO25(P)   | PVDD_LDO25 | S3FV5RP                                | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO26(P)   | PVDD_LDO26 | NA                                     | 150          | 0.8-3.95   | 50        | 3.00        |
| LDO27(N)   | PVDD_LDO27 | Processor System:G3D                   | 300          | 0.8-2.375  | 25        | 1.00        |
| LDO28(P)   | PVDD_LDO28 | Connector J9:[2,4], EM3587,<br>SE2432L | 300          | 0.8-3.95   | 50        | 3.30        |
| LDO29(P)   | PVDD_LDO29 | NA                                     | 300          | 0.8-3.95   | 50        | 1.80        |
| LDO30(P)   | PVDD_LDO30 | NA                                     | 300          | 0.8-3.95   | 50        | 1.80        |
| LDO31(P)   | PVDD_LDO31 | NA                                     | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO32(P)   | PVDD_LDO32 | FXMA108                                | 300          | 0.8-3.95   | 50        | 1.80        |
| LDO33(P)   | PVDD_LDO33 | NA                                     | 150          | 0.8-3.95   | 50        | 1.80        |



| LDO Number | Pin        | Powers                   | Current [mA] | Range [V]  | Step [mV] | Default [V] |
|------------|------------|--------------------------|--------------|------------|-----------|-------------|
| LDO1(N)    | PVDD_LDO1  | Processor System:[Alive] | 150          | 0.80-2.375 | 25        | 1.00        |
| LDO34(P)   | PVDD_LDO34 | NA                       | 300          | 0.8-3.95   | 50        | 3.00        |
| LDO35(N)   | PVDD_LDO35 | NA                       | 300          | 0.8-2.375  | 25        | 1.20        |
| LDO36(P)   | PVDD_LDO36 | NA                       | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO37(P)   | PVDD_LDO37 | NA                       | 150          | 0.8-3.95   | 50        | 1.80        |
| LDO38(P)   | PVDD_LDO38 | NA                       | 150          | 0.8-3.95   | 50        | 2.80        |



Table 28. AC/DC Characteristics of LDO28

|                                                                                                         |                                                                       | Γ=3.8V, T <sub>A</sub> =25°C unless oth                                          | erwise spe | cified                | T .      | 1    |
|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------|------------|-----------------------|----------|------|
| Characteristics                                                                                         | Test Con                                                              | ditions                                                                          | Min        | Тур                   | Max      | Unit |
| Input voltage range (V <sub>INL</sub> )                                                                 | -                                                                     |                                                                                  | 2          | V <sub>LDO</sub> +0.2 | MAIN_BAT | V    |
| Under voltage lockout                                                                                   | Rising, 100m\                                                         | / hysteresis                                                                     | -          | 1.60                  | 1.70     | V    |
| Output voltage range                                                                                    | I <sub>L</sub> =300mA programr                                        | nable 50mV steps                                                                 | 0.80       | -                     | 3.95     | V    |
| Default output voltage                                                                                  | 300mA@V <sub>INL</sub>                                                | =V <sub>LDO</sub> +0.2V                                                          | -          | 3.30                  | -        | V    |
| Maximum load current                                                                                    | Normal                                                                | mode                                                                             | 300        | -                     | -        | mA   |
| Waxiii load current                                                                                     | Low powe                                                              | er mode                                                                          | 5          | -                     | -        | mA   |
| Output current limit                                                                                    | V <sub>OUT</sub> =90%                                                 | of V <sub>LDO</sub>                                                              | 330        | 510                   | 900      | mA   |
| Minimum output bypass capacitance                                                                       | -                                                                     |                                                                                  | 1.5        | 2.2                   | -        | μF   |
|                                                                                                         | D. H                                                                  | Shutdown                                                                         | -          | <0.1                  | -        |      |
| <b>Ground Current</b>                                                                                   | Battery supply current no load                                        | Normal regulation                                                                | -          | 21                    | 30       | μΑ   |
|                                                                                                         | current no load                                                       | Low power mode                                                                   | -          | 3.5                   | 6        |      |
| Output voltage                                                                                          | Normal mode V <sub>I</sub><br>to MAIN_BAT, I <sub>L</sub> =           |                                                                                  | -3         | -                     | 3        | ٥,   |
| accuracy                                                                                                | Low power mode V <sub>INL</sub> =V                                    |                                                                                  | -3         | -                     | 3        | %    |
|                                                                                                         |                                                                       | Normal mode $V_{INL} = V_{LDO} + 0.2V$ , $I_L = 0.1 \text{ mA} - 300 \text{ mA}$ |            | 0.1                   | -        | 0.1  |
| Load Regulation                                                                                         | Low power mode V <sub>INL</sub> =V <sub>LE</sub>                      |                                                                                  | -          | 0.2                   | -        | %    |
|                                                                                                         | Normal mode $V_{INL} = V_{LDO} + 0.2V$<br>to MAIN_BAT, $I_L = 0.1$ mA |                                                                                  | -          | 0.05                  | -        |      |
| Line Regulation                                                                                         | Low power mode V <sub>INL</sub> =\( I_L = 0.\)                        | V <sub>LDO</sub> +0.2V-MAIN_BAT,                                                 | -          | 0.1                   | -        | %/\  |
|                                                                                                         | Normal mode V <sub>LDO</sub> =3.3V, I <sub>L</sub> =300mA             |                                                                                  | _          | 60                    | 120      |      |
| Drop-out voltage                                                                                        | Normal mode V <sub>LDO</sub>                                          |                                                                                  | _          | 150                   | 300      | mV   |
| 2.00 000 10.000                                                                                         | Low power mode V                                                      |                                                                                  | _          | 150                   | 300      |      |
| Output load transient                                                                                   | Normal mode, V <sub>INL</sub> =V <sub>LDO</sub>                       | +0.2V, I <sub>L</sub> =3mA-300mA,                                                | -          | 60                    | 90       | m۷   |
| Output line transient                                                                                   | $V_{INL}=V_{LDO}+0.2V$ to $V_{LDO}$ - $t_r=t_f=1\mu s$ , $I_L$        | +0.7V and vice versa,                                                            | _          | 10                    | 20       | m۷   |
|                                                                                                         |                                                                       | 1kHz                                                                             | _          | 80                    | _        |      |
|                                                                                                         | f=1kHz to 4MHz,                                                       | 10kHz                                                                            | _          | 65                    | _        |      |
| Power Supply Rejection Ratio                                                                            | I <sub>L</sub> =30mA,                                                 | 100kHz                                                                           | _          | 40                    | _        | dB   |
| (PSRR)                                                                                                  | $V_{INL}=V_{LDO}+0.2V+50mV_{pp}$                                      | 1MHz                                                                             | _          | 35                    | _        |      |
|                                                                                                         |                                                                       | 4MHz                                                                             | _          | 45                    | _        |      |
|                                                                                                         | f=10Hz-100kHz,C <sub>L</sub> =2.2                                     | V <sub>LDO</sub> =1.8V,V <sub>INL</sub> =V <sub>LDO</sub> +0.<br>2V              | -          | 60                    | -        |      |
| Output Noise                                                                                            | μF, I <sub>L</sub> =30mA                                              | V <sub>LDO</sub> =3.3<br>V,V <sub>INL</sub> =V <sub>LDO</sub> +0.2V              | _          | 80                    | -        | μVrm |
| Soft Start                                                                                              | 0 to 90% settling time                                                |                                                                                  | _          | 30                    | 100      | μs   |
| Disable delay (t <sub>off</sub> )                                                                       | After LDO is disabled; The will discharge based on I                  | ne LDO output voltage                                                            | -          | 0.1                   | -        | μs   |
| Active discharge resistance                                                                             | _                                                                     |                                                                                  | 0.05       | 0.1                   | 0.2      | kΩ   |
| ransition time from low power mode to normal mode (t <sub>In</sub> ), and vice versa (t <sub>nl</sub> ) | Output disabled  I <sub>L</sub> =1mA                                  |                                                                                  | -          | 20                    | -        | μs   |



| LDO28, (                           | LDO28, Connector J9:[2,4], MAIN_BAT=3.8V, T <sub>A</sub> =25°C unless otherwise specified |                      |     |                      |      |  |  |
|------------------------------------|-------------------------------------------------------------------------------------------|----------------------|-----|----------------------|------|--|--|
| Characteristics                    | Test Conditions                                                                           | Min                  | Тур | Max                  | Unit |  |  |
| Clamp Active<br>Regulation Voltage | Clamp Active                                                                              | V <sub>LDO</sub> +3% | -   | V <sub>LDO</sub> +7% | V    |  |  |
| Thermal shutdown                   | Tj rising                                                                                 | _                    | 165 | -                    | ۰٫   |  |  |
| mermai shutuown                    | Tj falling                                                                                | -                    | 150 | -                    |      |  |  |



### Table 29. ESD Ratings

| Symbol                                     | Min. | Max. | Units |
|--------------------------------------------|------|------|-------|
| ESD Stress Voltage Human Body Model        | -    | 1    | kV    |
| ESD stress voltage Charged Device<br>Model | -    | 250  | V     |

Table 30. Shock and Vibration Ratings

| Shock and | Range         |     |
|-----------|---------------|-----|
| Shock     | Operating     | TBD |
|           | Non Operating | TBD |
| VCI C     | Operating     | TBD |
| Vibration | Non Operating | TBD |



### DC ELECTRICAL CHARACTERISTICS

#### I/O DC ELECTRICAL CHARACTERISTICS

Table 31. I/O DC Electrical Characteristics Type A, B GPIO

| TYPE A, B GPIO Con#:[Pin#]                                                                                           |                 | Parameter                                        | Condition                                   | Min                 | Тур | Max                  | Units |
|----------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------|---------------------------------------------|---------------------|-----|----------------------|-------|
|                                                                                                                      | $V_{tol}$       | V <sub>DD</sub> power Off and<br>On              |                                             | -                   | -   | 3.60                 | V     |
|                                                                                                                      | V <sub>ih</sub> |                                                  | High-level input voltage                    |                     |     |                      |       |
|                                                                                                                      | <b>V</b> ih     | CMOS interface                                   |                                             | $0.7xV_{DD}$        | ı   | V <sub>DD</sub> +0.3 | V     |
|                                                                                                                      | V <sub>il</sub> |                                                  | Low-level inp                               | ut voltage          |     |                      |       |
|                                                                                                                      | v <sub>il</sub> | CMOS interface                                   | $V_{DD} = 1.8 \text{ V} \pm 10 \%$          | -0.3                | -   | $0.3xV_{DD}$         | V     |
| 11.525 27 2 4 9 10 14 16 19 20                                                                                       | ΔV              | Hysteresis voltage                               | -                                           | -0.15               | -   | -                    | V     |
| J1:[25,27,2,4,8,10,14,16,18,20,<br>24,26,28,30]<br>J3:[15,17,19,21,23,25,27,29,31,<br>33,35,37,39,47,49,51,53,55,59, |                 |                                                  | High-level input cu                         | rrent               |     |                      |       |
|                                                                                                                      |                 | Input buffer (V <sub>in</sub> =V <sub>DD</sub> ) | V <sub>DD</sub> power On                    | -3                  | -   | 3                    |       |
|                                                                                                                      | l <sub>ih</sub> |                                                  | $V_{DD}$ power Off and SNS = 0              | -5                  | ı   | 5                    | μΑ    |
| 61,63,65,71,73,75,77,18,20,22,                                                                                       |                 | Input buffer with                                | V <sub>DD</sub> = 3.3V±10 %                 | 20                  | 45  | 80                   |       |
| 24,26,28,30,32,34,38,40,42,44,                                                                                       |                 | pull-down (V <sub>in</sub> =V <sub>DD</sub> )    | V <sub>DD</sub> = 1.8V±10 %                 | 20                  | 40  | 80                   |       |
| 72,74,76,78,80]                                                                                                      | l <sub>il</sub> |                                                  | Low-level input current                     |                     |     |                      |       |
| J4:[1,3,5,7,9,11,13,15,17,19,21, 45,49,51,55,57,59,61,63,65,67,                                                      |                 | Input buffer (V <sub>in</sub> =V <sub>DD</sub> ) | $V_{DD}$ power On and Off                   | -3                  | ı   | 3                    | μΑ    |
| 69,32,34,36,38,40,42,44,46,48,                                                                                       |                 | Input buffer with                                | $V_{DD} = 3.3V \pm 10\%$                    | -15                 | -40 | -80                  |       |
| 50]                                                                                                                  |                 | pull-up (V <sub>in</sub> =V <sub>DD</sub> )      | $V_{DD} = 1.8V \pm 10\%$                    | -15                 | -40 | -80                  |       |
| J9:[17,19,25,27,29]                                                                                                  | V <sub>oh</sub> | Output high voltage                              | loh= -1.8 mA,<br>-3.6mA,<br>-7.2mA, -10.8mA | 0.8xV <sub>DD</sub> | -   | $V_{DD}$             | V     |
|                                                                                                                      | V <sub>ol</sub> | Output low voltage                               | loh= -1.8mA,<br>-3.6mA,<br>-7.2mA, -10.8mA  | 0                   | -   | 0.2xV <sub>DD</sub>  | V     |
|                                                                                                                      | l <sub>oz</sub> | Output Hi-Z current                              | -                                           | -5                  | -   | 5                    | μΑ    |
|                                                                                                                      | C <sub>IN</sub> | Input capacitance                                | Any input and bi-directional buffers        | -                   | -   | 5                    | pF    |

**Note:**  $V_{DD}$  = 1.80V for Type A I/O and  $V_{DD}$  = 2.80V for Type B I/O,  $T_j$  = -40 to 85°C (junction temperature)



Table 32. I/O DC Electrical Characteristics ZIGBEE

| ZIGBEE Con#:[Pin#]      | Parameter                                              | Test Condition                                                                       | Min. | Тур. | Max. | Unit |
|-------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------|
|                         | Low Schmitt switching threshold                        | V <sub>SWIL</sub> Schmitt input threshold going from high to low                     | 1.18 | -    | 1.40 | V    |
|                         | High Schmitt switching<br>threshold                    | V <sub>SWIH</sub> Schmitt input threshold going from low to high                     | 1.74 | -    | 2.24 | ٧    |
|                         | Input current for logic 0                              | I <sub>IL</sub>                                                                      | ı    | -    | -0.5 | μΑ   |
|                         | Input current for logic 1                              | I <sub>IH</sub>                                                                      | ı    | -    | +0.5 | μΑ   |
|                         | Input pull-up resistor value                           | R <sub>IPU</sub>                                                                     | 24   | 29   | 34   | kΩ   |
|                         | Input pull-down resistor<br>value                      | R <sub>IPD</sub>                                                                     | 24   | 29   | 34   | kΩ   |
| J9:[6,8,10,12,14,18,20] | Output voltage for logic 0                             | V <sub>OL</sub> (I <sub>OL</sub> = 4mA for standard pads, 8mA for high current pads) | 0    | -    | 0.50 | V    |
|                         | Output voltage for logic 1                             | V <sub>OH</sub> (I <sub>OH</sub> = 4mA for standard pads, 8mA for high current pads) | 2.30 | -    | 2.80 | V    |
|                         | Output source current (standard current pad)           | I <sub>OHS</sub>                                                                     | ı    | -    | 4    | mA   |
|                         | Output sink current (standard current pad)             | I <sub>OLS</sub>                                                                     | ı    | -    | 4    | mA   |
|                         | Output source current high current pad: Connector J9:8 | I <sub>онн</sub>                                                                     | -    | -    | 8    | mA   |
|                         | Output sink current high current pad: Connector J9:8   | I <sub>OL</sub> H                                                                    | -    | -    | 8    | mA   |
|                         | Total output current<br>(for I/O Pads)                 | I <sub>OH</sub> + I <sub>OL</sub>                                                    | -    | _    | 40   | mA   |

Table 33. I/O DC Electrical Characteristics ZIGBEE RESET

| ZIGBEE Con#:[Pin#] | Parameter                        | Test Condition                                                | Min. | Тур. | Max. | Unit        |
|--------------------|----------------------------------|---------------------------------------------------------------|------|------|------|-------------|
|                    | Low Schmitt switching threshold  | VSWIL Schmitt input<br>threshold going from<br>high to low    | 1.18 | -    | 1.40 | <           |
|                    | High Schmitt switching threshold | VSWIH Schmitt input<br>threshold going from<br>low to high    | 1.74 | ı    | 2.24 | <b>&gt;</b> |
| J9:[16]            | Input current for logic 0        | I <sub>IL</sub>                                               | ı    | -    | -0.5 | μΑ          |
|                    | Input current for logic 1        | I <sub>IH</sub>                                               | ı    | -    | +0.5 | μΑ          |
|                    | Input pull-up resistor value     | R <sub>IPU</sub> Pull-up value while<br>the chip is not reset | 24   | 29   | 34   | kΩ          |
|                    | Input pull-up resistor value     | R <sub>IPURESET</sub> Pull-up value while the chip is reset   | 12   | 14.5 | 17   | kΩ          |

**Note:** These conditions apply if external reset of EM3587 is needed. Usually reset of the EM3587 is performed by the Processor System.



Table 34. DC Electrical Characteristics PMIC

| PMIC Con#:[Pin#]                                                | Test Condition                                          |     | Тур | Max | Units |
|-----------------------------------------------------------------|---------------------------------------------------------|-----|-----|-----|-------|
| 11.[22]                                                         | High Schmitt switching threshold Logic input low level  | -   | -   | 0.4 | V     |
| J1:[22]                                                         | High Schmitt switching threshold Logic input high level | 1.4 | -   | -   | V     |
| Logic output from PMIC to Processor System input<br>J4:[43] low |                                                         | -   | -   | 0.2 | V     |
|                                                                 | De-assert delay (PMIC Reset pin)                        | 48  | 60  | 72  | ms    |

#### **USB DC ELECTRICAL CHARACTERISTICS**

Table 35. I/O DC Electrical Characteristics USB

| USB Con#:[Pin#]     | Parameter                | Symbol          | Condition             | Min. | Тур | Max. | Unit |
|---------------------|--------------------------|-----------------|-----------------------|------|-----|------|------|
|                     | High-level input voltage | $V_{IH}$        | -                     | 2.0  | -   | -    | V    |
| J1:[31,33,37,39,34, | Low-level input voltage  | $V_{IL}$        | -                     | -    | -   | 0.8  | V    |
| 36,40]              | High-level input current | I <sub>IH</sub> | V <sub>in</sub> =3.3V | -10  | -   | 10   |      |
|                     | Low-level input current  | I <sub>IL</sub> | V <sub>in</sub> =0V   | -10  | -   | 10   | μΑ   |
| J3:[60,66,68]       | Static output high       | V <sub>OH</sub> | 14.25kΩ to<br>GND     | 2.8  | ı   | 3.6  | V    |
| J4:[73,75,77,79]    | Static output low        | $V_{OL}$        | 1.425kΩ to 3.6V       | -    | -   | 0.3  | V    |
|                     | Valid level voltage      | $V_{BUS}$       | _                     | 4.4  | _   | 5.25 |      |

**Note:** VBUS includes Xusb3VBUS0\_0.

#### **ADC DC ELECTRICAL CHARACTERISTICS**

Table 36. I/O DC Electrical Characteristics ADC

| ADC Con#:[Pin#]        | Characteristics           | Symbol                                                                 | <b>Test Condition</b> | Min | Тур | Max  | Units |
|------------------------|---------------------------|------------------------------------------------------------------------|-----------------------|-----|-----|------|-------|
| J3:[48,50,52,54,56,58] | Analog input<br>range     | Xadc0AlN0, Xadc0AlN1,<br>Xadc0AlN2, Xadc0AlN5,<br>Xadc0AlN6, Xadc0AlN7 | -                     | 0   | ı   | 1.80 | V     |
| ]3.[40,30,32,34,30,36] | External input resistance | Xadc0AlN0, Xadc0AlN1,<br>Xadc0AlN2, Xadc0AlN5,<br>Xadc0AlN6, Xadc0AlN7 | R <sub>lext</sub>     | ı   | 50  | -    | Ω     |

**Note**:  $R_{lext}$  = Output resistance of the ADC driver = Output resistance of signal generator + series parasitic resistance between signal source and ADC input.

Table 37. I/O DC Electrical Characteristics ADC (Continued)

| ADC Con#:[Pin#]        | Characteristics                        | Test Condition |                                                                                     | Min                            | Тур | Max | Units |
|------------------------|----------------------------------------|----------------|-------------------------------------------------------------------------------------|--------------------------------|-----|-----|-------|
|                        | Resolution                             | _              | -                                                                                   | -                              | 12  | -   | bit   |
| J3:[48,50,52,54,56,58] | 3:[48,50,52,54,56,58] Differential Non | 1M<br>Samples  | PD = Low, HIGHF = High<br>FCLK = 20 MHz, FSOC = 1<br>MHz<br>FAIN = 10 kHz Ramp Wave | FCLK = 20 MHz, FSOC = 1<br>MHz |     | ±2  | LSB   |
|                        | Linearity                              | 50k<br>Samples | PD = Low, HIGHF = Low<br>FCLK = 1 MHz, FSOC = 50 kHz<br>FAIN = 10 kHz Ramp Wave     | -                              | ±1  | ±2  | LSB   |



| ADC Con#:[Pin#] | Characteristics |                                        | Test Condition                                                                      |   | Тур | Max | Units |
|-----------------|-----------------|----------------------------------------|-------------------------------------------------------------------------------------|---|-----|-----|-------|
|                 | Integral Non    | 1M<br>Samples                          | PD = Low, HIGHF = High<br>FCLK = 20 MHz, FSOC = 1<br>MHz<br>FAIN = 10 kHz Ramp Wave | 1 | ±2  | ±4  | LSB   |
|                 | Linearity       | 50k<br>Samples                         | PD = Low, HIGHF = Low<br>FCLK = 1 MHz, FSOC = 50 kHz<br>FAIN = 10 kHz Ramp Wave     | - | ±2  | ±4  | LSB   |
|                 | Offset voltage  | Top and<br>bottom<br>offset<br>voltage | PD = Low, HIGHF = Low<br>FCLK = 1 MHz, FSOC = 50 kHz<br>FAIN = 10 kHz Ramp Wave     | ı | ±1  | ±2  | LSB   |

**Note:** Typical values measured at AV $_{DD}$  = 1.8V, AV $_{SS}$  = 0.0V, TA = 25 °C unless otherwise specified.



#### Type A I/O Driver Strength

The driver strength for the various Type A I/O's operating at 1V8, that are available on Connectors J3, J4, J1, J9 (Debug) are given in <u>Table 38</u> and <u>Table 39</u>.

Table 38. I/O Driver Strength/Cell Delay Time

|                                                                                                 |     | Input |    | Output PAD              | Output PAD  | PAD    |         |
|-------------------------------------------------------------------------------------------------|-----|-------|----|-------------------------|-------------|--------|---------|
| Type A Con#:[Pin#]                                                                              | DS0 | DS1   | SR | (Driving<br>Capability) | (Slew Rate) | CL=5pF | CL=10pF |
| J1:[25,27,2,4,8,10,14,16,18,20,24,26,28,30]                                                     | 0   | 0     | 0  | 2mA                     | Fast        | 1.9ns  | 2.5ns   |
| J3:[15,17,19,21,23,25,27,29,31,33,35,37,39,47,<br>49,51,53,55,59,61,63,65,71,73,75,77,18,20,22, | 0   | 1     | 0  | 4mA                     | Fast        | 2.7ns  | 2.7ns   |
|                                                                                                 | 1   | 0     | 0  | 8mA                     | Fast        | 1.1ns  | 1.2ns   |
| 24,26,28,30,32,34,38,40,42,44,72,74,76,78,80]                                                   | 1   | 1     | 0  | 12mA                    | Fast        | 0.9ns  | 1.1ns   |
|                                                                                                 | 0   | 0     | 1  | 2mA                     | Slow        | 2.7ns  | 3.3ns   |
| J4:[1,3,5,7,9,11,13,15,17,19,21,45,49,51,55,57,<br>59,61,63,65,67,69,48,50]                     | 0   | 1     | 1  | 4mA                     | Slow        | 1.7ns  | 2.1ns   |
|                                                                                                 | 1   | 0     | 1  | 8mA                     | Slow        | 1.4ns  | 1.6ns   |
| J9:[17,19,25,27,29]                                                                             | 1   | 1     | 1  | 12mA                    | Slow        | 1.3ns  | 1.5ns   |

Table 39. Pull-up/down Resistor

| Type A Con#:[Pin#]                                                                                                                          | V <sub>DD</sub> =1.8V | Worst V <sub>DD</sub> =1.65V T=125°C,<br>Process=Slow | Worst V <sub>DD</sub> =1.95V T=-40°C,<br>Process=Fast |
|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------|-------------------------------------------------------|
| J1:[25,27,2,4,8,10,14,16,18,20,24,26,28,30] J3:[15,17,19,21,23,25,27,29,31,33,35,37,39,47,49,51,53,55,59,61,63,65,71,73,75,77,18,20,22,     | Pull-up               | 45kΩ                                                  | 13kΩ                                                  |
| 24,26,28,30,32,34,38,40,42,44,72,74,76,78,80]  J4:[1,3,5,7,9,11,13,15,17,19,21,45,49,51,55,57,59,61,63,65,67,69,48,50]  J9:[17,19,25,27,29] | Pull-down             | 45kΩ                                                  | 15kΩ                                                  |



#### Type B I/O Driver Strength

The driver strength for the various Type B I/O's operating at 3V3, that is available on Connector J9 (Debug) only are given in <u>Table 40</u> and <u>Table 41</u>.

Table 40. Type B I/O Driver Strength/Output Cell Delay Time

|                              |     | Input |    | Output PAD              |        |         |
|------------------------------|-----|-------|----|-------------------------|--------|---------|
| Type B Con#:[Pin#]           | DS0 | DS1   | SR | (Driving<br>Capability) | CL=5pF | CL=10pF |
|                              | 0   | 0     | 0  | x1                      | 2.5ns  | 3.2ns   |
|                              | 0   | 1     | 0  | x2                      | 1.8ns  | 2.2ns   |
|                              | 1   | 0     | 0  | x3                      | 1.4ns  | 1.6ns   |
| 14.[22 24 26 29 40 42 44 46] | 1   | 1     | 0  | x4                      | 1.3ns  | 1.5ns   |
| J4:[32,34,36,38,40,42,44,46] | 0   | 0     | 1  | x1                      | 3.2ns  | 3.9ns   |
|                              | 0   | 1     | 1  | x2                      | 2.6ns  | 3.1ns   |
|                              | 1   | 0     | 1  | x3                      | 2.2ns  | 2.6ns   |
|                              | 1   | 1     | 1  | x4                      | 2.2ns  | 2.5ns   |

Table 41. Type B I/O Pull Up/Down Resistor

| Type B Con#:[Pin#]                          | V <sub>DD</sub> =3.3V±0.3V                    |                                                       | Typical V <sub>DD</sub> =3.30V<br>T=25°C, Process=Typical | Worst V <sub>DD</sub> =3.60V<br>T=-40°C, Process=Fast |
|---------------------------------------------|-----------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------|
| 14.522 24 26 20 40 42 44 461                | Pull-up                                       | 135kΩ                                                 | 85kΩ                                                      | 37kΩ                                                  |
| J4:[32,34,36,38,40,42,44,46]                | Pull-down                                     | 165kΩ                                                 | 80kΩ                                                      | 44kΩ                                                  |
| Type B Con#:[Pin#]                          | Type B Con#:[Pin#] V <sub>DD</sub> =2.5V±0.2V |                                                       | Typical V <sub>DD</sub> =2.50V<br>T=25°C, Process=Typical | Worst V <sub>DD</sub> =2.70V<br>T=-40°C, Process=Fast |
| 14.522 24 26 20 40 42 44 461                | Pull-up                                       | 140kΩ                                                 | 68kΩ                                                      | 25kΩ                                                  |
| J4:[32,34,36,38,40,42,44,46]                | Pull-down                                     | 125kΩ                                                 | 65kΩ                                                      | 34kΩ                                                  |
| Type B Con#:[Pin#] V <sub>DD</sub> =1.8V±0. |                                               | Worst V <sub>DD</sub> =1.65V<br>T=125°C, Process=Slow | Typical V <sub>DD</sub> =1.80V<br>T=25°C, Process=Typical | Worst V <sub>DD</sub> =1.95V<br>T=-40°C, Process=Fast |
| 14,[22, 24, 26, 29, 40, 42, 44, 46]         | Pull-up                                       | 80kΩ                                                  | 48kΩ                                                      | 30kΩ                                                  |
| J4:[32,34,36,38,40,42,44,46]                | Pull-down                                     | 80kΩ                                                  | 48kΩ                                                      | 30kΩ                                                  |



### DC Use Case Characteristics

Table 42. Use Case Characteristics

| Use Case Description | Min | Тур | Max | Units |
|----------------------|-----|-----|-----|-------|
| Image Tracking       |     |     |     | mA    |
| image tracking       |     |     |     | ٧     |
| Collision Avoidance  |     |     |     | mA    |
|                      |     |     |     | ٧     |
| Object Detection     |     |     |     | mA    |
| Object Detection     |     |     |     | ٧     |
| 22                   |     |     |     | mA    |
| ??                   |     |     |     | V     |



## AC ELECTRICAL CHARACTERISTICS

#### **ADC AC ELECTRICAL CHARACTERISTICS**

#### Table 43. ADC AC Electrical Characteristics

| ADC Con#:[Pin#]        | Characteristics                   | Symbol      | <b>Test Condition</b>                                    | Min | Тур | Max | Units |
|------------------------|-----------------------------------|-------------|----------------------------------------------------------|-----|-----|-----|-------|
|                        | Main clock duty cycle ratio       | -           | -                                                        | 45  | 50  | 55  | %     |
|                        | Analog input                      | 1M Samples  | -                                                        | DC  | ı   | 100 | kHz   |
|                        | frequency                         | 50k Samples | -                                                        | DC  | -   | 5   | kHz   |
|                        | Normal operation                  | 1M Samples  | PD = Low, HIGHF = High<br>FCLK = 20 MHz, FSOC = 1<br>MHz | 1   | 500 | -   | μΑ    |
| J3:[48,50,52,54,56,58] | current<br>consumption            | 50k Samples | PD = Low, HIGHF = Low<br>FCLK = 1 MHz, FSOC = 50<br>kHz  | -   | 100 | -   | μΑ    |
|                        | Power down                        | 1M Samples  | PD = High, HIGHF = High                                  | _   | 0.2 | -   | μΑ    |
|                        | current                           | 50k Samples | PD = High, HIGHF = Low                                   | _   | 0.2 | -   | μΑ    |
|                        | Signal to Noise<br>and Distortion | 1M Samples  | FCLK = 20MHz, FSOC =<br>1MHz<br>FAIN = 100 kHz           | 54  | 60  | -   | dB    |
|                        | Ratio (SNDR)                      | 50k Samples | FCLK = 1 MHz, FSOC = 50<br>kHz FAIN = 5 kHz              | 54  | 60  | _   | dB    |



#### **SPI TIMING DIAGRAM**



Figure 9. SPI Slave Mode Data Transfer Timing Diagram



#### **SPI TIMING PARAMETERS**

Table 44. SPI Timing Parameters

(V<sub>DDINT</sub> = 1.0 V  $\pm$  5 %, TA = -25 to 85 °C, V<sub>DDext</sub> = 1.8 V  $\pm$  10 %, load = 15 pF)

| , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Parameter                                             | Symbol               | Min. | Тур. | Max. | Unit |
|-----------------------------------------|-------------------------------------------------------|----------------------|------|------|------|------|
|                                         | SPI MOSI Master Output Delay time                     | t <sub>SPIMOD</sub>  | -    | -    | 5    |      |
|                                         | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 00) | t <sub>SPIMIS</sub>  | 12   | -    | _    |      |
|                                         | SPI MISO Master Input Setup time (FB_CLK_SEL = 01)    |                      |      | -    | -    | ns   |
|                                         | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 10) |                      | 2    | -    | _    | 113  |
| Ch 0                                    | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 11) |                      | -3   | ı    | _    |      |
|                                         | SPI MISO Master Input Hold time                       | t <sub>SPIMIH</sub>  | 5    | -    | -    |      |
|                                         | SPI MOSI Slave Input Setup time                       | t <sub>SPISIS</sub>  | 2    | -    | -    |      |
|                                         | SPI MOSI Slave Input Hold time                        | t <sub>SPISIH</sub>  | 5    | -    | -    |      |
|                                         | SPI MISO Slave Output Delay time                      | t <sub>SPISOD</sub>  | -    | -    | 17   |      |
|                                         | SPI nSS Master Output Delay time                      | t <sub>SPICSSD</sub> | 7    | -    | -    | ns   |
|                                         | SPI nSS Slave Input Setup time t                      |                      | 5    | -    | -    |      |
|                                         | SPI MOSI Master Output Delay time                     | t <sub>SPIMOD</sub>  | -    | -    | 4    |      |
|                                         | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 00) | t <sub>SPIMIS</sub>  | 13   | -    | -    |      |
|                                         | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 01) |                      | 8    | -    | _    |      |
|                                         | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 10) |                      | 3    | -    | -    | ns   |
| Ch 1                                    | SPI MISO Master Input Setup time<br>(FB_CLK_SEL = 11) |                      | -2   | ı    | -    |      |
|                                         | SPI MISO Master Input Hold time                       | t <sub>SPIMIH</sub>  | 5    | -    | -    |      |
|                                         | SPI MOSI Slave Input Setup time                       | t <sub>SPISIS</sub>  | 3    | -    | -    |      |
|                                         | SPI MOSI Slave Input Hold time                        | t <sub>SPISIH</sub>  | 5    | -    | -    |      |
|                                         | SPI MISO Slave Output Delay time                      | t <sub>SPISOD</sub>  | -    | -    | 18   | ·-   |
|                                         | SPI nSS Master Output Delay time                      | $t_{SPICSSD}$        | 7    | -    | -    | ns   |
|                                         | SPI nSS Slave Input Setup time                        | t <sub>SPICSSS</sub> | 5    | ı    | -    |      |

**Note:** SPICLKout = 50 MHz

- $t_{SPIMIS}$ , CH0 = 12 (cycle period/4) x FB\_CLK\_SEL
- t<sub>SPIMIS</sub>,CH1 = 13 (cycle period/4) x FB\_CLK\_SEL



#### I<sup>2</sup>C TIMING DIAGRAM



Figure 10. I<sup>2</sup>C Timing Diagram

#### I<sup>2</sup>C TIMING PARAMETERS

Table 45. I<sup>2</sup>C Timing Parameters

( $V_{DDINT}$ ,  $V_{DDarm}$  = 1.0 V ± 5 %,  $T_A$  = -25 to 85 °C,  $V_{DDext}$  = 1.8 V ± 10 %)

| Parameter                            | Symbol               | Min.                       | Тур. | Max.                       | Unit |
|--------------------------------------|----------------------|----------------------------|------|----------------------------|------|
| SCL clock frequency                  | F <sub>SCL</sub>     | 1                          | -    | std.<br>100<br>fast<br>400 | kHz  |
| SCL high level pulse width           | T <sub>SCLHIGH</sub> | std. 4.0<br>fast 0.6       | -    | _                          |      |
| SCL low level pulse width            | T <sub>SCLLOW</sub>  | std. 4.7<br>fast 1.3       | -    | -                          |      |
| Bus free time between STOP and START | $T_{BUF}$            | std 4.7<br>fast 1.3        | -    | ı                          | μS   |
| START hold time                      | T <sub>STARTS</sub>  | std. 4.0<br>fast 0.6       | -    | -                          |      |
| SDA hold time                        | T <sub>SDAH</sub>    | std. 0<br>fast 0           | -    | -                          |      |
| SDA setup time                       | T <sub>SDAS</sub>    | std.<br>250<br>fast<br>100 | -    | -                          | ns   |
| STOP setup time                      | T <sub>STOPH</sub>   | std. 4.0<br>fast 0.6       | -    | _                          | μS   |

Note: std. refers to Standard Mode and fast refers to Fast Mode.

- 1. The I<sup>2</sup>C data hold time (t<sub>SDAH</sub>) is minimum 0ns. (I<sup>2</sup>C data hold time is minimum 0ns for standard/fast bus mode I<sup>2</sup>C specification v2.1) Verify whether the data hold time of your I<sup>2</sup>C device is 0 ns.
- 2. The I<sup>2</sup>C controller supports I<sup>2</sup>C bus device (standard/fast bus mode). It does not support C bus devices.



#### **EMMC TIMING DIAGRAM**



Figure 11. eMMC Timing Diagram

#### **EMMC TIMING PARAMETERS**

Table 46. eMMC Timing Parameters

| Parameter             | Symbol             | Condition | Min | Max | Units |
|-----------------------|--------------------|-----------|-----|-----|-------|
| MMC_RCLK Cycle Time   | $T_{Period}$       | 5         | ı   | -   |       |
| MMC_RCLK High Time    | $T_RWH$            | 1.5       | -   | -   | nc    |
| MMC_RCLK Low Time     | $T_RWL$            | 1.5       | -   | -   | ns    |
| MMC Valid Data Window | T <sub>HSDDH</sub> | 1.0       | -   | -   |       |



#### RF ELECTRICAL CHARACTERISTICS

All performance numbers related to Wi-Fi, Bluetooth and ZigBee mentioned in this section are preliminary and likely to change once module characterization has taken place.

#### WI-FI WLAN 2.4GHz RECEIVER RF SPECIFICATIONS

Table 47. Wi-Fi WLAN 2.4GHz Receiver RF Specifications

| Parameter                  | Conditions                   | Min          | Тур.       | Max | Unit  |
|----------------------------|------------------------------|--------------|------------|-----|-------|
| N                          | Minimum receiver sensiti     | vity in 802. |            |     | •     |
| 1Mbps                      |                              | _            | -          | -80 | dBm   |
| 2Mbps                      | PER < 8%,                    | _            | -          | -80 | dBm   |
| 5.5Mbps                    | Packet size = 1024           | _            | -          | -76 | dBm   |
| 11Mbps                     | bytes                        | _            | -          | -76 | dBm   |
| N                          | vity in 802.                 | 11g mode     |            | •   |       |
| 6Mbps                      |                              | _            | _          | -82 | dBm   |
| 9Mbps                      |                              | _            | _          | -81 | dBm   |
| 12Mbps                     |                              | _            | _          | -79 | dBm   |
| 18Mbps                     | PER < 10%,                   | _            | -          | -77 | dBm   |
| 24Mbps                     | Packet size= 1024<br>bytes   | _            | -          | -74 | dBm   |
| 36Mbps                     | bytes                        | _            | -          | -70 | dBm   |
| 48Mbps                     |                              | _            | _          | -66 | dBm   |
| 54Mbps                     |                              | _            | -          | -65 | dBm   |
| N                          | Minimum receiver sensiti     | vity in 802. | 11n mode   |     |       |
| MCS 0                      |                              | -            | _          | -82 | dBm   |
| MCS 1                      |                              | _            | _          | -79 | dBm   |
| MCS 2                      | PER<10%,                     | _            | -          | -77 | dBm   |
| MCS 3                      | Packet size= 4096            | _            | _          | -74 | dBm   |
| MCS 4                      | bytes,<br>GF, 800ns GI, Non- | _            | _          | -70 | dBm   |
| MCS 5                      | STBC                         | _            | _          | -68 | dBm   |
| MCS 6                      |                              | -            | -          | -65 | dBm   |
| MCS 7                      |                              | -            | -          | -64 | dBm   |
| Minin                      | num receiver sensitivity i   | n 802.11ac   | mode (VHT2 | 20) |       |
| MCS 0                      |                              | _            | _          | -82 | dBm   |
| MCS 1                      |                              | _            | -          | -79 | dBm   |
| MCS 2                      | PER<10%,                     | _            | _          | -77 | dBm   |
| MCS 3                      | Packet size= 4096            | -            | -          | -74 | dBm   |
| MCS 4                      | bytes,                       | -            | -          | -70 | dBm   |
| MCS 5                      | GF, 800ns GI, Non-           | -            | -          | -66 | dBm   |
| MCS 6                      | STBC                         | _            | _          | -65 | dBm   |
| MCS 7                      |                              | _            | _          | -64 | dBm   |
| MCS 8                      |                              | _            | _          | -59 | dBm   |
|                            | Maximum in                   | put level    |            |     |       |
| Maximum input signal       |                              |              |            |     |       |
| level                      | PER < 8%                     | -10          | -          | -   | dBm   |
| in 802.11b mode            |                              |              |            |     |       |
| Maximum input signal level | PER < 10%                    | -20          |            | _   | dBm   |
| in 802.11g mode            | FLN > 10%                    | -20          | _          | _   | UDIII |
| 111 002.118 111000         |                              | 1            |            | ]   |       |



| Parameter                                             | Conditions    | Min | Тур. | Max | Unit |
|-------------------------------------------------------|---------------|-----|------|-----|------|
| Maximum input signal<br>level<br>in 802.11n mode      | PER < 10% -20 |     | -    | -   | dBm  |
| Maximum input signal level PER < 10% in 802.11ac mode |               | -30 | -    | -   | dBm  |



#### WI-FI WLAN 2.4GHz Transmitter RF Specifications

Table 48. Wi-Fi WLAN 2.4GHz Transmitter RF Specifications

| Parameter                              | Conditions           | Min         | Тур.       | Max | Unit  |
|----------------------------------------|----------------------|-------------|------------|-----|-------|
|                                        | Linear output pow    | er          |            |     |       |
| Maximum output power in 802.11b        |                      |             | 19         |     | dBm   |
| mode                                   | As specified in      | _           | 19         | _   | иын   |
| Maximum output power in 802.11g        | IEEE802.11           | _           | 16         | _   | dBm   |
| mode                                   |                      |             | 10         |     | GDIII |
| Maximum output power in 802.11n        | HT20                 | _           | 15         | _   | dBm   |
| mode                                   | 11120                |             |            |     | GD    |
| Maximum output power in 802.11ac       | VHT20                | _           | 15         | _   | dBm   |
| mode                                   |                      |             |            |     | _     |
|                                        | ransmit spectrum n   |             | 1          |     | · .   |
| Margin to 802.11b spectrum mask        | Maximum              | 0           | -          | -   | dBr   |
| Margin to 802.11g spectrum mask        | output power         | 0           | -          | -   | dBr   |
| Margin to 802.11n spectrum mask        |                      | 0           | -          | -   | dBr   |
| Transmit mo                            | dulation accuracy i  | n 802.11b ı | mode       | _   | ,     |
| 1Mbps                                  |                      | _           | -          | 35  | %     |
| 2Mbps                                  | As specified in      | -           | -          | 35  | %     |
| 5.5Mbps                                | IEEE 802.11b         | -           | -          | 35  | %     |
| 11Mbps                                 |                      | -           | -          | 35  | %     |
| Transmit mo                            | dulation accuracy i  | n 802.11g ı | node       |     |       |
| 6Mbps                                  | Mandatory            | -           | _          | -5  | dB    |
| 9Mbps                                  | Optional             | -           | -          | -8  | dB    |
| 12Mbps                                 | Mandatory            | -           | -          | -10 | dB    |
| 18Mbps                                 | Optional             | -           | _          | -13 | dB    |
| 24Mbps                                 | Mandatory            | -           | -          | -16 | dB    |
| 36Mbps                                 | Optional             | -           | _          | -19 | dB    |
| 48Mbps                                 | Optional             | -           | _          | -22 | dB    |
| 54Mbps                                 | Optional             | _           | _          | -25 | dB    |
| •                                      | dulation accuracy i  | n 802.11n ı | mode       | 1   | I     |
|                                        | As specified in      |             |            |     |       |
| MCS7                                   | IEEE 802.11n         | -           | -          | -27 | dB    |
| Transmit mo                            | dulation accuracy ir | 1 802.11ac  | mode       |     | I     |
| MCS8                                   | VHT20                | _           | _          | -30 | dB    |
| MCS9                                   | VHT20                | _           | _          | -32 | dB    |
| Transmit power-on a                    |                      | np time in  | 802.11b mc |     |       |
| Transmit power-on ramp time from 10%   |                      |             |            |     |       |
| to 90% output power                    |                      | -           | -          | 2   | μs    |
| Transmit power-down ramp time from     |                      |             |            | _   |       |
| 90% to 10% output power                |                      | -           | -          | 2   | μs    |
|                                        | her spectral param   | eters       | 1          |     |       |
|                                        | 30MHz ~ 1GHz         |             |            |     |       |
| Contract the second                    | BW=100kHz            | _           | _          | -62 | dBm   |
| Spurious emissions at the antenna port | 1GHz~12.75GHz        |             |            | 47  | .15   |
|                                        | BW=1MHz              | _           | -          | -47 | dBm   |



#### BLUETOOTH RF SPECIFICATIONS

Table 49. Bluetooth RF Specifications

| Parameter                  | Conditions               | Min  | Тур | Max    | Unit |
|----------------------------|--------------------------|------|-----|--------|------|
|                            | GFSK                     |      |     |        |      |
| Output Power               | Average Power            | -    | 11  | -      | dBm  |
| Frequency Range            |                          | 2402 | -   | 2480   | MHz  |
|                            | DH1                      | -25  | -   | 25     | kHz  |
| Carrier Fraguency Drift    | DH3                      | -40  | -   | 40     | kHz  |
| Carrier Frequency Drift    | DH5                      | -40  | -   | 40     | kHz  |
|                            | Maximum Drift Rate       | -20  | -   | 20     | kHz  |
|                            | dF1 Avg                  | 140  | -   | 175    | kHz  |
| Modulation                 | dF2 Max                  | 115  | -   | -      | kHz  |
|                            | dF1 Avg / dF2 Avg        | 80   | -   | -      | %    |
| Sensitivity (BER)          | BER ≤0.1%                | _    | -   | -70    | dBm  |
| Maximum Input Level        | BER ≤0.1%                | -20  | -   | -      | dBm  |
|                            | EDR (DPSK)               |      |     |        |      |
| Relative Power             | π/4-DQPSK                | -4.0 | -   | 1.0    | dB   |
| 8DPS                       | K                        | -4.0 | -   | -      | dB   |
|                            | π/4-DQPSK                | _    | -   | 20.0   | %    |
| RMS DEVM                   | 8DPSK                    | -    | -   | 13.0   | %    |
| Peak DEVM                  | π/4-DQPSK                | -    | -   | 35.0   | %    |
| Peak Devivi                | 8DPSK                    | -    | -   | 25.0   | %    |
|                            | π/4-DQPSK<br>DEVM ≤ 0.30 | 99   | -   | 1      | %    |
| 99% DEVM                   | DEVM ≤ 0.20<br>8DPSK     | 99   | -   | -      | %    |
|                            | π/4-DQPSK<br>BER ≤ 0.01% | -    | -   | -70    | dBm  |
| EDR Sensitivity (BER)      | BER ≤ 0.01%<br>8DPSK     | -    | -   | -70    | dBm  |
| EDD Mavingura lastical las | π/4-DQPSK<br>BER ≤ 0.1%  | -20  | _   | -      | dBm  |
| EDR Maximum Input Level    | BER ≤ 0.1%<br>8 DPSK     | -20  | _   | -      | dBm  |
|                            | Low Energy               |      | •   | -      |      |
| Output Power               | Output Power             | -20  | _   | 10     | dBm  |
| Operating Frequency        | 2402+K*2MHz (K=0~39)     | 2400 | -   | 2483.5 | MHz  |



#### ZIGBEE RF RECEIVE SPECIFICATIONS

Receive measurements were collected with the ZigBee SoC Ceramic Balun Reference Design (Version A0) at 2440MHz. The typical number indicates one standard deviation above the mean, measured at room temperature (25°C). The Min and Max numbers were measured over process corners at room temperature.

Table 50. ZigBee RF Receive Specifications

| B                                                                                                | T                                                                                             |      | _    |      | 11. 11 |
|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|--------|
| Parameter                                                                                        | Test Condition                                                                                | Min  | Тур  | Max  | Unit   |
| Frequency range                                                                                  |                                                                                               | 2400 | -    | 2500 | MHz    |
| Sensitivity (boost mode)                                                                         | 1% PER, 20 byte packet defined by IEEE 802.15.4-<br>2003;                                     | -    | -102 | -96  | dBm    |
| Sensitivity                                                                                      | 1% PER, 20 byte packet defined by IEEE 802.15.4-<br>2003;                                     | -    | -100 | -94  | dBm    |
| High-side adjacent channel rejection                                                             | IEEE 802.15.4-2003 interferer signal,<br>wanted IEEE 802.15.4-2003 signal at -82 dBm          | -    | 35   | -    | dB     |
| Low-side adjacent channel rejection                                                              | IEEE 802.15.4-2003 interferer signal,<br>wanted IEEE 802.15.4-2003 signal at -82 dBm          | -    | 35   | -    | dB     |
| 2nd high-side adjacent channel rejection                                                         | IEEE 802.15.4-2003 interferer signal,<br>wanted IEEE 802.15.4-2003 signal at -82 dBm          | -    | 46   | -    | dB     |
| 2nd low-side adjacent channel rejection                                                          | IEEE 802.15.4-2003 interferer signal,<br>wanted IEEE 802.15.4-2003 signal at -82 dBm          | -    | 46   | -    | dB     |
| High-side adjacent<br>channel rejection                                                          | Filtered IEEE 802.15.4-2003 interferer signal,<br>wanted IEEE 802.15.4-2003 signal at -82 dBm | ı    | 39   | -    | dB     |
| Low-side adjacent<br>channel rejection                                                           | Low-side adjacent Filtered IEEE 802.15.4-2003 interferer signal,                              |      | 47   | -    | dB     |
| 2nd high-side adjacent<br>channel rejection                                                      |                                                                                               |      | 49   | -    | dB     |
| 2nd low-side adjacent<br>channel rejection                                                       | Filtered IEEE 802.15.4-2003 interferer signal,<br>wanted IEEE 802.15.4-2003 signal at -82 dBm |      | 49   | -    | dB     |
| High-side adjacent<br>channel rejection                                                          | CW interferer signal, wanted IEEE 802.15.4-2003<br>signal at -82 dBm                          | -    | 44   | -    | dB     |
| Low-side adjacent<br>channel rejection                                                           | CW interferer signal, wanted IEEE 802.15.4-2003<br>signal at -82 dBm                          | -    | 47   | -    | dB     |
| 2nd high-side adjacent channel rejection                                                         | CW interferer signal, wanted IEEE 802.15.4-2003<br>signal at -82 dBm                          | ı    | 59   | -    | dB     |
| 2nd low-side adjacent<br>channel rejection                                                       | CW interferer signal, wanted IEEE 802.15.4-2003<br>signal at -82 dBm                          | _    | 59   | _    | dB     |
| Channel rejection for all other channels                                                         | IEEE 802.15.4-2003 interferer signal,<br>wanted IEEE 802.15.4-2003 signal at -82 dBm          | -    | 40   | -    | dB     |
| 802.11g rejection centered at +12 MHz or -13 MHz                                                 | IEEE 802.15.4-2003 interferer signal,<br>wanted IEEE 802.15.4-2003 signal at -82 dBm          | -    | 36   | _    | dB     |
| Maximum input signal level for correct operation                                                 |                                                                                               | 0    | _    | _    | dBm    |
| Co-channel rejection                                                                             | IEEE 802.15. 4-2003 interferer signal,<br>wanted IEEE 802.15.4-2003 signal at -82 dBm         | _    | -6   | _    | dBc    |
| Relative frequency error<br>(50% greater than the<br>2x40 ppm required by<br>IEEE 802.15.4-2003) |                                                                                               | -120 | -    | +120 | ppm    |



| Parameter             | Test Condition                   |      | Тур | Max  | Unit |
|-----------------------|----------------------------------|------|-----|------|------|
| Relative timing error |                                  |      |     |      |      |
| (50% greater than the |                                  | -120 |     | 1120 | nnm  |
| 2x40 ppm required by  |                                  | -120 | _   | +120 | ppm  |
| IEEE 802.15.4-2003)   |                                  |      |     |      |      |
| Linear RSSI range     | As defined by IEEE 802.15.4-2003 | 40   | -   | _    | dB   |
| RSSI Range            |                                  | -90  | _   | -40  | dB   |



#### ZIGBEE RF TRANSMIT SPECIFICATIONS

Transmit measurements were collected with the Silicon Labs ZigBee SoC ceramic balun reference design (Version A0) at 2440 MHz. The typical number indicates one standard deviation below the mean, measured at room temperature of 25°C. The min and max numbers were measured over process corners at room temperature. In terms of impedance, this reference design presents a 3n3 inductor in parallel with a 100:50 balun to the RF pins.

Table 51. ZigBee RF Transmit Specifications

| Parameter                              | Test Condition                                                | Min | Тур | Max | Unit |
|----------------------------------------|---------------------------------------------------------------|-----|-----|-----|------|
| Maximum output power (boost mode)      | At highest boost mode power setting (+8)                      |     | 8   | ı   | dBm  |
| Maximum output power                   | At highest normal mode power setting (+3)                     | 1   | 5   | -   | dBm  |
| Minimum output power                   | At lowest power setting                                       | -   | -55 | -   | dBm  |
| Error vector magnitude<br>(Offset-EVM) | As defined by IEEE 802.15.4-2003,<br>which sets a 35% maximum | -   | 5   | 15  | %    |
| Carrier frequency error                | error                                                         |     | -   | +40 | ppm  |
| PSD mask relative                      | 3.5 MHz away                                                  | -20 | -   | -   | dBm  |
| PSD mask absolute                      | 3.5 MHz away                                                  | -30 | _   | _   | dBm  |



## **ARTIK 1020 Module Mechanical Specifications**

The ARTIK 1020 Module supports three edge connectors and three RF connectors on a 39.0mmx29.0mm footprint. The size increases to 29.0mmx47.0mm if the additional debug connector is included. Refer to section <u>ARTIK 1020 Module Antenna Connections</u> for RF connector details. Layout and all mechanical dimensions mentioned in this section are preliminary and could change.

Table 52. Connectors J3, J4

|              | Connector Part Number | Number of pins | Pin pitch | Mating Part                    |
|--------------|-----------------------|----------------|-----------|--------------------------------|
| Connector J3 |                       |                |           | Panasonic                      |
| Connector J4 | Panasonic AXT480124   | 80             | 0.4mm     | AXT380124 (mated height 1.5mm) |
|              |                       |                |           | AXT380224 (mated height 2.5mm) |

Table 53. Connectors J1, J9

|              | Connector Part Number | Number of pins | Pin pitch | Mating Part                                                   |
|--------------|-----------------------|----------------|-----------|---------------------------------------------------------------|
| Connector J1 | Panasonic AXT440124   | 40             | 0.4mm     | Panasonic                                                     |
| Connector J9 |                       |                |           | AXT340124 (mated height 1.5mm) AXT340224 (mated height 2.5mm) |

#### **ARTIK 1020 MODULE TOP VIEW**



Figure 12. Top View ARTIK 1020 Module



#### **ARTIK 1020 Module Bottom View**



Figure 13. Bottom View ARTIK 1020 Module

#### ARTIK 1020 Module Side View



Figure 14. Side View ARTIK 1020 Module



### ARTIK 1020 Module 3D View



Figure 15. 3D View ARTIK 1020 Module



# **ORDERING INFORMATION**

For volume ordering of the evaluation kits, please contact a sales representative in your area or email <a href="mailto:sales@artik.io">sales@artik.io</a>.



## LEGAL INFORMATION

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH THE SAMSUNG ARTIK™ DEVELOPMENT KIT AND ALL RELATED PRODUCTS, UPDATES, AND DOCUMENTATION (HEREINAFTER "SAMSUNG PRODUCTS"). NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. THE LICENSE AND OTHER TERMS AND CONDITIONS RELATED TO YOUR USE OF THE SAMSUNG PRODUCTS ARE GOVERNED EXCLUSIVELY BY THE SAMSUNG ARTIK™ DEVELOPER LICENSE AGREEMENT THAT YOU AGREED TO WHEN YOU REGISTERED AS A DEVELOPER TO RECEIVE THE SAMSUNG PRODUCTS. EXCEPT AS PROVIDED IN THE SAMSUNG ARTIK™ DEVELOPER LICENSE AGREEMENT, SAMSUNG ELECTRONICS CO., LTD. AND ITS AFFILIATES (COLLECTIVELY, "SAMSUNG") ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION CONSEQUENTIAL OR INCIDENTAL DAMAGES, AND SAMSUNG DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, ARISING OUT OF OR RELATED TO YOUR SALE, APPLICATION AND/OR USE OF SAMSUNG PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATED TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT.

SAMSUNG RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION, DOCUMENTATION AND SPECIFICATIONS WITHOUT NOTICE. THIS INCLUDES MAKING CHANGES TO THIS DOCUMENTATION AT ANY TIME WITHOUT PRIOR NOTICE. THIS DOCUMENTATION IS PROVIDED FOR REFERENCE PURPOSES ONLY, AND ALL INFORMATION DISCUSSED HEREIN IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OF ANY KIND. SAMSUNG ASSUMES NO RESPONSIBILITY FOR POSSIBLE ERRORS OR OMISSIONS, OR FOR ANY CONSEQUENCES FROM THE USE OF THE DOCUMENTATION CONTAINED HEREIN.

Samsung Products are not intended for use in medical, life support, critical care, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

This document and all information discussed herein remain the sole and exclusive property of Samsung. All brand names, trademarks and registered trademarks belong to their respective owners. For updates or additional information about Samsung ARTIK™, contact the Samsung ARTIK™ team via the Samsung ARTIK™ website at <a href="https://www.artik.io">www.artik.io</a>.

Copyright © 2016 Samsung Electronics Co., Ltd.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Samsung Electronics.

