

## **OptiMOS**<sup>™</sup> Power-Transistor

#### **Features**

- Optimized for high performance SMPS, e.g. sync. rec.
- 100% avalanche tested
- Superior thermal resistance
- N-channel
- Qualified according to JEDEC<sup>1)</sup> for target applications
- · Pb-free lead plating; RoHS compliant
- Halogen-free according to IEC61249-2-21







| Туре        | Package    | Marking  |
|-------------|------------|----------|
| BSC028N06NS | PG-TDSON-8 | 028N06NS |

#### **Product Summary**

| $V_{ m DS}$              | 60  | V  |
|--------------------------|-----|----|
| $R_{	extsf{DS(on).max}}$ | 2.8 | mΩ |
| $I_{D}$                  | 100 | Α  |
| $Q_{oss}$                | 43  | nC |
| Q <sub>G</sub> (010V)    | 37  | nC |

#### PG-TDSON-8





#### **Maximum ratings,** at $T_i$ =25 °C, unless otherwise specified

| Parameter                                    | Symbol               | Conditions                                                                  | Value | Unit |
|----------------------------------------------|----------------------|-----------------------------------------------------------------------------|-------|------|
| Continuous drain current                     | ID                   | V <sub>GS</sub> =10 V, T <sub>C</sub> =25 °C                                | 100   | А    |
|                                              |                      | V <sub>GS</sub> =10 V, T <sub>C</sub> =100 °C                               | 83    |      |
|                                              |                      | $V_{\rm GS}$ =10 V, $T_{\rm C}$ =25 °C, $R_{\rm thJA}$ =50K/W <sup>2)</sup> | 23    |      |
| Pulsed drain current <sup>3)</sup>           | I <sub>D,pulse</sub> | T <sub>C</sub> =25 °C                                                       | 400   |      |
| Avalanche energy, single pulse <sup>4)</sup> | E <sub>AS</sub>      | $I_{\rm D} = 50 \; {\rm A}, \; R_{\rm GS} = 25 \; {\rm \Omega}$             | 100   | mJ   |
| Gate source voltage                          | $V_{GS}$             |                                                                             | ±20   | V    |

<sup>1)</sup> J-STD20 and JESD22

<sup>&</sup>lt;sup>2)</sup> Device on 40 mm x 40 mm x 1.5 mm epoxy PCB FR4 with 6 cm2 (one layer, 70 μm thick) copper area for drain connection. PCB is vertical in still air.

<sup>3)</sup> See figure 3 for more detailed information

<sup>4)</sup> See figure 13 for more detailed information



## **Maximum ratings,** at $T_i$ =25 °C, unless otherwise specified

| Parameter                           | Symbol                  | Conditions                                                        | Value     | Unit |
|-------------------------------------|-------------------------|-------------------------------------------------------------------|-----------|------|
| Power dissipation                   | $P_{\text{tot}}$        | T <sub>C</sub> =25 °C                                             | 83        | W    |
|                                     |                         | T <sub>A</sub> =25 °C,<br>R <sub>thJA</sub> =50 K/W <sup>3)</sup> | 2.5       |      |
| Operating and storage temperature   | $T_{\rm j},T_{\rm stg}$ |                                                                   | -55 150   | °C   |
| IEC climatic category; DIN IEC 68-1 |                         |                                                                   | 55/150/56 |      |

| Parameter | Symbol | Conditions |      | Values |      | Unit |
|-----------|--------|------------|------|--------|------|------|
|           |        |            | min. | typ.   | max. |      |

#### Thermal characteristics

| Thermal resistance, junction - case | $R_{\mathrm{thJC}}$ | bottom                                       | - | - | 1.5 | K/W |
|-------------------------------------|---------------------|----------------------------------------------|---|---|-----|-----|
|                                     |                     | top                                          | - | - | 20  |     |
| Device on PCB                       | $R_{thJA}$          | 6 cm <sup>2</sup> cooling area <sup>2)</sup> | - | - | 50  |     |

## **Electrical characteristics,** at $T_j$ =25 °C, unless otherwise specified

#### Static characteristics

| Drain-source breakdown voltage   | $V_{(BR)DSS}$       | $V_{\rm GS}$ =0 V, $I_{\rm D}$ =1 mA                                        | 60  | -   | -    | V  |
|----------------------------------|---------------------|-----------------------------------------------------------------------------|-----|-----|------|----|
| Gate threshold voltage           | $V_{\rm GS(th)}$    | $V_{\rm DS}=V_{\rm GS},I_{\rm D}=50~\mu{\rm A}$                             | 2.1 | 2.8 | 3.3  |    |
| Zero gate voltage drain current  | I <sub>DSS</sub>    | V <sub>DS</sub> =60 V, V <sub>GS</sub> =0 V,<br>T <sub>j</sub> =25 °C       | 1   | 0.5 | 1    | μA |
|                                  |                     | V <sub>DS</sub> =60 V, V <sub>GS</sub> =0 V,<br>T <sub>j</sub> =125 °C      | 1   | 10  | 100  |    |
| Gate-source leakage current      | I <sub>GSS</sub>    | $V_{\rm GS}$ =20 V, $V_{\rm DS}$ =0 V                                       | -   | 10  | 100  | nA |
| Drain-source on-state resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> =10 V, I <sub>D</sub> =50 A                                 | -   | 2.5 | 2.8  | mΩ |
|                                  |                     | V <sub>GS</sub> =6 V, I <sub>D</sub> =12.5 A                                | -   | 3.4 | 4.2  |    |
| Gate resistance                  | R <sub>G</sub>      |                                                                             | -   | 1.3 | 1.95 | Ω  |
| Transconductance                 | $g_{fs}$            | $ V_{\rm DS}  > 2 I_{\rm D} R_{\rm DS(on)max},$<br>$I_{\rm D} = 50~{\rm A}$ | 50  | 100 | -    | S  |



| Parameter                                 | Symbol               | Symbol Conditions                                                    | Values |      |      | Unit |
|-------------------------------------------|----------------------|----------------------------------------------------------------------|--------|------|------|------|
|                                           |                      |                                                                      | min.   | typ. | max. | ]    |
| Dynamic characteristics                   |                      |                                                                      |        |      |      |      |
| Input capacitance                         | C <sub>iss</sub>     |                                                                      | 2025   | 2700 | 3375 | pF   |
| Output capacitance                        | Coss                 | $V_{\rm GS}$ =0 V, $V_{\rm DS}$ =30 V,<br>f=1 MHz                    | 495    | 660  | 825  |      |
| Reverse transfer capacitance              | C <sub>rss</sub>     |                                                                      | 8.5    | 28   | 56   |      |
| Turn-on delay time                        | $t_{d(on)}$          |                                                                      | -      | 11   | 22   | ns   |
| Rise time                                 | t <sub>r</sub>       | V <sub>DD</sub> =30 V, V <sub>GS</sub> =10 V,                        | -      | 38   | 57   |      |
| Turn-off delay time                       | $t_{d(off)}$         | $I_{\rm D}$ =50 A, $R_{\rm G,ext}$ =3 $\Omega$                       | -      | 19   | 38   |      |
| Fall time                                 | t <sub>f</sub>       |                                                                      | -      | 8    | 16   |      |
| Gate Charge Characteristics <sup>5)</sup> |                      |                                                                      |        |      |      |      |
| Gate to source charge                     | Q <sub>gs</sub>      |                                                                      | 9      | 12   | 16.5 | nC   |
| Gate charge at threshold                  | Q <sub>g(th)</sub>   |                                                                      | 6      | 8    | 11   |      |
| Gate to drain charge                      | Q <sub>gd</sub>      | V <sub>DD</sub> =30 V, I <sub>D</sub> =50 A,                         | 5      | 7    | 10.3 |      |
| Switching charge                          | Q <sub>sw</sub>      | V <sub>GS</sub> =0 to 10 V                                           | 8      | 12   | 17   |      |
| Gate charge total                         | Qg                   |                                                                      | 31     | 37   | 49   |      |
| Gate plateau voltage                      | V <sub>plateau</sub> |                                                                      | 4.0    | 4.6  | 5.2  | V    |
| Gate charge total, sync. FET              | Q <sub>g(sync)</sub> | V <sub>DS</sub> =0.1 V,<br>V <sub>GS</sub> =0 to 10 V                | 27     | 33   | 43   | nC   |
| Output charge                             | Q <sub>oss</sub>     | V <sub>DD</sub> =30 V, V <sub>GS</sub> =0 V                          | 32     | 43   | 54   |      |
| Reverse Diode                             |                      |                                                                      |        |      |      |      |
| Diode continuous forward current          | Is                   | -7 <sub>c</sub> =25 °C                                               | -      | -    | 100  | А    |
| Diode pulse current                       | I <sub>S,pulse</sub> | 7 <sub>C</sub> =20 C                                                 | -      | -    | 400  | 1    |
| Diode forward voltage                     | $V_{\mathrm{SD}}$    | V <sub>GS</sub> =0 V, I <sub>F</sub> =50 A,<br>T <sub>j</sub> =25 °C | -      | 0.9  | 1.2  | V    |
| Reverse recovery time                     | t <sub>rr</sub>      | V <sub>R</sub> =30 V, I <sub>F</sub> =50 A,                          | 14     | 35   | 56   | ns   |
| Reverse recovery charge                   | Q <sub>rr</sub>      | $di_F/dt=100 \text{ A/}\mu\text{s}$                                  | 14     | 29   | 58   | nC   |

 $<sup>^{5)}</sup>$  See figure 16 for gate charge parameter definition



#### 1 Power dissipation

## $P_{\text{tot}} = f(T_{\text{C}})$

#### 2 Drain current





## 3 Safe operating area

 $I_D=f(V_{DS}); T_C=25 \text{ °C}; D=0$ 

parameter:  $t_p$ 

# 4 Max. transient thermal impedance

 $Z_{\text{thJC}}$ =f( $t_{p}$ )

parameter:  $D=t_p/T$ 







## 5 Typ. output characteristics

 $I_D=f(V_{DS}); T_j=25 °C$ 

parameter: V<sub>GS</sub>



#### 6 Typ. drain-source on resistance

 $R_{DS(on)}=f(I_D); T_j=25 °C$ 

parameter: V<sub>GS</sub>



## 7 Typ. transfer characteristics

 $I_{D}=f(V_{GS}); |V_{DS}|>2|I_{D}|R_{DS(on)max}$ 

parameter: T<sub>i</sub>



## 8 Typ. forward transconductance

 $g_{fs}=f(I_D); T_j=25 \text{ °C}$ 





## 9 Drain-source on-state resistance

## $R_{DS(on)} = f(T_i); I_D = 50 \text{ A}; V_{GS} = 10 \text{ V}$

## 10 Typ. gate threshold voltage

$$V_{GS(th)} = f(T_i); V_{GS} = V_{DS}$$





## 11 Typ. capacitances

$$C=f(V_{DS}); V_{GS}=0 V; f=1 MHz$$

#### 12 Forward characteristics of reverse diode

$$I_{\mathsf{F}} = \mathsf{f}(V_{\mathsf{SD}})$$

parameter:  $T_{\rm j}$ 







#### 13 Avalanche characteristics

 $I_{AS}=f(t_{AV}); R_{GS}=25 \Omega$ 

parameter:  $T_{j(start)}$ 

## 14 Typ. gate charge

 $V_{GS}$ =f( $Q_{gate}$ );  $I_D$ =50 A pulsed

parameter:  $V_{\rm DD}$ 



#### 15 Drain-source breakdown voltage

 $V_{BR(DSS)}=f(T_j); I_D=1 \text{ mA}$ 

# 16 Gate charge waveforms





#### PG-TDSON-8 (SuperSO8)





Published by
Infineon Technologies AG
81726 Munich, Germany
© 2013 Infineon Technologies AG
All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### **Warnings**

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.