# **COMP3222/9222 Digital Circuits & Systems**

8. VHDL for Simulation

## **Describing Digital Systems**



• Systems are described at multiple levels of abstraction

### **Hardware Description Languages**



- And design is structured around a hierarchy of representations
- HDLs can describe distinct aspects of a design at multiple levels of abstraction

### Design description has multiple purposes

- Design Specification
  - unambiguous definition of components and interfaces in a large design
- Design Simulation
  - verify system/subsystem/chip performance prior to design implementation
- Design Synthesis
  - automated generation of hardware

### Simulation in the digital system design process



#### **Role of VHDL**



- System description and documentation
- System simulation <= focus of this lecture</li>
- System synthesis <= overall concern of this course!

#### **Behavioral Attributes of Digital Systems**



- Digital systems are concerned with signals and their values
- T [ å^|Avents, propagation delays, concurrency
- The time-ordered sequence of events produces a waveform

#### **Simulation Modeling**



- VHDL designs describe the generation of events in digital systems
- A discrete event simulator manages event ordering and the progression of time

#### **Simulation of Digital Systems**



- Digital systems propagate events
- Discrete event simulations manage the generation and recording of events

#### Discrete Event Simulation: Half Adder Model



- Assume a & b are set to 1 initially and the gates have 5ns propagation delay
- Management of simulation time and ordering of events
- Two step model of the progression of time

#### **Modeling Digital Systems**

- VHDL programs describe behavioral attributes of digital systems
  - events, propagation delays, concurrency
  - waveforms and timing
  - signal values
- Discrete event simulators mimic the operation of the system being described using a two step model of timeK
  - 1. assign values scheduled for signals at the current time
  - 2. process affected components and schedule future signal values
  - This ensure events are generated and processed in the correct order
  - And that only and all those events that would have been generated in the physical system are generated

## **Understanding delays**



- Inertial delay model
- Transport delay model
- Delta delay model

#### **Understanding Delays**

- Inertial delay
  - default delay model
  - suitable for modeling delays through devices such as gates
  - only propagates input pulses longer than the inertial delay
- Transport Delay
  - models delays through devices with very small inertia, e.g, wires
  - all input events are propagated to output signals
- Delta delay
  - used when propagation delays are not specified
  - infinitesimally small delays are automatically inserted by the simulator to preserve the correct ordering of events

# **Inertial & Transport Delays: Example**

architecture transport\_delay of half adder is sum signal s1, s2: std\_logic:= '0'; begin s1 <= (a xor b) after 2 ns; -- inertial delay  $s2 \le (a \text{ and } b) \text{ after } 2 \text{ ns};$ carry sum <= transport s1 after 4 ns; carry <= transport s2 after 4 ns; -- transport delay end transport\_delay; a Inertial b sum Transport carry s1 s22 8 4 6 10 12

#### **Delta Delays: Example**

```
library IEEE;
use IEEE.std_logic_1164.all;
entity combinational is
port (In1, In2: in std_logic;
    z : out std_logic);
end combinational;
```

```
architecture behavior of
combinational is
signal s1, s2, s3, s4: std_logic:= '0';
begin
s1 <= not In1;
s2 <= not In2;
s3 <= not (s1 and In2);
s4 <= not (s2 and In1);
z <= not (s3 and s4);
end behavior;</pre>
```





# Simulating a 4-to-1 multiplexer



(a) Graphic symbol



(b) Truth table



Q1: Assuming s1 = s0 = 0; w0 = w2 = 0; and w1 = w3 = 1, sketch the delta transitions of all affected signals if s0 transitions from  $0 \rightarrow 1$  @ 10ns; depict the state of the event queue prior to each transition.

Q2: Repeat Q1 assuming gates have a 2ns inertial delay and wires have a 1ns transport delay