# COMP3222/9222 Digital Circuits & Systems

10. Implementation Technology

## **Objectives**

- Learn about integrated circuit implementation technologies
- Understand the structure and operation of CMOS logic gates
- Know about the variety of digital implementation technologies and their application
- Review the structure of field-programmable gate arrays and other programmable logic devices

# Logic values as voltage levels

- Logic variables are physically represented using voltage or current levels
  - Use of voltage levels more common
- Usually, logic 0 is represented by a low voltage level and logic 1 by a high V level
  - Known as a positive logic system



#### nMOS transistor as a switch



(a) A simple switch controlled by the input x



(b) nMOS transistor



(c) Simplified symbol for an nMOS transistor B&V3, Figure 3.2

- Logic circuits are built with transistors operated in cutoff or saturation modes
- The most popular type of transistor for implementing a switch is the <u>metal oxide</u> <u>semiconductor field-effect</u> <u>transistor (MOSFET)</u>
  - Two types: n-channel or nMOS and p-channel or pMOS
- In nMOS, the terminal with the lower voltage level is deemed to be the source (of electrons)
  - When V<sub>G</sub> is below a so-called threshold voltage, v<sub>t</sub>, there is no connection between the source and drain – the device is turned off
  - When V<sub>G</sub> > v<sub>t</sub>, the device is switched on and V<sub>D</sub> ≅ V<sub>S</sub>

## pMOS transistor as a switch



(a) A switch with the opposite behavior of Figure 3.2 a



(b) pMOS transistor



(c) Simplified symbol for a pMOS transistor

- pMOS transistors have the opposite behaviour of nMOS transistors
  - The substrate is connected to V<sub>DD</sub> rather than ground
  - The source terminal has the higher voltage (sources holes, here)

# nMOS operation – cutoff → subthreshold (v<sub>GS</sub>< v<sub>t</sub>)



# nMOS operation – triode mode



# nMOS operation – pinchoff



# nMOS operation – saturation



## **nMOS** operation – V-I characteristic



# nMOS and pMOS transistors in logic circuits







When switched on, the nMOS drain is pulled down to ground

Closed switch when  $V_G = V_{DD}$ 

Open switch when  $V_G = 0 \text{ V}$ 

(a) nMOS transistor





 $V_D = V_{DD}$ 

 $V_{DD}$ 

When switched on, the pMOS drain is pulled up to  $V_{DD}$ 

Open switch when  $V_G = V_{DD}$ 

Closed switch when  $V_G = 0 \text{ V}$ 

(b) pMOS transistor

B&V3, Figure 3.4 L10/S11

# A NOT gate built using nMOS technology





The resistor limits current flow through the transistor

(a) Circuit diagram

(b) Simplified circuit diagram



# nMOS realization of a NAND gate





# nMOS realization of a NOR gate



| <i>x</i> 1 | $x_2$ | f |
|------------|-------|---|
| 0          | 0     | 1 |
| 0          | 1     | 0 |
| 1          | 0     | 0 |
| 1          | 1     | 0 |
|            |       |   |

(b) Truth table



# nMOS realization of an AND gate



Constructed from a NAND gate followed by an INVERTER

| $x_1$ | $x_2$ | f |
|-------|-------|---|
| 0     | 0     | 0 |
| 0     | 1     | 0 |
| 1     | 0     | 0 |
| 1     | 1     | 1 |
|       |       |   |

(b) Truth table



# nMOS realization of an OR gate





#### Structure of an nMOS circuit



B&V3, Figure 3.10

- Generalizing the forgoing structures, note that the nMOS transistor network acts to pull the drain to ground
- We can derive an equivalent pMOS circuit for each of the previous circuits
- We can also combine both nMOS and pMOS networks together in what is known as <u>complementary MOS (CMOS)</u> technology
  - Involves replacing the pull-up resistor with a pull-up network that complements the structure of the nMOS-based pull-down network
  - Eliminates the power dissipation in the current-limiting resistor & simplifies fabrication

#### Structure of a CMOS circuit



- The functions realized by the PUN and PDN are complements of each other
  - For any valuation of the inputs, either the PDN pulls V<sub>f</sub> down to ground or the PUN pulls V<sub>f</sub> up to V<sub>DD</sub>
- The PUN & PDN have equal numbers of transistors and are arranged such that the networks are duals of each other
  - Wherever the PDN has nMOS transistors in series, the PUN has pMOS transistors in parallel and vice versa

# **CMOS** realization of a **NOT** gate



- Note that ALMOST no current flows in a CMOS inverter when the input is either low or high.
- This is true for all CMOS circuits; ALMOST no current flows, and hence ALMOST no power is dissipated under steady state conditions.
- However, such leakage current (through the gate) mounts as the transistor feature sizes and threshold voltages (gate voltage at which current just begins to flow) decrease
- So called dynamic power or switching power is transitionally dissipated when the gate changes state – the amount dissipated is proportional to the clock frequency and the square of the supply voltage V<sub>DD</sub>

# **CMOS** realization of a NAND gate



| $x_1$ $x_2$ | $T_{-1}$ | $T_{2}$ | $T_{3}$ | $T_{4}$ | f |
|-------------|----------|---------|---------|---------|---|
| 0 0         | on       | on      | of f    | off     | 1 |
| 0 1         | on       | off     | off     | on      | 1 |
| 1 0         | of f     | on      | on      | off     | 1 |
| 1 1         | of f     | off     | on      | on      | 0 |

- The circuit can be derived from the NAND function  $f = \overline{x_1}\overline{x_2}$
- This expression specifies the conditions for which f = 1; hence it defines the PUN:
- From DeMorgan,  $f = \overline{x_1} \overline{x_2} = \overline{x_1} + \overline{x_2}$ 
  - Thus f = 1 when either  $x_1$  or  $x_2$  have the value 0, which means the PUN must have two pMOS transistors connected in parallel
- The PDN must implement the complement of f which is  $\overline{f} = x_1 x_2$ 
  - Since  $\overline{f} = 1$  when both  $x_1$  and  $x_2$  are 1, the PDN must have two nMOS transistors in series

B&V3, Figure 3.13 L10/S20

# **CMOS** realization of a NOR gate



| $x_1$ $x_2$ | $T_{-1}$ | $T_{2}$ | $T_{3}$ | $T_{4}$ | f |
|-------------|----------|---------|---------|---------|---|
| 0 0         | on       | on      | off     | off     | 1 |
| 0 1         | on       | off     | off     | on      | 0 |
| 1 0         | off      | on      | on      | off     | 0 |
| 1 1         | off      | off     | on      | on      | 0 |
|             |          |         |         |         |   |

(a) Circuit

(b) Truth table and transistor states

# **CMOS** realization of an AND gate

Since two more transistors are needed to construct CMOS AND/OR gates,  $V_{DD}$ NAND/NOR logic networks are preferred

# The circuit for $f = \overline{x}_1 + \overline{x}_2 \overline{x}_3$

- The PUN is readily derived since all variables appear in complemented form
- Use DeMorgan to derive the PDN:

$$\overline{f} = \overline{\overline{x}_1 + \overline{x}_2 \overline{x}_3}$$
$$= x_1 (x_2 + x_3)$$



## Note voltage levels for the NAND circuit...



| x 1 | x 2 | f |
|-----|-----|---|
| L   | L   | Н |
| L   | Н   | Н |
| Н   | L   | Н |
| Н   | Н   | L |
|     |     |   |

(b) Voltage levels

(a) Circuit

| <i>x</i> <sub>1</sub> | <i>X</i> <sub>2</sub> | f |
|-----------------------|-----------------------|---|
| 0                     | 0                     | 1 |
| 0                     | 1                     | 1 |
| 1                     | 0                     | 1 |
| 1                     | 1                     | 0 |



(a) Positive logic truth table and gate symbol

| $X_1$ $X_2$              | _                |                 |
|--------------------------|------------------|-----------------|
| 1 1<br>1 0<br>0 1<br>0 0 | 0<br>0<br>0<br>1 | $X_1$ $X_2$ $f$ |

(b) Negative logic truth table and gate symbol

Obtained by assigning logic=1 to voltage=L & logic=0 to voltage=H

## A 7400-series chip



(a) Dual-inline package

7400-series packages, a highly successful example of integrated circuit technology introduced in the 1960s, were widely used until the mid-1980s.

Because of their low logic capacity, these standard chips are seldom used today



(b) Structure of 7404 chip

# An implementation of $f = x_1x_2 + \overline{x_2}x_3$



# A 4-bit, 2-register, 6-instruction 7400 series computer



## **Evolution of integrated circuit technology**

- Over time, chips have been classified according to their size
  - The earliest chips, such as 7400-series chips, comprise only a few logic gates – the technology used to produce these chips is referred to as <u>small-scale integration (SSI)</u>
  - Chips that included 10 to 100 gates represented <u>medium-scale</u> <u>integration (MSI)</u>
  - Until the mid-1980s, chips that were too large to qualify as MSI were classified as <u>large-scale integration (LSI)</u>
- More recently, this classification scheme has lost practical value, as most integrated circuits contain many 1,000,000s, if not billions, of transistors – these are all made with what is referred to as <u>very large</u> <u>scale integration (VLSI)</u> technology
  - These devices support the trend in digital hardware to integrate as much circuitry as possible onto a single chip
- This trend to ever greater levels of integration is driven by application needs, cost, performance, reliability and profit factors

## The problem with fixed devices...

 The functions provided by <u>7400-series parts are fixed</u> and cannot be tailored to suit particular designs

## Programmable logic device as a black box

- It is possible to manufacture chips that contain relatively large amounts of logic circuitry with a structure that is not fixed
  - Such devices were introduced in the 1970s and are called <u>programmable</u> <u>logic devices (PLDs)</u>
  - PLDs are general-purpose chips for implementing logic circuitry
  - They can be viewed as a black box containing logic gates and programmable switches to allow the gates to be interconnected as desired



# **Programmable Logic Array (PLA)**



B&V3, Figure 3.25 L10/S31

## Gate-level diagram of a PLA



L10/S32

# More conventional schematic of the previous PLA



# Programmable Array Logic (PAL)



AND plane

## **Enhancing the flexibility of PAL outputs**



# A PLD programming unit



Programming methods:

# Structure of a complex programmable logic device (CPLD)





# A field-programmable gate array (FPGA)



For cost and performance reasons, as few chips as possible are used to implement a design

- 7400-series chips implement the equivalent of just a few two-input NAND gates (the prevalent metric for chip size)
- An SPLD or CPLD macrocell represents about 20 equivalent gates; thus a PAL with 8 macrocells can accommodate a circuit that needs up to about 160 gates and a large CPLD with 500 macrocells can implement circuits of up to 10,000 equivalent gates
- Modern FPGAs can be used to implement circuits of millions of equivalent gates in size



(a) General structure of an FPGA

(b) Pin grid array (PGA) package (bottom view)

# A two-input lookup table (LUT) as an FPGA logic cell (recall from Week 1)



| <i>X</i> <sub>1</sub> | <i>X</i> <sub>2</sub> | $f_1$ |
|-----------------------|-----------------------|-------|
| 0                     | 0                     | 1     |
| 0                     | 1                     | 0     |
| 1                     | 0                     | 0     |
| 1                     | 1                     | 1     |

- (a) Circuit for a two-input LUT
- (b)  $f_1 = \bar{x}_1 \bar{x}_2 + x_1 x_2$



An *n*-input LUT serves as a small 2<sup>n</sup> address memory to implement an arbitrary Boolean function of *n* variables

(c) Storage cell contents in the LUT

Implementation Technology

# A three-input LUT



# Inclusion of a flip-flop in an FPGA logic block



# A section of a programmed FPGA



$$f_1 = x_1 x_2$$

$$f_2 = \overline{x}_2 x_3$$

$$f = f_1 + f_2$$

$$= x_1 x_2 + \overline{x}_2 x_3$$

In an FPGA, the LUT contents, routing switches and connection boxes are most commonly provided by SRAM cells

B&V3, Figure 3.39 L10/S43

## **Custom chips**

- The key factor that limits the size of a circuit that can be accommodated in a PLD is the presence of the programmable switches
- Although the switches afford PLDs their flexibility, they consume significant amounts of space and thus lead to increased cost, increased power consumption and reduced speed
- To provide the largest number of logic gates, highest circuit speed or lowest power, a so-called custom chip can be manufactured
- Whereas PLDs are prefabricated and available off-the-shelf, custom chips are created from scratch – the designer has complete flexibility to determine the number of transistors, their placement, and how they are to be interconnected
- This enormous design effort leads to significant expense, and thus
  they are only produced when standard parts do not meet
  requirements or the quantity that is to be sold justifies the cost
  - Examples of products usually realized as custom chips include:
     microprocessors, memory chips, GPUs, FPGAs, WiFi transceivers,
     digital broadcast receivers, engine management units,...

#### A section of two rows in a standard-cell chip

- When the designer doesn't need complete flexibility over the layout of individual transistors, a technology known as standard cells can be used
- Chips made using this technology are also called application-specific integrated circuits (ASICs)
- A standard cell design uses standard gates available from a library and is thus mostly concerned with their interconnection rather than the layout of transistors to create the cell



# A sea-of-gates gate array



# The logic function $f_1 = x_2 \overline{x}_3 + x_1 x_3$ in a gate array

