# ECE 255 Introduction to Digital Logic Design





#### **Outline**

- Review of number conversion
- Boolean expressions in VHDL
- Sum of Products (SOP) Expressions
- Canonical Sum of Products (CSOP) Formulating Boolean Functions
- Canonical Product of Sums
- Logic Gates and Schematics



# Converting Base-16 to Base-10

- Integer b serves as the base of a number system (e.g. b=16 for base-16)
- Converting base-*b* number to decimal
  - Each base-*b* digit is represented first as its decimal equivalent (base-16 digit A represented as 10 for conversion, digit E represented as 14)
  - Each digit for each position p is multiplied by  $b^p$ (A, represented by 10, in position 2 is multiplied by 16<sup>2</sup> or 256)
  - Results for all positions are summed together to reveal the decimal number
- Example: Convert  $(2AF)_{16}$  to decimal (base-10)

$$d_0 = \frac{1}{15}$$
 $d_1 = A = 10$ 
 $d_2 = 2 = 2$ 

$$d_{0} = F = 15$$

$$d_{1} = A = 10$$

$$d_{2} = 2 = 2$$

$$= 512 + 160 + 15$$
UNIVERSITY OF

$$(6.97)$$



### **Converting Base-16 to Base-10**

• Example: Convert (F0D)<sub>16</sub> to decimal (base-10)

$$D = 15 \cdot 16^{2} + 0 \cdot 16^{1} + 13 \cdot 16^{2}$$

$$= 3840 + 13$$

$$= (3853)_{10}$$



#### **Boolean Functions in VHDL**

Very High Speed Intograted Circuit

• VHDL = <u>VHSIC H</u>ardware <u>Description L</u>anguage

- FP G-A
- We'll introduce you to VHDL along the way and your labs will use VHDL
- For basic logic operators in VHDL:
  - Keyword "AND" represents the AND operator type it out, not ·
  - Keyword "OR" represents the OR operator type it out, not +
  - Keyword "NOT" for complement or NOT operator type it out, not ' or
  - Keyword "XOR for the exclusive-OR operator
- The VHDL assignment operator is <= used to assign right side to left side</li>
- Examples of use:

```
y <= a \text{ AND b;} \qquad -- \text{ implements function } y(a,b) = a \cdot b y <= a \text{ OR b;} \qquad -- \text{ implements function } y(a,b) = a + b y <= \text{NOT(a);} \qquad -- \text{ implements function } y(a,b) = a' = \overline{a}
```



## Boolean Functions in VHDL – Notes & Examples



#### **Minterms and Products**

- Recall: AND is a function of variables the result of which is TRUE (logic 1) only when *all* input variables are TRUE (logic 1)
- A <u>minterm</u> is an AND (a.k.a. "product") in which <u>each variable appears once</u> in the term, in either complemented or uncomplemented form
- A minterm m is 1 for exactly one combination of variables and 0 for all others
- For a function of *n* variables, how many minterms?
- Let's write all possible minterms for two variables *A*, *B*



#### Minterms and Products – Truth Tables

• Minterms are AND expressions in a function that yield logic 1 (or TRUE) in the output of that function

• Possible minterms are based on any combination of variables  $(2^n \text{ possible minterms for } n \text{ variable function})$ 

(2<sup>n</sup> possible minterms for n variable function) 
$$\angle$$
 Canonical SOP

 $A \ B \ f \ f(A,B) = A \cdot B + A \cdot B$ 
 $A \cdot B = 1 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0 \ A = 0$