# CG1112 AY17/18 guiz 2 cheatsheet compiled by linruo@comp.nus.edu.sg

### **USART Communications**

- Asynchronous mode used for EPP2 the transmission is independent of clock signal.
- The transmitter uses an internal clock to determine when to send each bit.
- 1. Physical Layer
- RX: receives incoming bits (0)
- TX: transmits outgoing bits (1)
- 2. Data Link Layer
- Both sides must agree on the number of data bits, type of parity bits, number of stop bits and same bit rate / baud rate.
- 3. Registers
- UCSROC (pair up with UCSROB to set the 3rd bit of the data size)

| UM      | ISEL0[1:0] | Mode  |       |       |        |        |        |
|---------|------------|-------|-------|-------|--------|--------|--------|
|         |            |       |       |       |        |        | 0      |
| UMSEL01 | UMSEL00    | UPM01 | UPM00 | USBS0 | UCSZ01 | UCSZ00 | UCPOL0 |

| UMSEL0[1:0] | Mode                              |
|-------------|-----------------------------------|
| 00          | Asynchronous USART                |
| 01          | Synchronous USART                 |
| 10          | Reserved                          |
| 11          | Master SPI (MSPIM) <sup>(1)</sup> |

| UPM0[1:0] | ParityMode           |
|-----------|----------------------|
| 00        | Disabled             |
| 01        | Reserved             |
| 10        | Enabled, Even Parity |
| 11        | Enabled, Odd Parity  |

| USBS0 | Stop Bit(s) |
|-------|-------------|
| 0     | 1-bit       |
| 1     | 2-bit       |

| UCSZ0[2:0] | Character Size |
|------------|----------------|
| 000        | 5-bit          |
| 001        | 6-bit          |
| 010        | 7-bit          |
| 011        | 8-bit          |
| 100        | Reserved       |
| 101        | Reserved       |
| 110        | Reserved       |
| 111        | 9-bit          |

- \_ B =  $\frac{f_{\rm osc}}{16 \times baud} 1$  to set the lower byte of UBBROL If B < 255
- UBBROH = 0 (for input remaining bits)
- UBBROH = input remaining bits if B > 8 bits

### -UCSROB

| RXC | CIEO   | TXCIE0                            | UDRIE0                                                                       | RXEN0             | TXEN0          | UCSZ02          | RXB80 | TXB80 |  |
|-----|--------|-----------------------------------|------------------------------------------------------------------------------|-------------------|----------------|-----------------|-------|-------|--|
| Bit | Label  | Comment                           |                                                                              |                   |                |                 |       |       |  |
| 7   | RXCIE0 | Set to 1 to trigger U             | SART_RX_vect in                                                              | CEIVED.           |                |                 |       |       |  |
| 6   | TXCIE0 | Set to 1 to trigger U             | Set to 1 to trigger USART_TX_vect interrupt when finish sending a character. |                   |                |                 |       |       |  |
| 5   | UDRIE0 | Set to 1 to trigger U             | Set to 1 to trigger USART_UDRE_vect interrupt when sending data register is  |                   |                |                 |       |       |  |
|     |        | empty.                            |                                                                              |                   |                |                 |       |       |  |
| 4   | RXEN0  | Enable USART recei                | ver.                                                                         |                   |                |                 |       |       |  |
| 3   | TXEN0  | Enable USART trans                | mitter.                                                                      |                   |                |                 |       |       |  |
| 2   | UCSZ02 | Used with UCSZ01 a                | and UCSZ00 (bits                                                             | 2 and 1) bits in  | UCSROC to spec | cify data size. |       |       |  |
| 1   | RXB0   | 9th bit received whe              | n operating in 9                                                             | -bit word size mo | ode.           |                 |       |       |  |
| 0   | TXB0   | 9 <sup>th</sup> bit to be transmi | tted when oper                                                               | ating in 9-bit wo | rd size mode.  |                 |       |       |  |

## -UCSROA (contain flag that tells us whether we can send or read data)

| RXC0 | )    | TXC | 0        | UDRE0                   | FE0            | DOR0 | UPE0 | U2X0 | MPCM0 |
|------|------|-----|----------|-------------------------|----------------|------|------|------|-------|
| 7    | RXC0 |     | Becom    | es 1 when c             | lata is receiv | ved  |      |      |       |
| 6    | RXC0 |     | Finishe  | inished sending data    |                |      |      |      |       |
| 5    | UDRE | )   | Data re  | gister is em            | pty            |      |      |      |       |
| 4    | FE0  |     | Becom    | Become 1 if frame error |                |      |      |      |       |
| 3    | FOR0 |     | Data o   | verrun                  |                |      |      |      |       |
| 2    | UPE0 |     | Parity 6 | error                   |                |      |      |      |       |
| 1    | U2X0 |     |          |                         |                |      |      |      |       |
| 0    | MPCN | 10  |          |                         |                |      |      |      |       |

### **ADC Programming**

- Nyquist Sampling Rate sampled signal frequency should be at least twice of the highest frequency of the signal
- Input voltage signals are mapped in the range of 0 -5V (Quick math)
- Resolution: voltage distance between two adjacent quantization levels. Higher quantization levels, higher accuracy.
- N bits data divide the input signal range into 2<sup>h</sup> diff quantization levels.

resolution =  $(voltage span)/2^b = (V_{ref high} - V_{ref low})/2^b$ 

## Power Reduction Register (turn off power to save energy)

| PRTV | VIO   | PRTI | M2      | PRTIM0      |           | PRTIM1 | PRSPI0 | PRUSART0 | PR-ADC |
|------|-------|------|---------|-------------|-----------|--------|--------|----------|--------|
| 0    | PR-AD | C    | Write ( | to activate | the power | of ADC |        |          |        |

## ADCSRA

| ADEN | 7    | ADS | С       | ADATE                    | ADIF        | ADIE          | ADPS2         | ADPS1 | ADPS0 |
|------|------|-----|---------|--------------------------|-------------|---------------|---------------|-------|-------|
| 7    | ADEN |     | Write 2 | Write 1 to switch on ADC |             |               |               |       |       |
| 6    | ADSC |     | Write 1 | Lt start the             | conversatio | n / Poll it u | ntil it becon | nes 0 |       |

$$f_s = \frac{f_{cl}}{f_{cl}}$$

to find the scalar value from the sampling frequency

#### **Communication Protocols**



- Left: periodic push by Arduino -> Rpi needs to buffer the incoming data
- Right: periodic poll by RPi -> potential loss of data on arduino if not enough polling

#### **Finding Checksums**

- -To check if data is received correctly.
- b1 XOR b2 XOR b3 XOR ...

## **Serializing Structures**

- -Convert a packet structure of data into stream of bytes
- -Deserialise the stream of bytes back to strutures
- 1. Endianness
- Big endian: higher order bytes at lower addresses
- Little Endian: lower order bytes at lower addresses
- Need to convert all data to standard endianness
- Convert it back to the native endianness at the destination
- 2. Differing Data Types
- Arduino: int is 16 bits
- Pi: 32 bits and receive 4 bytes by 4 bytes of data
- need to convert them using int32 t
- use padding to makesure that the packet sent by Arduino and received at Pi are equal
- Magic number to ensure it's a valid packet

## **Simultaneous Localization and Mapping**



Hector – doesn't require odometry data but cant handle big movements between updat

| ADPS2 | ADPS1 | ADPS0 | Division Factor |
|-------|-------|-------|-----------------|
| 0     | 0     | 0     | 2               |
| 0     | 0     | 1     | 2               |
| 0     | 1     | 0     | 4               |
| 0     | 1     | 1     | 8               |
| 1     | 0     | 0     | 16              |
| 1     | 0     | 1     | 32              |
| 1     | 1     | 0     | 64              |
| 1     | 1     | 1     | 128             |

ADMUX (Choose and convert reference voltage)

| REFS1                                 | REFS0                        | ADLAR                                                |                | MUX3              | MUX2     | MUX1 | MUX0 |
|---------------------------------------|------------------------------|------------------------------------------------------|----------------|-------------------|----------|------|------|
| REFS[1:0] Voltage Reference Selection |                              |                                                      |                |                   |          |      |      |
| 00                                    | AREF, Internal V             | AREF, Internal V <sub>ref</sub> turned off           |                |                   |          |      |      |
| 01                                    | AV <sub>CC</sub> with extern | AV <sub>CC</sub> with external capacitor at AREF pin |                |                   |          |      |      |
| 10                                    | Reserved                     |                                                      |                |                   |          |      |      |
| 11                                    | Internal 1.1V Vo             | ltage Referenc                                       | e with externa | al capacitor at A | AREF pin |      |      |

| Channel | MUX2 | MUX1 | MUX0 |
|---------|------|------|------|
| 0       | 0    | 0    | 0    |
| 1       | 0    | 0    | 1    |
| 2       | 0    | 1    | 0    |
| 3       | 0    | 1    | 1    |
| 4       | 1    | 0    | 0    |
| 5       | 1    | 0    | 1    |
| 6       | 1    | 1    | 0    |
| 7       | 1    | 1    | 1    |

#### Transfer Control Protocol / Internet Protocol

- -Defines how many computers/clients can set up communications over a network to reach the server at the specific IP address
- IP/Network layer protocol': deals how data is transmitted from one end to another through a network of routers and hosts. Routers often drop packets rather than delivering them when its overwhelmed with data and its buffers are full. Thus IP doesn't guarantee actual packet delivery.
- TCP solves this problem by establishing a connection between source and destination. It reassembles the data in the correct order.
- TCP/IP uses a special data structure socket to open connection to a host and read/write data to host

#### Transport Layer Security

- 1. Alice writes a message M and hash it into D
- 2. Encrypt D to get D' with Alice's private key and use Bob's public key to encrypt (M+D') to form C
- 3. Bob decrypt C with his own private key to get (M+D') and hash it to get D
- 4. Bob uses Alice's public key to decrypt D' (aka digital signature)
- 1. Alice gives Charlie her public key and Charlie derives a hash for her and encrypt it with his private key
- 2. Bob computes the hash and use Charlie's public key to decrypt the signature.