

# SSD202D PWM Module Description







© 2022 SigmaStar Technology Corp. All rights reserved.

SigmaStar Technology makes no representations or warranties including, for example but not limited to, warranties of merchantability, fitness for a particular purpose, non-infringement of any intellectual property right or the accuracy or completeness of this document, and reserves the right to make changes without further notice to any products herein to improve reliability, function or design. No responsibility is assumed by SigmaStar Technology arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

SigmaStar is a trademark of SigmaStar Technology Corp. Other trademarks or names herein are only for identification purposes only and owned by their respective owners.



#### 1. MODULE DESCRIPTION

#### 1.1. Overview

The PWM function is used to generate the pulse width waveform. This ASIC supports four sync-mode PWMs.

### 1.2. Function Description

The PWM module has the following features:

- Working range is from (OSC clk/2) to (OSC clk/2^34) for example, if OSC clk = 12MHz, the range is 6MHz ~ 0.007Hz
- Supports 1MHz, 1.5MHz, 3MHz, 6MHz, 8MHz, 12MHz and 86MHz clock source
- Supports double buffer to avoid generating wrong waveform
- Supports 1~4 multiple pulses in one PWM (double buffer should be set in this mode)
- Supports N round mode
- Supports Hold mode
- Supports Stop mode
- Supports Sync mode

## 1.3. Operating Mode and Guideline

PWM settings could be double buffered to prevent wrong waveform from being generated.

- 1. Set DBEN = 1 to enable normal double buffer. The newly inputted value will be loaded only when a current PWM has been completely generated. See **Figure 1-1** below.
- 2. Wrong PWM pulse could be prevented if VDBEN\_SW is pulled low while registers are set, as shown in Figure 1-2.



Figure 1-1: PWM Normal Double Buffer Function





Figure 1-2: PWM SW Double Buffer Function (VDBEN\_SW = ctrl H/L)

A PWM could be shifted to a phase different from that of other PWMs.

For example, suppose PWM0 and PWM1 are both 120Hz with duty cycle of 25%, but PWM1 is phase shifted 180° as opposed to PMW0. You can set the following values, and modify the shift value (rise edge) and duty value (fall edge) for PWM1 to shift.

PWM0: period value = 12000000/120 = 0x186A0

Duty value = 1/4 \* period = 0x61A8

PWM1: period value = 12000000/120 = 0x186A0

Shift value = 0x186A0 \* 180/360 = 0xC350

Duty value = 0xC350 + 0x61A8 = 0x124F8

The waveform will then be as shown in Figure 1-3 below.



Figure 1-3: PWM Shift Function

According to the above discussion, we can generate four different pulses in a period by setting shift 1~4 and duty 1~4. For this purpose, reg\_diff\_p\_en should be high.



Figure 1-4: PWM Multiple Pulse Function



#### Period and Divider setting:

For those applications to which accuracy is imperative, please use period/duty bits instead of divider bits. For example, if you need a 150Hz PWM frequency, set period = 80000 (1387Fh) instead of setting divider = 100 (63h) and period = 800 (31Fh). The reason is that, if you need to fine tune to 150.1Hz, you just need to change the period to 79947 (1384Ah) to get the result of 150.099Hz. But if you use the divider option, you will need to change the period to 799, to get a less precise result of 150.188Hz.



# 1.4. Sync Mode Description and Interrupt Function

In order to sync PWM, each group need to have the same period and div setting if the PWM sync mode is enabled. Delay counter will start counting after it is enabled for each group. Group0 controls PWM0~3. When sync mode is enabled, only hold mode, N round mode and stop mode are supported.





Figure 1-5: PWM Sync Mode

# 1.5. Hold Mode 0 Description

Hold mode will hold the PWM value after current period is finished. Users can change the PWM setting after getting PWM hold interrupt. PWM will restart with the new setting after group hold mode is disabled.



Figure 1-6: PWM Hold Mode



## 1.6. Hold Mode 1 Description

Hold mode 1 is the same as Hold mode 0, except that it will set PWM value = 0 after the current period is finished. All you need to do is to enable reg\_pwm\_hold\_mode1.



Figure 1-7: PWM Hold Mode

# 1.7. Stop Mode Description

Stop mode will cause the PWM to stop immediately with no restart availability. So it is used in urgent cases only. To restart PWM after it has been stopped through the Stop mode, use software reset.





Figure 1-8: PWM Stop Mode

# 1.8. N Round Mode Description

N round mode can generate the number of pulses required by setting the corresponding parameter. If the parameter is set to 0, PWM will generate pulses continuously. You can restart PWM through group enable after receiving PWM interrupt.



Figure 1-9: PWM N Round Mode



## 2. REGISTER DESCRIPTION

# 2.1. PWM Register (Bank = 1A)

| PWM Regis           | ster (Bank = 1A)   |     |                                  |
|---------------------|--------------------|-----|----------------------------------|
| Index<br>(Absolute) | Mnemonic           | Bit | Description                      |
| 00h                 | REG1A00            | 7:0 | Default: 0x00 Access: R/W        |
| (1A00h)             | PWM0_SHIFT[7:0]    | 7:0 | PWM0 rising point shift counter. |
| 00h                 | REG1A01            | 7:0 | Default: 0x00 Access: R/W        |
| (1A01h)             | PWM0_SHIFT[15:8]   | 7:0 | See description of '1A00h'.      |
| 01h                 | REG1A02            | 7:0 | Default: 0x00 Access: R/W        |
| (1A02h)             | -                  | 7:2 | Reserved.                        |
|                     | PWM0_SHIFT[17:16]  | 1:0 | See description of '1A00h'.      |
| 02h                 | REG1A04            | 7:0 | Default: 0x00 Access: R/W        |
| (1A04h)             | PWM0_DUTY[7:0]     | 7:0 | PWM0 duty.                       |
| 02h                 | REG1A05            | 7:0 | Default: 0x00 Access: R/W        |
| (1A05h)             | PWM0_DUTY[15:8]    | 7:0 | See description of '1A04h'.      |
| 03h<br>(1A06h)      | REG1A06            | 7:0 | Default: 0x00 Access: R/W        |
|                     | _                  | 7:2 | Reserved.                        |
|                     | PWM0_DUTY[17:16]   | 1:0 | See description of '1A04h'.      |
| 04h                 | REG1A08            | 7:0 | Default: 0x00 Access: R/W        |
| (1A08h)             | PWM0_PERIOD[7:0]   | 7:0 | PWM0 period.                     |
| 04h                 | REG1A09            | 7:0 | Default: 0x00 Access: R/W        |
| (1A09h)             | PWM0_PERIOD[15:8]  | 7:0 | See description of '1A08h'.      |
| 05h                 | REG1A0A            | 7:0 | Default: 0x00 Access: R/W        |
| (1A0Ah)             | 7                  | 7:2 | Reserved.                        |
|                     | PWM0_PERIOD[17:16] | 1:0 | See description of '1A08h'.      |
| 06h                 | REG1A0C            | 7:0 | Default: 0x00 Access: R/W        |
| (1A0Ch)             | PWM0_DIV[7:0]      | 7:0 | PWM0 divider.                    |
| 06h                 | REG1A0D            | 7:0 | Default: 0x00 Access: R/W        |
| (1A0Dh)             | PWM0_DIV[15:8]     | 7:0 | See description of '1A0Ch'.      |
| 07h                 | REG1A0E            | 7:0 | Default: 0x01 Access: R/W        |
| (1A0Eh)             | -                  | 7:5 | Reserved.                        |
|                     | PWM0_POLARITY      | 4   | PWM0 polarity.                   |



| PWM Regis           | ster (Bank = 1A)         |     |                                                                |
|---------------------|--------------------------|-----|----------------------------------------------------------------|
| Index<br>(Absolute) | Mnemonic                 | Bit | Description                                                    |
|                     | PWM0_SHIFT_GAT           | 3   | PWM0 enable shift counter gating.                              |
|                     | PWM0_DIFF_P_EN           | 2   | Enable multiple differential pulse width mode.                 |
|                     | PWM0_DBEN                | 1   | PWM0 double buffer enable.                                     |
|                     | PWM0_VDBEN_SW            | 0   | PWM0 double buffer enable by software.  1: Enable, 0: Disable. |
| 08h                 | REG1A10                  | 7:0 | Default: 0xFF Access: R/W                                      |
| (1A10h)             | PWM0_SHIFT2[7:0]         | 7:0 | PWM0 rising point shift2 counter.                              |
| 08h                 | REG1A11                  | 7:0 | Default: 0xFF Access: R/W                                      |
| (1A11h)             | PWM0_SHIFT2[15:8]        | 7:0 | See description of '1A10h'.                                    |
| 09h                 | REG1A12                  | 7:0 | Default : 0xFF Access : R/W                                    |
| (1A12h)             | PWM0_DUTY2[7:0]          | 7:0 | PWM0 duty2.                                                    |
| 09h                 | REG1A13                  | 7:0 | Default : 0xFF Access : R/W                                    |
| (1A13h)             | PWM0_DUTY2[15:8]         | 7:0 | See description of '1A12h'.                                    |
| OAh                 | REG1A14                  | 7:0 | Default : 0xFF Access : R/W                                    |
| (1A14h)             | PWM0_SHIFT3[7:0]         | 7:0 | PWM0 rising point shift3 counter.                              |
| DAh                 | REG1A15                  | 7:0 | Default : 0xFF Access : R/W                                    |
| (1A15h)             | PWM0_SHIFT3[15:8]        | 7:0 | See description of '1A14h'.                                    |
| 0Bh                 | REG1A16                  | 7:0 | Default : 0xFF                                                 |
| (1A16h)             | PWM0_DUTY3[7:0]          | 7:0 | PWM0 duty3.                                                    |
| OBh                 | REG1A17                  | 7:0 | Default: 0xFF Access: R/W                                      |
| (1A17h)             | PWM0_DUTY3[15:8]         | 7:0 | See description of '1A16h'.                                    |
| 0Ch                 | REG1A18                  | 7:0 | Default : 0xFF                                                 |
| (1A18h)             | PWM0_SHIFT4[7:0]         | 7:0 | PWM0 rising point shift4 counter.                              |
| 0Ch                 | REG1A19                  | 7:0 | Default : 0xFF                                                 |
| (1A19h)             | PWM0_SHIFT4[15:8]        | 7:0 | See description of '1A18h'.                                    |
| 0Dh                 | REG1A1A                  | 7:0 | Default : 0xFF Access : R/W                                    |
| (1A1Ah)             | PWM0_DUTY4[7:0]          | 7:0 | PWM0 duty4.                                                    |
| ODh                 | REG1A1B                  | 7:0 | Default : 0xFF                                                 |
| (1A1Bh)             | PWM0_DUTY4[15:8]         | 7:0 | See description of '1A1Ah'.                                    |
| 10h                 | REG1A20                  | 7:0 | Default: 0x00 Access: R/W                                      |
| (1A20h)             | GROUPO_ROUND_NUMBER[7:0] | 7:0 | Round number for group0.                                       |
| 10h                 | REG1A21                  | 7:0 | Default: 0x00 Access: R/W                                      |



| PWM Regis           | ter (Bank = 1A)                    |     | _                           |              |
|---------------------|------------------------------------|-----|-----------------------------|--------------|
| Index<br>(Absolute) | Mnemonic                           | Bit | Description                 |              |
| (1A21h)             | GROUPO_ROUND_NUMBER[ 15:8]         | 7:0 | See description of '1A20h'. |              |
| 11h                 | REG1A22                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A22h)             | GROUPO_PWMO_DELAY_CO<br>UNT[7:0]   | 7:0 | GROUPO_PWMO_DELAY_CO        | UNT.         |
| 11h                 | REG1A23                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A23h)             | GROUPO_PWMO_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1A22h'. |              |
| 12h                 | REG1A24                            | 7:0 | Default: 0x00               | Access: R/W  |
| (1A24h)             | -                                  | 7:2 | Reserved.                   | $\Delta V$   |
|                     | GROUPO_PWMO_DELAY_COUNT[17:16]     | 1:0 | See description of '1A22h'. |              |
| 13h                 | REG1A26                            | 7:0 | Default: 0x00               | Access: R/W  |
| (1A26h)             | GROUPO_PWM1_DELAY_CO<br>UNT[7:0]   | 7:0 | GROUP0_PWM1_DELAY_CO        | UNT.         |
| (1A27h)             | REG1A27                            | 7:0 | Default: 0x00               | Access : R/W |
|                     | GROUPO_PWM1_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1A26h'. |              |
| 14h                 | REG1A28                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A28h)             | -                                  | 7:2 | Reserved.                   |              |
| 9                   | GROUPO_PWM1_DELAY_CO<br>UNT[17:16] | 1:0 | See description of '1A26h'. |              |
| 15h                 | REG1A2A                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A2Ah)             | GROUPO_PWM2_DELAY_CO<br>UNT[7:0]   | 7:0 | GROUP0_PWM2_DELAY_CO        | UNT.         |
| 15h                 | REG1A2B                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A2Bh)             | GROUPO_PWM2_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1A2Ah'. |              |
| 16h                 | REG1A2C                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A2Ch)             | -                                  | 7:2 | Reserved.                   |              |
|                     | GROUPO_PWM2_DELAY_CO<br>UNT[17:16] | 1:0 | See description of '1A2Ah'. |              |
| 17h                 | REG1A2E                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A2Eh)             | GROUPO_PWM3_DELAY_CO<br>UNT[7:0]   | 7:0 | GROUPO_PWM3_DELAY_CO        | UNT.         |



| PWM Regis           | ster (Bank = 1A)                   | [   |                              |              |
|---------------------|------------------------------------|-----|------------------------------|--------------|
| Index<br>(Absolute) | Mnemonic                           | Bit | Description                  | _            |
| 17h                 | REG1A2F                            | 7:0 | Default: 0x00                | Access : R/W |
| (1A2Fh)             | GROUPO_PWM3_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1A2Eh'.  |              |
| 18h                 | REG1A30                            | 7:0 | Default: 0x00                | Access: R/W  |
| (1A30h)             | -                                  | 7:2 | Reserved.                    |              |
|                     | GROUPO_PWM3_DELAY_CO<br>UNT[17:16] | 1:0 | See description of '1A2Eh'.  |              |
| 20h                 | REG1A40                            | 7:0 | Default: 0x00                | Access: R/W  |
| (1A40h)             | PWM1_SHIFT[7:0]                    | 7:0 | PWM1 rising point shift cour | nter.        |
| 20h                 | REG1A41                            | 7:0 | Default: 0x00                | Access : R/W |
| (1A41h)             | PWM1_SHIFT[15:8]                   | 7:0 | See description of '1A40h'.  |              |
| 21h                 | REG1A42                            | 7:0 | Default: 0x00                | Access : R/W |
| (1A42h)             | -                                  | 7:2 | Reserved.                    |              |
|                     | PWM1_SHIFT[17:16]                  | 1:0 | See description of '1A40h'.  |              |
| (1 1 1 1 1 1        | REG1A44                            | 7:0 | Default: 0x00                | Access : R/W |
|                     | PWM1_DUTY[7:0]                     | 7:0 | PWM1 duty.                   |              |
| 22h                 | REG1A45                            | 7:0 | Default: 0x00                | Access : R/W |
| (1A45h)             | PWM1_DUTY[15:8]                    | 7:0 | See description of '1A44h'.  |              |
| 23h                 | REG1A46                            | 7:0 | Default: 0x00                | Access : R/W |
| (1A46h)             | 2 , 3                              | 7:2 | Reserved.                    |              |
|                     | PWM1_DUTY[17:16]                   | 1:0 | See description of '1A44h'.  |              |
| 24h                 | REG1A48                            | 7:0 | Default: 0x00                | Access: R/W  |
| (1A48h)             | PWM1_PERIOD[7:0]                   | 7:0 | PWM1 period.                 |              |
| 24h                 | REG1A49                            | 7:0 | Default: 0x00                | Access: R/W  |
| (1A49h)             | PWM1_PERIOD[15:8]                  | 7:0 | See description of '1A48h'.  | <del>-</del> |
| 25h                 | REG1A4A                            | 7:0 | Default: 0x00                | Access: R/W  |
| (1A4Ah)             | -                                  | 7:2 | Reserved.                    |              |
|                     | PWM1_PERIOD[17:16]                 | 1:0 | See description of '1A48h'.  |              |
| 26h                 | REG1A4C                            | 7:0 | Default: 0x00                | Access : R/W |
| (1A4Ch)             | PWM1_DIV[7:0]                      | 7:0 | PWM1 divider.                |              |
| 26h                 | REG1A4D                            | 7:0 | Default: 0x00                | Access : R/W |
| (1A4Dh)             | PWM1_DIV[15:8]                     | 7:0 | See description of '1A4Ch'.  |              |
| 27h                 | REG1A4E                            | 7:0 | Default: 0x01                | Access : R/W |



| PWM Regis           | ster (Bank = 1A)     |     |                                                                |  |
|---------------------|----------------------|-----|----------------------------------------------------------------|--|
| Index<br>(Absolute) | Mnemonic             | Bit | Description                                                    |  |
| (1A4Eh)             | -                    | 7:5 | Reserved.                                                      |  |
|                     | PWM1_POLARITY        | 4   | PWM1 polarity.                                                 |  |
|                     | PWM1_SHIFT_GAT       | 3   | PWM1 enable shift counter gating.                              |  |
|                     | PWM1_DIFF_P_EN       | 2   | Enable multiple differential pulse width mode.                 |  |
|                     | PWM1_DBEN            | 1   | PWM1 double buffer enable.                                     |  |
|                     | PWM1_VDBEN_SW        | 0   | PWM1 double buffer enable by software.  1: Enable, 0: Disable. |  |
| 28h                 | REG1A50              | 7:0 | Default : 0xFF Access : R/W                                    |  |
| (1A50h)             | PWM1_SHIFT2[7:0]     | 7:0 | PWM1 rising point shift2 counter.                              |  |
| 28h                 | REG1A51              | 7:0 | Default : 0xFF Access : R/W                                    |  |
| (1A51h)             | PWM1_SHIFT2[15:8]    | 7:0 | See description of '1A50h'.                                    |  |
| 29h                 | REG1A52              | 7:0 | Default: 0xFF Access: R/W                                      |  |
| (1A52h)             | PWM1_DUTY2[7:0]      | 7:0 | PWM1 duty2.                                                    |  |
| 29h                 | REG1A53              | 7:0 | Default : 0xFF Access : R/W                                    |  |
| (1A53h)             | PWM1_DUTY2[15:8]     | 7:0 | See description of '1A52h'.                                    |  |
| 2Ah                 | REG1A54              | 7:0 | Default : 0xFF Access : R/W                                    |  |
| (1A54h)             | PWM1_SHIFT3[7:0]     | 7:0 | PWM1 rising point shift3 counter.                              |  |
| 2Ah                 | REG1A55              | 7:0 | Default : 0xFF Access : R/W                                    |  |
| (1A55h)             | PWM1_SHIFT3[15:8]    | 7:0 | See description of '1A54h'.                                    |  |
| 2Bh                 | REG1A56              | 7:0 | Default: 0xFF Access: R/W                                      |  |
| (1A56h)             | PWM1_DUTY3[7:0]      | 7:0 | PWM1 duty3.                                                    |  |
| 2Bh                 | REG1A57              | 7:0 | Default : 0xFF                                                 |  |
| (1A57h)             | PWM1_DUTY3[15:8]     | 7:0 | See description of '1A56h'.                                    |  |
| 2Ch                 | REG1A58              | 7:0 | Default: 0xFF Access: R/W                                      |  |
| (1A58h)             | PWM1_SHIFT4[7:0]     | 7:0 | PWM1 rising point shift4 counter.                              |  |
| 2Ch                 | REG1A59              | 7:0 | Default : 0xFF Access : R/W                                    |  |
| (1A59h)             | PWM1_SHIFT4[15:8]    | 7:0 | See description of '1A58h'.                                    |  |
| 2Dh                 | REG1A5A              | 7:0 | Default : 0xFF Access : R/W                                    |  |
| (1A5Ah)             | PWM1_DUTY4[7:0]      | 7:0 | PWM1 duty4.                                                    |  |
| 2Dh                 | REG1A5B              | 7:0 | Default : 0xFF Access : R/W                                    |  |
| (1A5Bh)             | PWM1_DUTY4[15:8]     | 7:0 | See description of '1A5Ah'.                                    |  |
| 30h                 | REG1A60              | 7:0 | Default: 0x00 Access: R/W                                      |  |
| (1A60h)             | GROUP1_ROUND_NUMBER[ | 7:0 | Round number for group1.                                       |  |



| PWM Regis           | ster (Bank = 1A)                   |     |                             |              |
|---------------------|------------------------------------|-----|-----------------------------|--------------|
| Index<br>(Absolute) | Mnemonic                           | Bit | Description                 |              |
|                     | 7:0]                               |     |                             |              |
| 30h                 | REG1A61                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A61h)             | GROUP1_ROUND_NUMBER[<br>15:8]      | 7:0 | See description of '1A60h'. |              |
| 31h<br>(1A62h)      | REG1A62                            | 7:0 | Default: 0x00               | Access : R/W |
|                     | GROUP1_PWM0_DELAY_CO<br>UNT[7:0]   | 7:0 | GROUP1_PWM0_DELAY_COL       | JNT.         |
| 31h<br>(1A63h)      | REG1A63                            | 7:0 | Default: 0x00               | Access: R/W  |
|                     | GROUP1_PWM0_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1A62h'. | SV           |
| 32h                 | REG1A64                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A64h)             | -                                  | 7:2 | Reserved.                   | 7 1          |
|                     | GROUP1_PWM0_DELAY_CO<br>UNT[17:16] | 1:0 | See description of '1A62h'. |              |
| (1A66h)             | REG1A66                            | 7:0 | Default: 0x00               | Access : R/W |
|                     | GROUP1_PWM1_DELAY_COUNT[7:0]       | 7:0 | GROUP1_PWM1_DELAY_COL       | JNT.         |
| 33h                 | REG1A67                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A67h)             | GROUP1_PWM1_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1A66h'. |              |
| 34h                 | REG1A68                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A68h)             | -                                  | 7:2 | Reserved.                   |              |
|                     | GROUP1_PWM1_DELAY_CO<br>UNT[17:16] | 1:0 | See description of '1A66h'. |              |
| 35h                 | REG1A6A                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A6Ah)             | GROUP1_PWM2_DELAY_CO<br>UNT[7:0]   | 7:0 | GROUP1_PWM2_DELAY_COL       | JNT.         |
| 35h                 | REG1A6B                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A6Bh)             | GROUP1_PWM2_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1A6Ah'. |              |
| 36h                 | REG1A6C                            | 7:0 | Default: 0x00               | Access : R/W |
| (1A6Ch)             | -                                  | 7:2 | Reserved.                   |              |
|                     | GROUP1_PWM2_DELAY_CO<br>UNT[17:16] | 1:0 | See description of '1A6Ah'. |              |
| 37h                 | REG1A6E                            | 7:0 | Default: 0x00               | Access: R/W  |



| PWM Regis           | ster (Bank = 1A)                   |     |                                  |
|---------------------|------------------------------------|-----|----------------------------------|
| Index<br>(Absolute) | Mnemonic                           | Bit | Description                      |
| (1A6Eh)             | GROUP1_PWM3_DELAY_CO<br>UNT[7:0]   | 7:0 | GROUP1_PWM3_DELAY_COUNT.         |
| 37h                 | REG1A6F                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A6Fh)             | GROUP1_PWM3_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1A6Eh'.      |
| 38h                 | REG1A70                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A70h)             | -                                  | 7:2 | Reserved.                        |
|                     | GROUP1_PWM3_DELAY_CO<br>UNT[17:16] | 1:0 | See description of '1A6Eh'.      |
| 40h                 | REG1A80                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A80h)             | PWM2_SHIFT[7:0]                    | 7:0 | PWM2 rising point shift counter. |
| 40h                 | REG1A81                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A81h)             | PWM2_SHIFT[15:8]                   | 7:0 | See description of '1A80h'.      |
| 41h                 | REG1A82                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A82h)             | -                                  | 7:2 | Reserved.                        |
| Ī                   | PWM2_SHIFT[17:16]                  | 1:0 | See description of '1A80h'.      |
| 42h                 | REG1A84                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A84h)             | PWM2_DUTY[7:0]                     | 7:0 | PWM2 duty.                       |
| 42h                 | REG1A85                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A85h)             | PWM2_DUTY[15:8]                    | 7:0 | See description of '1A84h'.      |
| 43h                 | REG1A86                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A86h)             | - (()                              | 7:2 | Reserved.                        |
|                     | PWM2_DUTY[17:16]                   | 1:0 | See description of '1A84h'.      |
| 44h                 | REG1A88                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A88h)             | PWM2_PERIOD[7:0]                   | 7:0 | PWM2 period.                     |
| 44h                 | REG1A89                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A89h)             | PWM2_PERIOD[15:8]                  | 7:0 | See description of '1A88h'.      |
| 45h                 | REG1A8A                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A8Ah)             | -                                  | 7:2 | Reserved.                        |
|                     | PWM2_PERIOD[17:16]                 | 1:0 | See description of '1A88h'.      |
| 46h                 | REG1A8C                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A8Ch)             | PWM2_DIV[7:0]                      | 7:0 | PWM2 divider.                    |
| 46h                 | REG1A8D                            | 7:0 | Default: 0x00 Access: R/W        |
| (1A8Dh)             | PWM2_DIV[15:8]                     | 7:0 | See description of '1A8Ch'.      |

1/20/2022



| PWM Regis           | ster (Bank = 1A)  |     |                                                       |              |
|---------------------|-------------------|-----|-------------------------------------------------------|--------------|
| Index<br>(Absolute) | Mnemonic          | Bit | Description                                           |              |
| 47h                 | REG1A8E           | 7:0 | Default: 0x01                                         | Access : R/W |
| (1A8Eh)             | -                 | 7:5 | Reserved.                                             |              |
|                     | PWM2_POLARITY     | 4   | PWM2 polarity.                                        |              |
|                     | PWM2_SHIFT_GAT    | 3   | PWM2 enable shift counter gating.                     |              |
|                     | PWM2_DIFF_P_EN    | 2   | Enable multiple differential pulse width mode.        |              |
|                     | PWM2_DBEN         | 1   | PWM2 double buffer enable.                            | //-          |
|                     | PWM2_VDBEN_SW     | 0   | PWM2 double buffer enable l<br>1: Enable, 0: Disable. | by software. |
| 48h                 | REG1A90           | 7:0 | Default: 0xFF                                         | Access: R/W  |
| (1A90h)             | PWM2_SHIFT2[7:0]  | 7:0 | PWM2 rising point shift2 cou                          | nter.        |
| 48h                 | REG1A91           | 7:0 | Default : 0xFF                                        | Access : R/W |
| (1A91h)             | PWM2_SHIFT2[15:8] | 7:0 | See description of '1A90h'.                           |              |
| 49h                 | REG1A92           | 7:0 | Default: 0xFF                                         | Access: R/W  |
| (1A92h)             | PWM2_DUTY2[7:0]   | 7:0 | PWM2 duty2.                                           |              |
| (1 4 0 0 1- )       | REG1A93           | 7:0 | Default: 0xFF                                         | Access : R/W |
|                     | PWM2_DUTY2[15:8]  | 7:0 | See description of '1A92h'.                           |              |
| 4Ah                 | REG1A94           | 7:0 | Default: 0xFF                                         | Access : R/W |
| (1A94h)             | PWM2_SHIFT3[7:0]  | 7:0 | PWM2 rising point shift3 cou                          | nter.        |
| 4Ah                 | REG1A95           | 7:0 | Default : 0xFF                                        | Access : R/W |
| (1A95h)             | PWM2_SHIFT3[15:8] | 7:0 | See description of '1A94h'.                           | _            |
| 4Bh                 | REG1A96           | 7:0 | Default: 0xFF                                         | Access : R/W |
| (1A96h)             | PWM2_DUTY3[7:0]   | 7:0 | PWM2 duty3.                                           | <del>,</del> |
| 4Bh                 | REG1A97           | 7:0 | Default: 0xFF                                         | Access : R/W |
| (1A97h)             | PWM2_DUTY3[15:8]  | 7:0 | See description of '1A96h'.                           | <del>,</del> |
| 4Ch                 | REG1A98           | 7:0 | Default: 0xFF                                         | Access : R/W |
| (1A98h)             | PWM2_SHIFT4[7:0]  | 7:0 | PWM2 rising point shift4 cou                          | nter.        |
| 4Ch                 | REG1A99           | 7:0 | Default : 0xFF                                        | Access : R/W |
| (1A99h)             | PWM2_SHIFT4[15:8] | 7:0 | See description of '1A98h'.                           |              |
| 4Dh                 | REG1A9A           | 7:0 | Default: 0xFF                                         | Access : R/W |
| (1A9Ah)             | PWM2_DUTY4[7:0]   | 7:0 | PWM2 duty4.                                           |              |
| 4Dh                 | REG1A9B           | 7:0 | Default : 0xFF                                        | Access : R/W |
| (1A9Bh)             | PWM2_DUTY4[15:8]  | 7:0 | See description of '1A9Ah'.                           |              |
| 50h                 | REG1AA0           | 7:0 | Default: 0x00                                         | Access: R/W  |



| PWM Regis           | ster (Bank = 1A)                   |     |                             |         |
|---------------------|------------------------------------|-----|-----------------------------|---------|
| Index<br>(Absolute) | Mnemonic                           | Bit | Description                 |         |
| (1AA0h)             | GROUP2_ROUND_NUMBER[7:0]           | 7:0 | Round number for group2.    |         |
| 50h                 | REG1AA1                            | 7:0 | Default: 0x00 Acces         | s:R/W   |
| (1AA1h)             | GROUP2_ROUND_NUMBER[<br>15:8]      | 7:0 | See description of '1AA0h'. |         |
| 51h                 | REG1AA2                            | 7:0 | Default: 0x00 Acces         | s:R/W   |
| (1AA2h)             | GROUP2_PWM0_DELAY_CO<br>UNT[7:0]   | 7:0 | GROUP2_PWM0_DELAY_COUNT.    |         |
| 51h                 | REG1AA3                            | 7:0 | Default: 0x00 Acces         | s: R/W  |
| (1AA3h)             | GROUP2_PWM0_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1AA2h'. |         |
| 52h                 | REG1AA4                            | 7:0 | Default : 0x00 Acces        | s:R/W   |
| (1AA4h)             | -                                  | 7:2 | Reserved.                   |         |
|                     | GROUP2_PWM0_DELAY_CO<br>UNT[17:16] | 1:0 | See description of '1AA2h'. |         |
| (1AA6h)             | REG1AA6                            | 7:0 | Default: 0x00 Acces         | s : R/W |
|                     | GROUP2_PWM1_DELAY_CO<br>UNT[7:0]   | 7:0 | GROUP2_PWM1_DELAY_COUNT.    |         |
| 53h                 | REG1AA7                            | 7:0 | Default : 0x00 Acces        | s : R/W |
| (1AA7h)             | GROUP2_PWM1_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1AA6h'. |         |
| 54h                 | REG1AA8                            | 7:0 | Default: 0x00 Acces         | s : R/W |
| (1AA8h)             |                                    | 7:2 | Reserved.                   |         |
|                     | GROUP2_PWM1_DELAY_CO<br>UNT[17:16] | 1:0 | See description of '1AA6h'. |         |
| 55h                 | REG1AAA                            | 7:0 | Default: 0x00 Acces         | s : R/W |
| (1AAAh)             | GROUP2_PWM2_DELAY_CO<br>UNT[7:0]   | 7:0 | 0 GROUP2_PWM2_DELAY_COUNT.  |         |
| 55h                 | REG1AAB                            | 7:0 | Default: 0x00 Acces         | s : R/W |
| (1AABh)             | GROUP2_PWM2_DELAY_CO<br>UNT[15:8]  | 7:0 | See description of '1AAAh'. |         |
| 56h                 | REG1AAC                            | 7:0 | Default: 0x00 Acces         | s:R/W   |
| (1AACh)             | -                                  | 7:2 | Reserved.                   |         |
|                     | GROUP2_PWM2_DELAY_CO<br>UNT[17:16] | 1:0 | See description of '1AAAh'. |         |



| PWM Regis           | ster (Bank = 1A)   |     |                                                     |                   |
|---------------------|--------------------|-----|-----------------------------------------------------|-------------------|
| Index<br>(Absolute) | Mnemonic           | Bit | Description                                         |                   |
| 60h                 | REG1AC0            | 7:0 | Default: 0x00                                       | Access : R/W      |
| (1ACOh)             | PWM3_SHIFT[7:0]    | 7:0 | PWM3 rising point shift cour                        | iter.             |
| 60h                 | REG1AC1            | 7:0 | Default: 0x00                                       | Access : R/W      |
| (1AC1h)             | PWM3_SHIFT[15:8]   | 7:0 | See description of '1ACOh'.                         |                   |
| 61h                 | REG1AC2            | 7:0 | Default: 0x00                                       | Access : R/W      |
| (1AC2h)             | -                  | 7:2 | Reserved.                                           | //-               |
|                     | PWM3_SHIFT[17:16]  | 1:0 | See description of '1AC0h'.                         |                   |
| 62h                 | REG1AC4            | 7:0 | Default: 0x00                                       | Access : R/W      |
| (1AC4h)             | PWM3_DUTY[7:0]     | 7:0 | PWM3 duty.                                          | A 117             |
| 62h                 | REG1AC5            | 7:0 | Default: 0x00                                       | Access : R/W      |
| (1AC5h)             | PWM3_DUTY[15:8]    | 7:0 | See description of '1AC4h'.                         |                   |
| 63h                 | REG1AC6            | 7:0 | Default: 0x00                                       | Access: R/W       |
| (1AC6h)             | -                  | 7:2 | Reserved.                                           |                   |
|                     | PWM3_DUTY[17:16]   | 1:0 | See description of '1AC4h'.                         |                   |
| (1 4 0 0 1- )       | REG1AC8            | 7:0 | Default: 0x00                                       | Access : R/W      |
|                     | PWM3_PERIOD[7:0]   | 7:0 | PWM3 period.                                        |                   |
| 64h                 | REG1AC9            | 7:0 | Default: 0x00                                       | Access : R/W      |
| (1AC9h)             | PWM3_PERIOD[15:8]  | 7:0 | See description of '1AC8h'.                         |                   |
| 65h                 | REG1ACA            | 7:0 | Default: 0x00                                       | Access : R/W      |
| (1ACAh)             | -                  | 7:2 | Reserved.                                           |                   |
|                     | PWM3_PERIOD[17:16] | 1:0 | See description of '1AC8h'.                         |                   |
| 66h                 | REG1ACC            | 7:0 | Default: 0x00                                       | Access : R/W      |
| (1ACCh)             | PWM3_DIV[7:0]      | 7:0 | PWM3 divider.                                       |                   |
| 66h                 | REG1ACD            | 7:0 | Default: 0x00                                       | Access : R/W      |
| (1ACDh)             | PWM3_DIV[15:8]     | 7:0 | See description of '1ACCh'.                         |                   |
| 67h                 | REG1ACE            | 7:0 | Default: 0x01                                       | Access : R/W      |
| (1ACEh)             | -                  | 7:5 | Reserved.                                           |                   |
|                     | PWM3_POLARITY      | 4   | PWM3 polarity.                                      |                   |
|                     | PWM3_SHIFT_GAT     | 3   | PWM3 enable shift counter of                        | gating.           |
|                     | PWM3_DIFF_P_EN     | 2   | Enable multiple differential p                      | oulse width mode. |
|                     | PWM3_DBEN          | 1   | PWM3 double buffer enable.                          |                   |
|                     | PWM3_VDBEN_SW      | 0   | PWM3 double buffer enable<br>1: Enable, 0: Disable. | by software.      |



| PWM Regis           | ster (Bank = 1A)  |     |                                                                                                                                                                                                                                                         |
|---------------------|-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Index<br>(Absolute) | Mnemonic          | Bit | Description                                                                                                                                                                                                                                             |
| 68h                 | REG1AD0           | 7:0 | Default : 0xFF                                                                                                                                                                                                                                          |
| (1AD0h)             | PWM3_SHIFT2[7:0]  | 7:0 | PWM3 rising point shift2 counter.                                                                                                                                                                                                                       |
| 68h                 | REG1AD1           | 7:0 | Default : 0xFF Access : R/W                                                                                                                                                                                                                             |
| (1AD1h)             | PWM3_SHIFT2[15:8] | 7:0 | See description of '1AD0h'.                                                                                                                                                                                                                             |
| 69h<br>(1AD2h)      | REG1AD2           | 7:0 | Default : 0xFF Access : R/W                                                                                                                                                                                                                             |
|                     | PWM3_DUTY2[7:0]   | 7:0 | PWM3 duty2.                                                                                                                                                                                                                                             |
| 69h                 | REG1AD3           | 7:0 | Default: 0xFF Access: R/W                                                                                                                                                                                                                               |
| (1AD3h)             | PWM3_DUTY2[15:8]  | 7:0 | See description of '1AD2h'.                                                                                                                                                                                                                             |
| 6Ah                 | REG1AD4           | 7:0 | Default : 0xFF Access : R/W                                                                                                                                                                                                                             |
| (1AD4h)             | PWM3_SHIFT3[7:0]  | 7:0 | PWM3 rising point shift3 counter.                                                                                                                                                                                                                       |
| 6Ah                 | REG1AD5           | 7:0 | Default : 0xFF Access : R/W                                                                                                                                                                                                                             |
| (1AD5h)             | PWM3_SHIFT3[15:8] | 7:0 | See description of '1AD4h'.                                                                                                                                                                                                                             |
| 6Bh                 | REG1AD6           | 7:0 | Default : 0xFF Access : R/W                                                                                                                                                                                                                             |
| (1AD6h)             | PWM3_DUTY3[7:0]   | 7:0 | PWM3 duty3.                                                                                                                                                                                                                                             |
| (1 ( D 7   )        | REG1AD7           | 7:0 | Default : 0xFF Access : R/W                                                                                                                                                                                                                             |
|                     | PWM3_DUTY3[15:8]  | 7:0 | See description of '1AD6h'.                                                                                                                                                                                                                             |
| 6Ch                 | REG1AD8           | 7:0 | Default : 0xFF Access : R/W                                                                                                                                                                                                                             |
| (1AD8h)             | PWM3_SHIFT4[7:0]  | 7:0 | PWM3 rising point shift4 counter.                                                                                                                                                                                                                       |
| 6Ch                 | REG1AD9           | 7:0 | Default: 0xFF Access: R/W                                                                                                                                                                                                                               |
| (1AD9h)             | PWM3_SHIFT4[15:8] | 7:0 | See description of '1AD8h'.                                                                                                                                                                                                                             |
| 6Dh                 | REG1ADA           | 7:0 | Default: 0xFF Access: R/W                                                                                                                                                                                                                               |
| (1ADAh)             | PWM3_DUTY4[7:0]   | 7:0 | PWM3 duty4.                                                                                                                                                                                                                                             |
| 6Dh                 | REG1ADB           | 7:0 | Default : 0xFF Access : R/W                                                                                                                                                                                                                             |
| (1ADBh)             | PWM3_DUTY4[15:8]  | 7:0 | See description of '1ADAh'.                                                                                                                                                                                                                             |
| 71h                 | REG1AE2           | 7:0 | Default: 0x00 Access: R/W                                                                                                                                                                                                                               |
| (1AE2h)             | -                 | 7:3 | Reserved.                                                                                                                                                                                                                                               |
| НО                  | HOLD_MODE[2:0]    | 2:0 | <ul> <li>[0] 1: Group0 hold mode enable.</li> <li>0: Group0 hold mode disable.</li> <li>[1] 1: Group1 hold mode enable.</li> <li>0: Group1 hold mode disable.</li> <li>[2] 1: Group2 hold mode enable.</li> <li>0: Group2 hold mode disable.</li> </ul> |
| 72h                 | REG1AE4           | 7:0 | Default: 0x00 Access: R/W                                                                                                                                                                                                                               |
| (1AE4h)             | -                 | 7:3 | Reserved.                                                                                                                                                                                                                                               |



|                     | ster (Bank = 1A)   |     |                                                                                                                                                                                                                                                         |
|---------------------|--------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Index<br>(Absolute) | Mnemonic           | Bit | Description                                                                                                                                                                                                                                             |
|                     | STOP_MODE[2:0]     | 2:0 | <ul> <li>[0] 1: Group0 stop mode enable.</li> <li>0: Group0 stop mode disable.</li> <li>[1] 1: Group1 stop mode enable.</li> <li>0: Group1 stop mode disable.</li> <li>[2] 1: Group2 stop mode enable.</li> <li>0: Group2 stop mode disable.</li> </ul> |
| 73h                 | REG1AE6            | 7:0 | Default: 0x00 Access: R/W                                                                                                                                                                                                                               |
| (1AE6h)             | -                  | 7:3 | Reserved.                                                                                                                                                                                                                                               |
|                     | PWM_ENABLE[2:0]    | 2:0 | <ul><li>[0] 1: PWM group0 enable, 0: group0 disable.</li><li>[1] 1: PWM group1 enable, 0: group1 disable.</li><li>[2] 1: PWM group2 enable, 0: group2 disable.</li></ul>                                                                                |
| 74h                 | REG1AE8            | 7:0 | Default: 0x00 Access: R/W                                                                                                                                                                                                                               |
| (1AE8h)             | SYNC_MODE_EN[7:0]  | 7:0 | <ul><li>[0] 1: PWM0 sync mode enable.</li><li>[1] 1: PWM1 sync mode enable.</li></ul>                                                                                                                                                                   |
|                     | CX,O,              | 8(  | [10] 1: PWM10 sync mode enable. for PWM10~0.                                                                                                                                                                                                            |
| 74h                 | REG1AE9            | 7:0 | Default: 0x00 Access: R/W                                                                                                                                                                                                                               |
| (1AE9h)             |                    | 7:3 | Reserved.                                                                                                                                                                                                                                               |
|                     | SYNC_MODE_EN[10:8] | 2:0 | See description of '1AE8h'.                                                                                                                                                                                                                             |
| 75h                 | REG1AEA            | 7:0 | Default: 0x00 Access: RO                                                                                                                                                                                                                                |
| (1AEAh)             | -                  | 7:2 | Reserved.                                                                                                                                                                                                                                               |
|                     | PWM_INT[1:0]       | 1:0 | [0]: PWM group0 hold int. [1]: PWM group0 round int.                                                                                                                                                                                                    |
| 7Eh                 | REG1AFC            | 7:0 | Default : 0x00 Access : RO                                                                                                                                                                                                                              |
| (1AFCh)             | PWM_OUT[7:0]       | 7:0 | PWM output.                                                                                                                                                                                                                                             |
| 7Eh                 | REG1AFD            | 7:0 | Default : 0x00 Access : RO                                                                                                                                                                                                                              |
| (1AFDh)             | -                  | 7:3 | Reserved.                                                                                                                                                                                                                                               |
|                     | PWM_OUT[10:8]      | 2:0 | See description of '1AFCh'.                                                                                                                                                                                                                             |
| 7Fh                 | REG1AFE            | 7:0 | Default : 0x00 Access : R/W                                                                                                                                                                                                                             |
| (1AFEh)             | PWM7_SW_RST        | 7   | PWM7 software reset.                                                                                                                                                                                                                                    |
|                     | PWM6_SW_RST        | 6   | PWM6 software reset.                                                                                                                                                                                                                                    |
|                     | PWM5_SW_RST        | 5   | PWM5 software reset.                                                                                                                                                                                                                                    |
|                     | PWM4_SW_RST        | 4   | PWM4 software reset.                                                                                                                                                                                                                                    |
|                     | PWM3_SW_RST        | 3   | PWM3 software reset.                                                                                                                                                                                                                                    |



| PWM Register (Bank = 1A) |               |     |                           |
|--------------------------|---------------|-----|---------------------------|
| Index (Absolute)         | Mnemonic      | Bit | Description               |
|                          | PWM2_SW_RST   | 2   | PWM2 software reset.      |
|                          | PWM1_SW_RST   | 1   | PWM1 software reset.      |
|                          | PWM0_SW_RST   | 0   | PWM0 software reset.      |
| 7Fh                      | REG1AFF       | 7:0 | Default: 0x00 Access: R/W |
| (1AFFh)                  | -             | 7:6 | Reserved.                 |
|                          | GROUP2_SW_RST | 5   | Group2 software reset.    |
|                          | GROUP1_SW_RST | 4   | Group1 software reset.    |
|                          | GROUPO_SW_RST | 3   | Group0 software reset.    |
|                          | PWM10_SW_RST  | 2   | PWM10 software reset.     |
|                          | PWM9_SW_RST   | 1   | PWM9 software reset.      |
|                          | PWM8_SW_RST   | 0   | PWM8 software reset.      |