

# SSD202D SPI Module Description







© 2022 SigmaStar Technology Corp. All rights reserved.

SigmaStar Technology makes no representations or warranties including, for example but not limited to, warranties of merchantability, fitness for a particular purpose, non-infringement of any intellectual property right or the accuracy or completeness of this document, and reserves the right to make changes without further notice to any products herein to improve reliability, function or design. No responsibility is assumed by SigmaStar Technology arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

SigmaStar is a trademark of SigmaStar Technology Corp. Other trademarks or names herein are only for identification purposes only and owned by their respective owners.



#### 1. MODULE DESCRIPTION

#### 1.1. Overview

The SPI module provides a memory controller interface to connect to external SPI NAND/NOR flash. It contains two functions: FSP (Flash Self Programming) and ISP (Internal Self Programming) for different system scenarios.

#### 1.1.1 Function Description

The SPI module has the following features:

- Supports 8 read/write buffers to transmit data respectively
- Supports start, end and byte to byte delay for users
- Supports DMA read/write only mode with 24-bit data length
- Supports write data to client first under DMA read mode
- Supports 8 client chip selects
- Supports CPHA, CPOL setting
- Supports read from LSB mode
- Supports full-duplex mode
- Supports three-wire mode

#### 1.1.2 Operating Mode

#### 1.1.2.1. Flash Self-Programming Transfer Step

#### FSP initial:

- Set transfer data to registers.
- Set how many bytes will be sent to flash during first to third runs.
- Set how many bytes will be read from flash during first to third runs.
- Set configuration: number of commands, RDSR in which command, enable, etc.

#### FSP trigger:

- When this bit is set, FSP controller will perform operation.

#### • FSP status - FSP completed flag:

- When FSP operation is completed, HW sets this bit as high. Before starting the next data transfer, SW needs to clear this bit.
- When FSP operation is completed, FSP also issues an interrupt to CPU. SW needs to clear the interrupt.

#### • FSP read data port:

- When FSP operation is completed, SW can get data from FSP internal register.



#### 1.1.2.2. Internal Self-Programming Step

The ISP module accesses SPI flash through I2C protocol to transfer data. It needs to enter a password to enable the engine to ensure security.

- Enter ISP:
  - I2C Start
  - Chip ID
  - ISP password
  - 12C Stop
- Command for ISP engine:
  - Transfer command and data to ISP engine

### 1.1.2.3. SPI DMA Write through BDMA

- 1. Set BDMA destination device to FSP.
- 2. Set BDMA source setting.
- 3. Set FSP outside data size.
- 4. Enable FSP outside mode and set which byte can be replaced as DRAM data.
- 5. Trigger BDMA and FSP.
- 6. Wait for FSP interrupt.

#### 1.1.2.4. SPI DMA Read through BDMA

- 1. Set BDMA source device to SPI and the source related setting.
- 2. Set destination device as DRAM or SRAM and the other destination setting.
- 3. Trigger BDMA.
- 4. Wait for BDMA done register

#### 1.1.2.5. SPI Dual/Quad Mode Setting

- 1. Set mode register for each command, including general SPI command 0x3B, 0xBB, 0x6B, 0xEB, 0x0B, and 0xEB.
- 2. Users can define their own command data for each type of transfer mode.





## 2. AC/DC SPECIFICATION

## 2.1. SPI NOR Interface

## 2.1.1 SPI Data Timing - CSZ, SCK, SDI and SDO



## 2.1.2 SPI AC Characteristics for Operation

| Parameter                         | Symbol  | Min | Тур | Max        | Unit | Remarks                             |
|-----------------------------------|---------|-----|-----|------------|------|-------------------------------------|
| CS High                           | tSHSL   | 1   |     | 15         | tCYC |                                     |
| CS Setup                          | tSLCH   | 1 🗶 | V'  | 15         | tCYC |                                     |
| CS Hold                           | tCHSH   | 1   |     | 15         | tCYC |                                     |
| SCK period                        | tCYC    | 9.3 |     |            | ns   |                                     |
| SCK High Time                     | tCH     | 45  | 50  | 55         | %    |                                     |
| SCK Low Time                      | tCL     | 45  | 50  | 55         | %    |                                     |
| Master Out Slave In               | tMOSI   | -2  |     | (tCYC/2)-2 | ns   | Relative to the falling edge of SCK |
| Master In Slave Out<br>Setup time | tMISOSU | 4.6 |     |            | ns   | Relative to the falling edge of SCK |
| Master In Slave Out<br>Hold time  | tMISOH  | 0.3 |     |            | ns   | Relative to the falling edge of SCK |



## 2.1.3 SPI DC Characteristics for Operation

| Parameter          | Symbol | Min | Тур | Max | Unit | Remarks |
|--------------------|--------|-----|-----|-----|------|---------|
| Input Low Voltage  | VIL    |     |     | 0.9 | V    |         |
| Input High Voltage | VIH    | 2.0 |     |     | V    |         |

## 2.2. SPI NAND Interface

# 2.2.1 SPI Data Timing - CSZ, SCK, SDI and SDO



## 2.2.2 SPI AC Characteristics for Operation

| Parameter                         | Symbol  | Min | Тур | Max        | Unit | Remarks                             |
|-----------------------------------|---------|-----|-----|------------|------|-------------------------------------|
| CS High                           | tSHSL   | 1   |     | 15         | tCYC |                                     |
| CS Setup                          | tSLCH   | 1   |     | 15         | tCYC |                                     |
| CS Hold                           | tCHSH   | 1   |     | 15         | tCYC |                                     |
| SCK period                        | tCYC    | 9.3 |     |            | ns   |                                     |
| SCK High Time                     | tCH     | 45  | 50  | 55         | %    |                                     |
| SCK Low Time                      | tCL     | 45  | 50  | 55         | %    |                                     |
| Master Out Slave In               | tMOSI   | -2  |     | (tCYC/2)-2 | ns   | Relative to the falling edge of SCK |
| Master In Slave Out<br>Setup time | tMISOSU | 4.6 |     |            | ns   | Relative to the falling edge of SCK |
| Master In Slave Out<br>Hold time  | tMISOH  | 0.3 |     |            | ns   | Relative to the falling edge of SCK |



## 2.2.3 SPI DC Characteristics for Operation

| Parameter          | Symbol | Min | Тур | Max | Unit | Remarks |
|--------------------|--------|-----|-----|-----|------|---------|
| Input Low Voltage  | VIL    |     |     | 0.9 | V    |         |
| Input High Voltage | VIH    | 2.0 |     |     | V    |         |





# 3. REGISTER DESCRIPTION

# 3.1. QSPI Register (Bank = 17)

| QSPI Regi           | ster (Bank = 17)             |     |                             |              |
|---------------------|------------------------------|-----|-----------------------------|--------------|
| Index<br>(Absolute) | Mnemonic                     | Bit | Description                 |              |
| 00h                 | REG1700                      | 7:0 | Default: 0x00               | Access : R/W |
| (1700h)             | MASK_GRANT[7:0]              | 7:0 |                             |              |
| 01h                 | REG1702                      | 7:0 | Default : 0x00              | Access : R/W |
| (1702h)             | MASK_TIME_OUT_CTRL[7:0]      | 7:0 |                             | \$LV         |
| 02h                 | REG1705                      | 7:0 | Default: 0x00               | Access : RO  |
| (1705h)             | MASK_TIME_OUT_STATUS[7:0]    | 7:0 |                             |              |
| 03h                 | REG1706                      | 7:0 | Default: 0x00               | Access : R/W |
| (1706h)             | MASK_TIME_OUT_LEN[7:0]       | 7:0 |                             |              |
| 03h                 | REG1707                      | 7:0 | Default: 0x00               | Access : R/W |
| (1707h)             | MASK_TIME_OUT_LEN[15:8]      | 7:0 | See description of '1706h'. |              |
| 04h                 | REG1708                      | 7:0 | Default: 0x00               | Access : R/W |
| (1708h)             | MASK_TIME_OUT_LEN[23:1<br>6] | 7:0 | See description of '1706h'. |              |
| 04h                 | REG1709                      | 7:0 | Default: 0x10               | Access : R/W |
| (1709h)             | MASK_TIME_OUT_LEN[31:2<br>4] | 7:0 | See description of '1706h'. |              |
| 05h                 | REG170A                      | 7:0 | Default: 0x00               | Access : RO  |
| (170Ah)             | MASK_TIME_OUT_CNT[7:0]       | 7:0 |                             |              |
| 05h                 | REG170B                      | 7:0 | Default: 0x00               | Access : RO  |
| (170Bh)             | MASK_TIME_OUT_CNT[15:8]      | 7:0 | See description of '170Ah'. |              |
| 06h                 | REG170C                      | 7:0 | Default: 0x00               | Access : RO  |
| (170Ch)             | MASK_TIME_OUT_CNT[23:1 6]    | 7:0 | See description of '170Ah'. |              |
| 06h                 | REG170D                      | 7:0 | Default: 0x00               | Access : RO  |
| (170Dh)             | MASK_TIME_OUT_CNT[31:2       | 7:0 | See description of '170Ah'. |              |



| QSPI Regis          | ster (Bank = 17)                 |     |                                                                  |                        |  |
|---------------------|----------------------------------|-----|------------------------------------------------------------------|------------------------|--|
| Index<br>(Absolute) | Mnemonic                         | Bit | Description                                                      |                        |  |
|                     | 4]                               |     |                                                                  |                        |  |
| 07h                 | REG170E                          | 7:0 | Default: 0x00                                                    | Access : R/W           |  |
| (170Eh)             | SPI_ARB_CTRL[7:0]                | 7:0 | [0]: Non_pm_ack timeout_er                                       | ).                     |  |
| 07h                 | REG170F                          | 7:0 | Default : 0x00                                                   | Access : RO            |  |
| (170Fh)             | SPI_ARB_STATUS[7:0]              | 7:0 | [0]: Reg_non_pm_ack timeou                                       | ut_flag.               |  |
| 08h                 | REG1710                          | 7:0 | Default: 0xFF                                                    | Access : R/W           |  |
| (1710h)             | NON_PM_ACK_TIMEOUT_LE<br>N[7:0]  | 7:0 |                                                                  |                        |  |
| 08h                 | REG1711                          | 7:0 | Default: 0x01                                                    | Access: R/W            |  |
| (1711h)             | NON_PM_ACK_TIMEOUT_LE<br>N[15:8] | 7:0 | See description of '1710h'.                                      |                        |  |
| 09h                 | REG1712                          | 7:0 | Default: 0x00                                                    | Access: RO             |  |
| (1712h)             | NON_PM_ACK_TIMEOUT_CN<br>T[7:0]  | 7:0 | XXX                                                              |                        |  |
| 09h<br>(1713h)      | REG1713                          | 7:0 | Default: 0x00                                                    | Access : RO            |  |
|                     | NON_PM_ACK_TIMEOUT_CN<br>T[15:8] | 7:0 | See description of '1712h'.                                      |                        |  |
| OAh                 | REG1714                          | 7:0 | Default: 0x02                                                    | Access : R/W           |  |
| (1714h)             | SPI_SW_MODE[7:0]                 | 7:0 | [0]: CS SW mode enable. [1]: CS SW control 0: CS = 0, 1: CS = 1. |                        |  |
| 40h                 | REG1780                          | 7:0 | Default: 0x04                                                    | Access : R/W           |  |
| (1780h)             | - (\)                            | 7:3 | Reserved.                                                        |                        |  |
|                     | DELAY_TREE_SEL[2:0]              | 2:0 | Value of the delay tree.                                         |                        |  |
| 50h                 | REG17A0                          | 7:0 | Default: 0x00                                                    | Access : R/W           |  |
| (17A0h)             | CMD_111_M0[7:0]                  | 7:0 | User-defined command for 1-                                      | -1-1 normal read mode. |  |
| 50h                 | REG17A1                          | 7:0 | Default: 0x00                                                    | Access : R/W           |  |
| (17A1h)             | CMD_111_M1[7:0]                  | 7:0 | User-defined command for 1-                                      | -1-1 fast read mode.   |  |
| 51h                 | REG17A2                          | 7:0 | Default: 0x00                                                    | Access : R/W           |  |
| (17A2h)             | CMD_112[7:0]                     | 7:0 | User-defined command for 1-                                      | -1-2 read mode.        |  |
| 51h                 | REG17A3                          | 7:0 | Default: 0x00                                                    | Access : R/W           |  |
| (17A3h)             | CMD_122[7:0]                     | 7:0 | User-defined command for 1-                                      | -2-2 read mode.        |  |
| 52h                 | REG17A4                          | 7:0 | Default : 0x00                                                   | Access : R/W           |  |
| (17A4h)             | CMD_114[7:0]                     | 7:0 | User-defined command for 1-                                      | -1-4 read mode.        |  |



| QSPI Regi           | ster (Bank = 17)     |     |                                                                     |
|---------------------|----------------------|-----|---------------------------------------------------------------------|
| Index<br>(Absolute) | Mnemonic             | Bit | Description                                                         |
| 52h                 | REG17A5              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17A5h)             | CMD_144[7:0]         | 7:0 | User-defined command for 1-4-4 read mode.                           |
| 53h                 | REG17A6              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17A6h)             | CMD_444_M0[7:0]      | 7:0 | User-defined command for 4-4-4 read mode (dummy cycle = 4).         |
| 53h                 | REG17A7              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17A7h)             | CMD_444_M1[7:0]      | 7:0 | User-defined command for 4-4-4 read mode (dummy cycle = 6).         |
| 54h                 | REG17A8              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17A8h)             | DUMMY_CYC_VAL[7:0]   | 7:0 | User-defined dummy cycle value.                                     |
| 54h                 | REG17A9              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17A9h)             | -                    | 7:4 | Reserved.                                                           |
|                     | WRAP_VAL[3:0]        | 3:0 | User-defined wrap value for SPI NAND.                               |
| 58h<br>(17B0h)      | REG17B0              | 7:0 | Default: 0x00 Access: R/W                                           |
|                     | 2_CMD_111_M0[7:0]    | 7:0 | User-defined command for 1-1-1 normal read mode for CS1.            |
| 58h                 | REG17B1              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17B1h)             | 2_CMD_111_M1[7:0]    | 7:0 | User-defined command for 1-1-1 fast read mode for CS1.              |
| 59h                 | REG17B2              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17B2h)             | 2_CMD_112[7:0]       | 7:0 | User-defined command for 1-1-2 read mode for CS1.                   |
| 59h                 | REG17B3              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17B3h)             | 2_CMD_122[7:0]       | 7:0 | User-defined command for 1-2-2 read mode for CS1.                   |
| 5Ah                 | REG17B4              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17B4h)             | 2_CMD_114[7:0]       | 7:0 | User-defined command for 1-1-4 read mode for CS1.                   |
| 5Ah                 | REG17B5              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17B5h)             | 2_CMD_144[7:0]       | 7:0 | User-defined command for 1-4-4 read mode for CS1.                   |
| 5Bh                 | REG17B6              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17B6h)             | 2_CMD_444_M0[7:0]    | 7:0 | User-defined command for 4-4-4 read mode for CS1 (dummy cycle = 4). |
| 5Bh                 | REG17B7              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17B7h)             | 2_CMD_444_M1[7:0]    | 7:0 | User-defined command for 4-4-4 read mode for CS1 (dummy cycle = 6). |
| 5Ch                 | REG17B8              | 7:0 | Default: 0x00 Access: R/W                                           |
| (17B8h)             | 2_DUMMY_CYC_VAL[7:0] | 7:0 | User-defined dummy cycle value for CS1.                             |



| QSPI Regis          | ster (Bank = 17)      |     |                                                                                                                                                                                                                                                    |              |  |
|---------------------|-----------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|
| Index<br>(Absolute) | Mnemonic              | Bit | Description                                                                                                                                                                                                                                        |              |  |
| 5Ch                 | REG17B9               | 7:0 | Default: 0x00                                                                                                                                                                                                                                      | Access : R/W |  |
| (17B9h)             | -                     | 7:4 | Reserved.                                                                                                                                                                                                                                          |              |  |
|                     | 2_WRAP_VAL[3:0]       | 3:0 | User-defined wrap value for                                                                                                                                                                                                                        | SPI NAND.    |  |
| 60h                 | REG17C0               | 7:0 | Default : 0x00                                                                                                                                                                                                                                     | Access: R/W  |  |
| (17C0h)             | -                     | 7   | Reserved.                                                                                                                                                                                                                                          |              |  |
|                     | SECOND_CKG_SPI[6:0]   | 6:0 | Bit[3:0]: user-defined dummy cycle number for CS1. Bit[4]: user-defined dummy cycle mode enable for CS1. 0: Disable. 1: Enable.                                                                                                                    |              |  |
| 60h                 | REG17C1               | 7:0 | Default: 0x00                                                                                                                                                                                                                                      | Access : R/W |  |
| (17C1h)             | SECOND_CFG_QSPI[7:0]  | 7:0 | Bit[8]: CMD_Bypass_Mode for CS1. Bit[11]: 3/4 byte address mode. 0: 3-byte. 1: 4-byte.                                                                                                                                                             |              |  |
| 61h<br>(17C2h)      | REG17C2               | 7:0 | Default: 0x1A                                                                                                                                                                                                                                      | Access: R/W  |  |
|                     | SECOND_CSZ_SETUP[3:0] | 7:4 | CSZ setup time for CS1 (relative to SCK). 4'h0: 1 SPI clock cycle. 4.h1: 2 SPI clock cycles. 4'hf: 16 SPI clock cycles.                                                                                                                            |              |  |
| Sil                 | SECOND_CSZ_HIGH[3:0]  | 3:0 | CSZ deselect time for CS1 (SCZ = high). 4'h0: 1 SPI clock cycle. 4.h1: 2 SPI clock cycles. 4'hf: 16 SPI clock cycles.                                                                                                                              |              |  |
| 61h                 | REG17C3               | 7:0 | Default: 0x01                                                                                                                                                                                                                                      | Access : R/W |  |
| (17C3h)             | - ([]                 | 7:4 | Reserved.                                                                                                                                                                                                                                          |              |  |
|                     | SECOND_CSZ_HOLD[3:0]  | 3:0 | CSZ hold time for CS1 (relati<br>4'h0: 1 SPI clock cycle.<br>4.h1: 2 SPI clock cycles.<br>4'hf: 16 SPI clock cycles.                                                                                                                               | ve to SCK).  |  |
| 62h                 | REG17C4               | 7:0 | Default: 0x00                                                                                                                                                                                                                                      | Access : R/W |  |
| (17C4h)             | -                     | 7:4 | Reserved.                                                                                                                                                                                                                                          |              |  |
|                     | SECOND_MODE_SEL[3:0]  | 3:0 | Second SPI model select for CS1.  0x0: Normal mode (1-1-1), (SPI command is 0x03).  0x1: Enable fast read mode (1-1-1), (SPI command is 0x0B).  0x2: Enable (1-1-2) mode, (SPI command is 0x3B).  0x3: Enable (1-2-2) mode, (SPI command is 0xBB). |              |  |



| QSPI Regis          | ster (Bank = 17)             |     |                                                                                                                                                                   |                                                   |  |
|---------------------|------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|
| Index<br>(Absolute) | Mnemonic                     | Bit | Description                                                                                                                                                       |                                                   |  |
|                     |                              |     | Oxa: Enable (1-1-4) mode, (10xb: Enable (1-4-4) mode, (10xc: Enable (4-4-4) mode where we command is 0x0B).  Oxd: Enable (4-4-4) mode where we command is 0xEB).  | SPI command is 0xEB).<br>ith 4 dummy cycles, (SPI |  |
| 63h                 | REG17C6                      | 7:0 | Default: 0x00                                                                                                                                                     | Access : R/W                                      |  |
| (17C6h)             | SECOND_REPLACED_CMD[7: 0]    | 7:0 | The second replaced comma                                                                                                                                         | and for CS1.                                      |  |
| 64h                 | REG17C8                      | 7:0 | Default: 0x00                                                                                                                                                     | Access : R/W                                      |  |
| (17C8h)             | -                            | 7:4 | Reserved.                                                                                                                                                         |                                                   |  |
|                     | CLK_DIV_CNT_EN               | 3   | SPI receive div. counter enable.                                                                                                                                  |                                                   |  |
|                     | CLK_DIV_CNT_SEL[2:0]         | 2:0 | SPI receive div. counter output mux select.                                                                                                                       |                                                   |  |
| 66h                 | REG17CC                      | 7:0 | Default : 0xFF                                                                                                                                                    | Access : R/W                                      |  |
| (17CCh)             | TIMEOUT_CNT_VALUE[7:0]       | 7:0 | Timeout counter value.                                                                                                                                            |                                                   |  |
| 66h                 | REG17CD                      | 7:0 | Default: 0xFF                                                                                                                                                     | Access : R/W                                      |  |
| (17CDh)             | TIMEOUT_CNT_VALUE[15:8]      | 7:0 | See description of '17CCh'.                                                                                                                                       |                                                   |  |
| 67h                 | REG17CE                      | 7:0 | Default : 0xFF                                                                                                                                                    | Access : R/W                                      |  |
| (17CEh)             | TIMEOUT_CNT_VALUE[23:1<br>6] | 7:0 | See description of '17CCh'.                                                                                                                                       |                                                   |  |
| 67h                 | REG17CF                      | 7:0 | Default: 0x40                                                                                                                                                     | Access : R/W                                      |  |
| (17CFh)             | TIMEOUT_CNT_EN               | 7   | Timeout counter enable.                                                                                                                                           |                                                   |  |
|                     | TIMEOUT_CNT_RST              | 6   | Timeout counter reset.                                                                                                                                            |                                                   |  |
|                     | -                            | 5:0 | Reserved.                                                                                                                                                         |                                                   |  |
| 68h                 | REG17D0                      | 7:0 | Default: 0x00                                                                                                                                                     | Access : R/W                                      |  |
| (17D0h)             | CSZ_REPLACE_VAL[3:0]         | 7:4 | CSZ signal replaced by register value. B0: CS0 replace value. B1: CS1 replace value. B2: CS2 replace value. B3: CS3 replace value.                                |                                                   |  |
|                     | CSZ_REPLACE_EN[3:0]          | 3:0 | Enable function for CSZ signal replacement by register value.  B0: CS0 replace enable.  B1: CS1 replace enable.  B2: CS2 replace enable.  B3: CS3 replace enable. |                                                   |  |



| QSPI Regis          | ster (Bank = 17)    |     |                                                                                                                                                                        |               |  |
|---------------------|---------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|
| Index<br>(Absolute) | Mnemonic            | Bit | Description                                                                                                                                                            |               |  |
| 6Dh                 | REG17DA             | 7:0 | Default: 0x1A                                                                                                                                                          | Access : R/W  |  |
| (17DAh)             | FSP_CSZ_SETUP[3:0]  | 7:4 | CSZ setup time for FSP (rela<br>4'h0: 1 SPI clock cycle.<br>4.h1: 2 SPI clock cycles.<br>4'hf: 16 SPI clock cycles.                                                    | tive to SCK). |  |
|                     | FSP_CSZ_HIGH[3:0]   | 3:0 | CSZ deselect time for FSP (SCZ = high). 4'h0: 1 SPI clock cycle. 4.h1: 2 SPI clock cycles. 4'hf: 16 SPI clock cycles.                                                  |               |  |
| 6Dh                 | REG17DB             | 7:0 | Default: 0x01                                                                                                                                                          | Access: R/W   |  |
| (17DBh)             | -                   | 7:4 | Reserved.                                                                                                                                                              | VI.           |  |
|                     | FSP_CSZ_HOLD[3:0]   | 3:0 | CSZ hold time for FSP (relative to SCK). 4'h0: 1 SPI clock cycle. 4.h1: 2 SPI clock cycles. 4'hf: 16 SPI clock cycles.                                                 |               |  |
| 6Eh<br>(17DCh)      | REG17DC             | 7:0 | Default: 0x1A                                                                                                                                                          | Access : R/W  |  |
|                     | FSP2_CSZ_SETUP[3:0] | 7:4 | CSZ setup time for FSP2 (relative to SCK). 4'h0: 1 SPI clock cycle. 4.h1: 2 SPI clock cycles. 4'hf: 16 SPI clock cycles.                                               |               |  |
| 510                 | FSP2_CSZ_HIGH[3:0]  | 3:0 | CSZ deselect time for FSP2 (SCZ = high). 4'h0: 1 SPI clock cycle. 4.h1: 2 SPI clock cycles. 4'hf: 16 SPI clock cycles.                                                 |               |  |
| 6Eh                 | REG17DD             | 7:0 | Default: 0x01                                                                                                                                                          | Access : R/W  |  |
| (17DDh)             |                     | 7:4 | Reserved.                                                                                                                                                              |               |  |
|                     | FSP2_CSZ_HOLD[3:0]  | 3:0 | CSZ hold time for FSP2 (relative to SCK). 4'h0: 1 SPI clock cycle. 4.h1: 2 SPI clock cycles. 4'hf: 16 SPI clock cycles.                                                |               |  |
| 70h                 | REG17E0             | 7:0 | Default: 0x00                                                                                                                                                          | Access : R/W  |  |
| (17E0h)             | -                   | 7   | Reserved.                                                                                                                                                              |               |  |
|                     | CKG_SPI[6:0]        | 6:0 | Bit[3:0]: user-defined dummy cycle number. Bit[4]: user-defined dummy cycle mode enable. 0: Disable. 1: Enable. Bit[5]: Force to disable address continue at FSP mode. |               |  |



| QSPI Regi           | ster (Bank = 17) |     |                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|---------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Index<br>(Absolute) | Mnemonic         | Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|                     |                  |     | 0: Disable. 1: Enable.                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 70h                 | REG17E1          | 7:0 | Default: 0x00 Access: R/W                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| (17E1h)             | CFG_QSPI[7:0]    | 7:0 | Bit[8]: CMD_Bypass_Mode. Bit[9]: disable address continue. Bit[10]: wait FSP done. Bit[11]: 3/4 byte address mode. 0: 3-byte. 1: 4-byte.                                                                                                                                                                                                                                                                                             |  |  |
| 71h                 | REG17E2          | 7:0 | Default: 0x1A                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| (17E2h)             | CSZ_SETUP[3:0]   | 7:4 | CSZ setup time (relative to SCK). 4'h0: 1 SPI clock cycle. 4.h1: 2 SPI clock cycles. 4'hf: 16 SPI clock cycles.                                                                                                                                                                                                                                                                                                                      |  |  |
|                     | CSZ_HIGH[3:0]    | 3:0 | CSZ deselect time (SCZ = high). 4'h0: 1 SPI clock cycle. 4.h1: 2 SPI clock cycles. 4'hf: 16 SPI clock cycles.                                                                                                                                                                                                                                                                                                                        |  |  |
| 71h                 | REG17E3          | 7:0 | Default: 0x01 Access: R/W                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| (17E3h)             |                  | 7:4 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 519                 | CSZ_HOLD[3:0]    | 3:0 | CSZ hold time (relative to SCK). 4'h0: 1 SPI clock cycle. 4.h1: 2 SPI clock cycles. 4'hf: 16 SPI clock cycles.                                                                                                                                                                                                                                                                                                                       |  |  |
| 72h                 | REG17E4          | 7:0 | Default: 0x00 Access: R/W                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| (17E4h)             | -                | 7:4 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                     | MODE_SEL[3:0]    | 3:0 | SPI model select (command-address-data).  0x0: Normal mode (1-1-1), (SPI command is 0x03).  0x1: Enable fast read mode (1-1-1), (SPI command is 0x0B).  0x2: Enable (1-1-2) mode, (SPI command is 0x3B).  0x3: Enable (1-2-2) mode, (SPI command is 0xBB).  0xa: Enable (1-1-4) mode, (SPI command is 0x6B).  0xb: Enable (1-4-4) mode, (SPI command is 0xEB).  0xc: Enable (4-4-4) mode with 4 dummy cycles, (SPI command is 0x0B). |  |  |
|                     |                  |     | Oxd: Enable (4-4-4) mode with 6 dummy cycles, (SPI command is 0xEB).                                                                                                                                                                                                                                                                                                                                                                 |  |  |



| QSPI Regis          | ster (Bank = 17)  |     |                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                      |
|---------------------|-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Index<br>(Absolute) | Mnemonic          | Bit | Description                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                      |
| 73h                 | REG17E6           | 7:0 | Default: 0x00                                                                                                                                                                                                                                                                                                                               | Access : R/W                                                                                                                                                                                                         |
| (17E6h)             | REPLACED_CMD[7:0] | 7:0 | The replaced command.                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                      |
| 74h                 | REG17E8           | 7:0 | Default: 0x00                                                                                                                                                                                                                                                                                                                               | Access: R/W                                                                                                                                                                                                          |
| (17E8h)             | SPARE_0[7:0]      | 7:0 | flash enters into wrap mode.  0: Not wrap mode.  1: Wrap mode.  Bit[1]: wrap 16 bytes for CSCO: Not 16 byte.  1: 16 byte.  Bit[2]: wrap 32 bytes for CSCO: Not 32 byte.  1: 32 byte.  Bit[3]: wrap 64 bytes for CSCO: Not 64 byte.  1: 64 byte.  Bit[4]: wrap 128 bytes for CSCO: Not 128 byte.  1: 128 byte.  Bit[7:5]: reserved, keep the | O flash, for SW to write. O flash, for SW to write. SO flash, for SW to write. data as default value. ash, for SW to write when the I flash, for SW to write. S1 flash, for SW to write. CS1 flash, for SW to write. |
| 74h                 | REG17E9           | 7:0 | Default: 0x00                                                                                                                                                                                                                                                                                                                               | Access: R/W                                                                                                                                                                                                          |
| (17E9h)             | SPARE_0[15:8]     | 7:0 | See description of '17E8h'.                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                      |



| QSPI Regis          | ster (Bank = 17)       |     |                                                                                                                                                               |              |
|---------------------|------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Index<br>(Absolute) | Mnemonic               | Bit | Description                                                                                                                                                   |              |
| 76h<br>(17ECh)      | REG17EC                | 7:0 | Default: 0x00                                                                                                                                                 | Access: RO   |
|                     | DEBUG_BUS_0[7:0]       | 7:0 | DEBUG_BUS_0.                                                                                                                                                  |              |
| 76h<br>(17EDh)      | REG17ED                | 7:0 | Default: 0x00                                                                                                                                                 | Access: RO   |
|                     | DEBUG_BUS_0[15:8]      | 7:0 | See description of '17ECh'.                                                                                                                                   |              |
| 77h<br>(17EEh)      | REG17EE                | 7:0 | Default: 0x00                                                                                                                                                 | Access : RO  |
|                     | DEBUG_BUS_1[7:0]       | 7:0 | DEBUG_BUS_1.                                                                                                                                                  | 7            |
| 77h<br>(17EFh)      | REG17EF                | 7:0 | Default: 0x00                                                                                                                                                 | Access : RO  |
|                     | DEBUG_BUS_1[15:8]      | 7:0 | See description of '17EEh'.                                                                                                                                   |              |
| 78h                 | REG17F0                | 7:0 | Default: 0x00                                                                                                                                                 | Access : RO  |
| (17F0h)             | DEBUG_BUS_2[7:0]       | 7:0 | DEBUG_BUS_2.                                                                                                                                                  |              |
| 78h<br>(17F1h)      | REG17F1                | 7:0 | Default: 0x00                                                                                                                                                 | Access : RO  |
|                     | DEBUG_BUS_2[15:8]      | 7:0 | See description of '17F0h'.                                                                                                                                   |              |
| 79h<br>(17F2h)      | REG17F2                | 7:0 | Default: 0x00                                                                                                                                                 | Access : RO  |
|                     | DEBUG_BUS_3[7:0]       | 7:0 | DEBUG_BUS_3.                                                                                                                                                  |              |
| 79h<br>(17F3h)      | REG17F3                | 7:0 | Default: 0x00                                                                                                                                                 | Access : RO  |
|                     | DEBUG_BUS_3[15:8]      | 7:0 | See description of '17F2h'.                                                                                                                                   |              |
| 7Ah                 | REG17F4                | 7:0 | Default: 0x00                                                                                                                                                 | Access: R/W  |
| (17F4h)             | -                      | 7:2 | Reserved.                                                                                                                                                     |              |
| 511                 | CHIP_SELECT[1:0]       | 1:0 | <ul><li>00: Select external #1 SPI Flash.</li><li>01: Select external #2 SPI Flash.</li><li>10: Select external #3 SPI Flash.</li><li>11: Reserved.</li></ul> |              |
| 7Bh<br>(17F6h)      | REG17F6                | 7:0 | Default: 0x00                                                                                                                                                 | Access : RO  |
|                     | - 1                    | 7:1 | Reserved.                                                                                                                                                     |              |
|                     | SWITCH_CS_BUSY         | 0   | 1: Switch SPI CS is busy (In this stage, access to SPI Flash is forbidden). 0: Switch SPI CS is done.                                                         |              |
| 7Ch                 | REG17F8                | 7:0 | Default : 0xFF                                                                                                                                                | Access : R/W |
| (17F8h)             | FUNC_SETTING_DEF1[7:0] | 7:0 | Bit[0]: reserved. Bit[1]: use comb. CSZ setting (setup and high). 0: Disable. 1: Enable. Bit[2]: reserved. Bit[4:3]: Embedded flash size. 00: 64Mb.           |              |



| QSPI Register (Bank = 17) |                         |     |                                                                                                                                                                                                                              |                               |  |  |  |
|---------------------------|-------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--|--|--|
| Index<br>(Absolute)       | Mnemonic                | Bit | Description                                                                                                                                                                                                                  |                               |  |  |  |
|                           |                         |     | 01: 128Mb. 10: 16Mb. 11: 32Mb. Bit[15:5]: reserved, keep the data as default value.                                                                                                                                          |                               |  |  |  |
| 7Ch                       | REG17F9                 | 7:0 | Default : 0xFF Access : R/W                                                                                                                                                                                                  |                               |  |  |  |
| (17F9h)                   | FUNC_SETTING_DEF1[15:8] | 7:0 | See description of '17F8h'.                                                                                                                                                                                                  |                               |  |  |  |
| 7Dh                       | REG17FA                 | 7:0 | Default: 0x00                                                                                                                                                                                                                | Access : R/W                  |  |  |  |
| (17FAh)                   | FUNC_SETTING_DEFO[7:0]  | 7:0 |                                                                                                                                                                                                                              |                               |  |  |  |
|                           |                         |     | Bit[7]: reserved, keep the da Bit[8]: SPI IO pin mode after 0: Output mode. 1: Input mode. Bit[9]: CS select by address e Bit[10]: reserved. Bit[11]: addr_2byte_en. Bit[12]: force_dummy_cyc_e Bit[13]: addr_over_write_en. | r FSP read.<br>enable.<br>en. |  |  |  |



| QSPI Register (Bank = 17) |                                                |     |                             |              |  |  |  |
|---------------------------|------------------------------------------------|-----|-----------------------------|--------------|--|--|--|
| Index (Absolute)          | Mnemonic                                       | Bit | Description                 |              |  |  |  |
|                           | Bit[15:12]: reserved, keep the data as default |     | ne data as default value.   |              |  |  |  |
| 7Dh<br>(17FBh)            | REG17FB                                        | 7:0 | Default: 0x00               | Access : R/W |  |  |  |
|                           | FUNC_SETTING_DEF0[15:8]                        | 7:0 | See description of '17FAh'. |              |  |  |  |
| 7Fh<br>(17FEh)            | REG17FE                                        | 7:0 | Default: 0x00               | Access : R/W |  |  |  |
|                           | -                                              | 7:1 | Reserved.                   | X            |  |  |  |
|                           | ENDIA                                          | 0   | For 32-bit CPU read data.   | //.          |  |  |  |