# **Cache & Memory Performance Profiling**

ECSE 4320 Your Name

#### Content

Experiment Setup 2
Zero-Queue Latency 3
Pattern & Granularity Sweep 4
Read/Write Mix Sweep 5
Intensity Sweep 6
Working-Set Size Sweep 7
Cache-Miss Impact 8
TLB-Miss Impact 9

# **Experiment Setup**

#### **Timing Measurement:**

• Execution time is measured using mach\_absolute\_time().

#### **Conditions:**

Model: M2 Mac OS: Sequoia 15.6

• Powersource: Wall outlet

• Ram: 16 GB

### **Zero-Queue Latency**

We can see in the when the data size is very small the (less than 64KB which is the size of L1 cache) that the time is constant. After that the time starts increasing because it needs to use L2 cache. After about 4MB it runs out of L2 and need to use L3 which is much slower.



### **Pattern & Granularity Sweep**

Evaluated sequential vs. random access patterns across strides (64B, 256B, 1024B).

We can see that the for large strides the sequential sweep looks the sam as the random sweep. Only the 64 byte stride seems to have a large performance boost which has a lower latency and higher bandwidth than everything else.









## Read/Write Mix Sweep

Tested 100%W, 50R/50W, 70R/30W, 100%R write ratios.

We can see that 100% writes achieve the highest bandwidth, while 100% reads got the lowest, this makes sense because reads require the core to wait. Mixed workloads are inbetween these two extremes.



### **Intensity Sweep**

Loaded-latency sweep using MLC to observe throughput-latency trade-off.





#### Analysis:

- Bandwidth saturates at high intensity while latency increases sharply past the "knee."
- Knee explained by Little's Law: Latency rises once the number of outstanding requests exceeds queueing capacity.
- Achieved 80-90% theoretical peak DRAM bandwidth.

## **Working-Set Size Sweep**

Measured latency across increasing working-set sizes.



#### Analysis:

- Clear transitions observed at L1, L2, L3, and DRAM boundaries.
- Annotated regions correspond well with measured zero-queue latencies.

## **Cache-Miss Impact**

Used lightweight kernel with controlled cache miss rates to measure performance sensitivity.

In the graph we can see that the performance decreases as cache-miss ratio increases. This makes sense because this would mean that the core is waiting longer for memory.



## **TLB-Miss Impact**

Varied page locality and used huge pages to measure TLB sensitivity.





Analysis:

- TLB misses cause noticeable runtime and bandwidth reduction.
- Huge pages reduce TLB misses and improve performance.
- DTLB reach limits become evident in workloads with high working-set sizes.

### **Summary**

- Latency grows by order of magnitude from L1  $\rightarrow$  L2  $\rightarrow$  L3  $\rightarrow$  DRAM.
- Sequential accesses and smaller strides maximize bandwidth and minimize latency.
- Read/write mix and access intensity strongly affect observed throughput.
- Working-set sweeps identify cache size boundaries accurately.
- Cache and TLB miss rates correlate well with performance degradation.
- Observed results align with theoretical expectations, AMAT, and Little's Law.